

#### PALC22V10

## Reprogrammable CMOS PAL® Device

#### **Features**

- Advanced second-generation PAL architecture
- Low power
  - --- 55 mA max. "L"
  - --- 90 mA max. standard
  - -120 mA max. military
- CMOS EPROM technology for reprogrammability
- Variable product terms
  - -2 x (8 through 16) product terms
- User-programmable macrocell
  - Output polarity control
  - Individually selectable for registered or combinatorial operation
- 20, 25, 35 ns commercial and industrial
- 25, 30, 40 ns military

### T46-19-09

- . Up to 22 input terms and 10 outputs
- High reliability
  - -Proven EPROM technology
  - 100% programming and functional testing
- Windowed DIP, windowed LCC, DIP, LCC, and PLCC available

#### **Functional Description**

The Cypress PALC22V10 is a CMOS second-generation programmable logic array device. It is implemented with the familiar sum-of-products (AND-OR) logic structure and a new concept, the "programmable macrocell."

The PALC22V10 is available in 24-pin 300-mil molded DIPs, 300-mil windowed cerDIPs, 28-lead square ceramic leadless chip carriers, 28-lead square plastic leaded chip carriers, and provides up to

22 inputs and 10 outputs. When the windowed cerDIP is exposed to UV light, the 22V10 is erased and can then be reprogrammed. The programmable macrocell provides the capability of defining the architecture of each output individually. Each of the 10 potential outputs may be specified as registered or combinatorial. Polarity of each output may also be individually selected, allowing complete flexibility of output configuration. Further configurability is provided through array-configurable output enable for each potential output. This feature allows the 10 outputs to be reconfigured as inputs on an individual basis, or alternately used as a combination I/O controlled by the programmable array.





PALC22V10



#### Functional Description (continued)

PALC22V10 features a variable product term architecture. There are five pairs of product terms beginning at 8 product terms per output and incrementing by 2 to 16 product terms per output. By providing this variable structure, the PALC22V10 is optimized to the configurations found in a majority of applications without creating devices that burden the product term structures with unusable product terms and lower performance.

Additional features of the Cypress PALC22V10 include a synchronous preset and an asynchronous reset product term. These product terms are common to all macrocells, eliminating the need to dedicate standard product terms for initialization function. The device automatically resets on power-up.

For testing of programmed functions, a preload freature allows any or all of the registers to be loaded with an initial value for testing. This is accomplished by raising pin 8 to a supervoltage Vpp, which puts the output drivers in a high-impedance state. The data to be loaded is then placed on the I/O pins of the device and is loaded into the registers on the positive edge of the clock on pin 1. A 0 on the I/O pin preloads the register with a 0, and a 1 preloads the register with a 1. The actual signal on the output pin will be the inversion of the input data. The data on the I/O pins is then removed and pin 8 is returned to a normal TTL voltage. Again, care should be exercised to power sequence the device properly.

The PALC22V10 featuring programmable macrocells and variable product terms provides a device with the flexibility to implement logic functions in the 500 to 800 gate array complexity. Since each of the 10 output pins may be individually configured as inputs on a temporary or permanent basis, functions requiring up to 21 inputs and only a single output and down to 12 inputs and 10 outputs are possible. The 10 potential outputs are enabled using product terms. Any output pin may be permanently se-

lected as an output or arbitrarily enabled as an output and an input through the selective use of individual product terms associated with each output. Each of these outputs is achieved through an individual programmable macrocell. These macrocells are programmable to provide a combinatorial or registered inverting or non-inverting output. In a registered mode of operation, the output of the register is fed back into the array, providing current status information to the array. This information is available for establishing the next result in applications such as control state machines. In a combinatorial configuration, the combinatorial output or, if the output is disabled, the signal present on the I/O pin is made available to the array. The flexibility provided by both programmable macrocell product term control of the outputs and variable product terms allows a significant gain in functional density through the use of a programmable logic.

Along with this increase in functional density, the Cypress PALC22V10 provides lower-power operation through the use of CMOS technology and increased testability with a register preload feature. Preload facilitates testing programmed devices by loading initial values into the registers.

#### **Configuration Table**

|    | Registered/Combinatorial |                           |  |  |  |  |  |
|----|--------------------------|---------------------------|--|--|--|--|--|
| Cı | C <sub>0</sub>           | Configuration             |  |  |  |  |  |
| 0  | 0                        | Registered/Active LOW     |  |  |  |  |  |
| 0  | 1                        | Registered/Active HIGH    |  |  |  |  |  |
| 1  | 0                        | Combinatorial/Active LOW  |  |  |  |  |  |
| 1  | 1                        | Combinatorial/Active HIGH |  |  |  |  |  |

#### Macrocell





PALC22V10

#### Selection Guide

| Generic     | I <sub>CC1</sub> (mA) |         | I <sub>CC1</sub> (mA) t <sub>PD</sub> (ns) |         | ts (ns | t <sub>S</sub> (ns) |             | s)      |     |
|-------------|-----------------------|---------|--------------------------------------------|---------|--------|---------------------|-------------|---------|-----|
| Part Number | "L"                   | Com/Ind | Mil                                        | Com/Ind | Mil    | Com/Ind             | Mil         | Com/Ind | Mil |
| 22V10-20    |                       | 90      |                                            | 20      |        | 12                  | <del></del> | 12      |     |
| 22V10-25    | 55                    | 90      | 100                                        | 25      | 25     | 15                  | 18          | 15      | 15  |
| 22V10-30    |                       |         | 100                                        |         | 30     |                     | 20          |         | 20  |
| 22V10-35    | 55                    | 90      |                                            | 35      |        | 30                  |             | 25      |     |
| 22V10-40    |                       |         | 100                                        |         | 40     |                     | 30          |         | 25  |

**Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ..... - 65°C to +150°C Ambient Temperature with Power Applied ..... - 55°C to +125°C Supply Voltage to Ground Potential (Pin 24 to Pin 12) ..... - 0.5V to +7.0V DC Voltage Applied to Outputs in High Z State ..... - 0.5V to +7.0V DC Input Voltage ..... - 3.0V to +7.0V Output Current into Outputs (LOW) ...... 16 mA

| UV Exposure            | 72 | 58 Wsec/cm <sup>2</sup> |
|------------------------|----|-------------------------|
| DC Programming Voltage |    | 14.0V                   |
| Latch-Up Current       |    | >200 mA                 |

#### **Operating Range**

| Range                   | Ambient<br>Temperature | V <sub>CC</sub> |
|-------------------------|------------------------|-----------------|
| Commercial              | 0°C to +75°C           | 5V ±10%         |
| Industrial              | - 40°C to +85°C        | 5V ±10%         |
| Military <sup>[1]</sup> | - 55°C to +125°C       | 5V ±10%         |

#### Electrical Characteristics Over the Operating Range[2]

| Parameters       | Description                         |                                                          | Test Conditions                    |           | Min.                      | Max. | Units |
|------------------|-------------------------------------|----------------------------------------------------------|------------------------------------|-----------|---------------------------|------|-------|
| V <sub>OH1</sub> | Output HIGH Voltage                 | V <sub>CC</sub> = Min.,                                  | Com'l/Ind 2.4                      |           |                           | V    |       |
|                  |                                     | $V_{IN} = V_{IH} \text{ or } V_{IL}$                     | $I_{OH} = -2 \text{ mA}$           | Mil       |                           |      |       |
| V <sub>OH2</sub> | HIGH Level CMOS Output Voltage[3]   | $V_{CC} = Min.,$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OH} = -100 \mu\text{A}$        |           | V <sub>CC</sub> –<br>1.0V |      | V     |
| V <sub>OL</sub>  | Output LOW Voltage                  | V <sub>CC</sub> = Min.,                                  | $I_{OL} = 16 \text{ mA}$           | Com'l/Ind |                           | 0.5  | V     |
|                  |                                     | $V_{IN} = V_{IH} \text{ or } V_{IL}$                     | $I_{OL} = 12 \text{ mA}$           | Mil       |                           |      | l     |
| VIH              | Input HIGH Level                    | Guaranteed Input L                                       | 2.0                                | 1         | V                         |      |       |
| V <sub>IL</sub>  | Input LOW Level                     | Guaranteed Input L                                       |                                    | 0.8       | V                         |      |       |
| I <sub>IX</sub>  | Input Leakage Current               | $V_{SS} \leq V_{IN} \leq V_{CC}$                         | V <sub>CC</sub> = Max.             |           | - 10                      | +10  | μА    |
| I <sub>OZ</sub>  | Output Leakage Current              | $V_{CC} = Max., V_{SS} \le$                              | V <sub>OUT</sub> ≤ V <sub>CC</sub> |           | - 40                      | +40  | μА    |
| I <sub>SC</sub>  | Output Short Circuit Current        | V <sub>CC</sub> = Max., V <sub>OUT</sub>                 | $=0.5V^{[3,5]}$                    |           | - 30                      | - 90 | mA    |
| Iccı             | Standby Power Supply                | $V_{CC} = Max_1 V_{IN} = 0$                              | GND Outputs Open                   | "Ľ"       |                           | 55   | mA    |
|                  | Current                             | for Unprogrammed                                         | GND Outputs Open Device            | Com'l/Ind |                           | 90   | mА    |
|                  |                                     | Mil                                                      |                                    |           | 100                       | mA   |       |
| I <sub>CC2</sub> | Operating Power Supply Cur-<br>rent | $f_{loggle} = F_{MAX}^{[3]}$ "E"                         |                                    |           | 65                        | mA   |       |

- tA is the "instant on" case temperature.

  See the last page of this specification for Group A subgroup testing information.
- Tested initially and after any design or process changes that may affect these parameters.
- These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. Not more than one output should be tested at a time. Duration of the short circuit should not be more than one second.  $V_{\rm OUT}=0.5V$  has been chosen to avoid test problems caused by tester ground degradation.

#### Capacitance[3]

| Parameters      | Description        | Test Conditions              | Min. | Max. | Units |
|-----------------|--------------------|------------------------------|------|------|-------|
| C <sub>IN</sub> | Input Capacitance  | $V_{IN} = 2.0V @ f = 1 MHz$  |      | 10   | pF    |
| Cour            | Output Capacitance | $V_{OUT} = 2.0V @ f = 1 MHz$ |      | 10   | pF    |



CYPRESS SEMICONDUCTOR

#### 46E D == 2589662 0006967 9 == CYP



PALC22V10

#### Switching Characteristics PALC22V10 (Commercial and Industrial)[2,6]

|                   |                                                                                             | 1    | Commercial & Industrial |      |      |      |      |       |  |
|-------------------|---------------------------------------------------------------------------------------------|------|-------------------------|------|------|------|------|-------|--|
|                   | •                                                                                           | -    | 20                      | -25  |      | -35  |      | ]     |  |
| Parameters        | Description                                                                                 | Min. | Max.                    | Min. | Max. | Min. | Max. | Units |  |
| t <sub>PD</sub>   | Input to Output Propagation Delay[7]                                                        |      | 20                      |      | 25   |      | 35   | ns    |  |
| tEA               | Input to Output Enable Delay                                                                |      | 20                      |      | 25   |      | 35   | ns    |  |
| t <sub>ER</sub>   | Input to Output Disable Delay[8]                                                            |      | 20                      |      | 25   |      | 35   | ns    |  |
| tco               | Clock to Output Delay <sup>[9]</sup>                                                        |      | 12                      |      | 15   |      | 25   | ns    |  |
| ts                | Input or Feedback Set-Up Time                                                               | 12   |                         | 15   |      | 30   |      | ns    |  |
| tH                | Input Hold Time                                                                             | 0    |                         | 0    |      | 0    |      | ns    |  |
| tp                | External Clock Period (t <sub>CO</sub> + t <sub>S</sub> )                                   | 24   |                         | 30   |      | 55   |      | ns    |  |
| twH               | Clock Width HIGH[3]                                                                         | 10   |                         | 12   |      | 17   |      | ns    |  |
| twL               | Clock Width LOW[3]                                                                          | 10   |                         | 12   |      | 17   |      | ns    |  |
| f <sub>MAX1</sub> | External Maximum Frequency (1/(t <sub>CO</sub> + t <sub>S</sub> )) <sup>[10]</sup>          | 41.6 |                         | 33.3 |      | 18.1 |      | MHz   |  |
| f <sub>MAX2</sub> | Data Path Maximum Frequency (1/(twH + twL))[3, 11]                                          | 50.0 |                         | 41.6 |      | 29.4 |      | MHz   |  |
| f <sub>MAX3</sub> | Internal Feedback Maximum Frequency (1/(t <sub>CF</sub> + t <sub>S</sub> )) <sup>[12]</sup> | 45.4 |                         | 35.7 |      | 20.8 |      | MHz   |  |
| t <sub>CF</sub>   | Register Clock to Feedback Input <sup>[13]</sup>                                            |      | 10                      |      | 13   |      | 18   | ns    |  |
| t <sub>AW</sub>   | Asynchronous Reset Width                                                                    | 20   |                         | 25   |      | 35   |      | ns    |  |
| tAR               | Asynchronous Reset Recovery Time                                                            | 20   |                         | 25   |      | 35   |      | ns    |  |
| t <sub>AP</sub>   | Asynchronous Reset to Registered Output Delay                                               |      | 25                      |      | 25   |      | 35   | ns    |  |
| tspr              | Synchronous Preset Recovery Time                                                            | 20   |                         | 25   |      | 35   |      | ns    |  |
| tpR               | Power-Up Reset Time[14]                                                                     | 1.0  |                         | 1.0  |      | 1.0  |      | μs    |  |

Notes:

Part (a) of AC Test Loads and Waveforms used for all parameters except teA, teR, tpZX, and tpXZ. Part (b) of AC Test Loads and Waveforms used for teA, teR, tpZX, and tpXZ.

This specification is guaranteed for all device outputs changing state in a given access cycle. See part (d) of AC Test Loads and Waveforms for the minimum guaranteed negative correction which may be subtracted from tpD for cases in which fewer outputs are changing state per access cycle.

cycic.

This parameter is specified as the time after output disable input during which the previous output data state remains stable on the output. This delay is measured to the point at which a previous HIGH level has fallen to 0.5V blow Vo<sub>H</sub> min. or a previous LOW level has risen to 0.5V above Vo<sub>L</sub> max. Please see part (e) of ACTest Loads and Waveforms for enable and disable test waveforms and measurement reference levels.

This specification is guaranteed for all device outputs changing state in a given access cycle. See part (d) of AC Test Loads and Waveforms for the minimum guaranteed negative correction that may be subtracted from too for cases in which fewer outputs are changing state per access

10. This specification indicates the guaranteed maximum frequency at which a state machine configuration with external feedback can operate.

operate.

11. This specification indicates the guaranteed maximum frequency at which an individual output register can be cycled.

12. This specification indicates the guaranteed maximum frequency at which a state machine configuration with internal only feedback can operate. This parameter is tested periodically by sampling production resolves. product.

product. This parameter is calculated from the clock period at  $f_{\rm MAX}$  internal ( $I/f_{\rm MAX3}$ ) as measured (see Note 11 above) minus  $t_{\rm S}$ . The registers in the PALC22V10 have been designed with the capability to reset during system power-up. Following power-up, all registers will be reset to a logic LOW state. The output state will depend on the polarity of the output buffer. This feature is useful in establishing state machine initialization. To insure proper operation, the rise in  $V_{\rm CC}$  must be monotonic and the timing constraints depicted in Power-Up Reset Waveform must be satisfied.



PALC22V10

#### Switching Characteristics PALC22V10 (Military)[2,6]

|                   | •                                                                                           |      |      | Mili | itary |      |      |       |  |
|-------------------|---------------------------------------------------------------------------------------------|------|------|------|-------|------|------|-------|--|
|                   | ·                                                                                           | -25  |      | -30  |       | -40  |      | 1     |  |
| Parameters        | Description                                                                                 | Min. | Max. | Min. | Max.  | Min. | Max. | Units |  |
| t <sub>PD</sub>   | Input to Output Propagation Delay[6]                                                        |      | 25   |      | 30    |      | 40   | ns    |  |
| tEA               | Input to Output Enable Delay                                                                |      | 25   |      | 25    |      | 40   | ns    |  |
| ter               | Input to Output Disable Delay[7]                                                            |      | 25   |      | 25    |      | 40   | ns    |  |
| tco               | Clock to Output Delay <sup>[9]</sup>                                                        |      | 15   |      | 20    |      | 25   | ns    |  |
| ts                | Input or Feedback Set-Up Time                                                               | 18   |      | 20   |       | 30   |      | ns    |  |
| tH                | Input Hold Time                                                                             | 0    |      | 0    |       | 0    |      | ns    |  |
| tp                | External Clock Period (t <sub>CO</sub> + t <sub>S</sub> )                                   | 33   |      | 40   |       | 55   |      | ns    |  |
| t <sub>WH</sub>   | Clock Width HIGH <sup>[3]</sup>                                                             | 14   |      | 16   |       | . 22 |      | ns    |  |
| twL               | Clock Width LOW[3]                                                                          | 14   |      | 16   |       | 22   |      | ns    |  |
| f <sub>MAX1</sub> | External Maximum Frequency (1/(t <sub>CO</sub> + t <sub>S</sub> )) <sup>[9]</sup>           | 30.3 |      | 25.0 |       | 18.1 |      | MHz   |  |
| f <sub>MAX2</sub> | Data Path Maximum Frequency (1/(twH + twL))[3, 10]                                          | 35.7 |      | 31.2 |       | 22.7 |      | MHz   |  |
| f <sub>MAX3</sub> | Internal Feedback Maximum Frequency (1/(t <sub>CF</sub> + t <sub>S</sub> )) <sup>[11]</sup> | 32.2 |      | 28,5 |       | 20.0 |      | MHz   |  |
| t <sub>CF</sub>   | Register Clock to Feedback Input[12]                                                        |      | 13   |      | 15    |      | 20   | ns    |  |
| t <sub>AW</sub>   | Asynchronous Reset Width                                                                    | 25   |      | 30   |       | 40   |      | ns    |  |
| t <sub>AR</sub>   | Asynchronous Reset Recovery Time                                                            | 25   |      | 30   |       | 40   | 1    | ns    |  |
| t <sub>AP</sub>   | Asynchronous Reset to Registered Output Delay                                               |      | 25   |      | 30    |      | 40   | ns    |  |
| t <sub>SPR</sub>  | Synchronous Preset Recovery Time                                                            | 25   |      | 30   |       | 40   |      | ns    |  |
| tpR               | Power-Up Reset Time[13]                                                                     | 1.0  |      | 1.0  |       | 1.0  |      | μs    |  |

# PLDs

#### AC Test Loads and Waveforms



Equivalent to: THEVENIN EQUIVALENT (Commercial)

OUTPUT O 2.08V = V<sub>tha</sub>

V10-6

Equivalent to: THEVENIN EQUIVALENT (Military) OUTPUT O OUTPUT O 2.13V =  $V_{thm}$  V10-7



PALC22V10

#### AC Test Loads and Waveforms (continued)



| Parameter           | v <sub>x</sub>   | Output Waveform—Measurement Level   |        |
|---------------------|------------------|-------------------------------------|--------|
| ter (-)             | 1.5V             | V <sub>OH</sub> - V <sub>X</sub>    | V10-8  |
| t <sub>ER (+)</sub> | 2.6V             | V <sub>OL</sub> 0.5V V <sub>X</sub> | A10-8  |
| t <sub>EA</sub> (+) | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OH</sub> | V10-10 |
| t <sub>EA</sub> (-) | V <sub>thc</sub> | V <sub>X</sub> 0.5V V <sub>OL</sub> | V10-11 |

(e) Test Waveforms





Notes: 15. The clock signal input must be in a valid LOW state ( $V_{IN}$  less than 0.8V) or a valid HIGH state ( $V_{IN}$  greater than 2.4V) prior to occurrence of the 10% level on the monotonically rising power supply voltage as shown in Power-Up Reset Waveform. In addition, the clock input signal must remain stable in that valid state as indicated until the

90% level on the power supply voltage has been reached. The clock signal may transition LOW to HIGH to clock in new data or to execute a synchronous preset after the indicated delay (tpg + ts) has been ob-



PALC22V10









NORMALIZED STANDBY
SUPPLY CURRENT (I<sub>CC1</sub>)

1.6

1.4

1.4

1.0

0.8

0.6

-55

25

AMBIENT TEMPERATURE

25

AMBIENT TEMPERATURE (°C)



















PALC22V10

T-46-19-09 Typical DC and AC Characteristics (continued)









#### **Erasure Characteristics**

Wavelengths of light less than 4000Å begin to erase the PALC22V10. For this reason, an opaque label should be placed over the window if the device is exposed to sunlight or fluorescent lighting for extended periods of time. In addition, high-ambient light levels can create hole-electron pairs that may cause blank check failures or verify errors when programming windowed parts. This phenomenon can be avoided by placing an opaque label over the window during programming in high-ambient light environments.

The recommended dose for erasure is ultraviolet light with a wavelength of 2537Å for a minimum dose (UV intensity multiplied by exposure time) of 25 Wsec/cm². For an ultraviolet lamp with a 12 mW/cm² power rating, the exposure would be approximately 35 minutes. The PALC22V10 needs to be placed within one inch of the lamp during erasure. Permanent damage may result if the device is exposed to high-intensity UV light for an extended period of time. 7258 Wsec/cm² is the recommended maximum dosage.

**Ordering Information 22V10** 

| I <sub>CC</sub><br>(mA) | t <sub>PD</sub><br>(ns) | ts<br>(ns) | tco<br>(ns) | Ordering Code     | Package<br>Type | Operating Range       |
|-------------------------|-------------------------|------------|-------------|-------------------|-----------------|-----------------------|
| 90                      | 20                      | 12         | 12          | PALC22V10-20HC    | H64             | Commercial/Industrial |
|                         |                         |            |             | PALC22V10-20JC/JI | J64             |                       |
|                         |                         |            |             | PALC22V10-20PC/PI | P13             | 1                     |
|                         |                         |            | ļ           | PALC22V10-20WC/WI | W14             |                       |
| 55                      | 25                      | 15         | 15          | PALC22V10L-25HC   | H64             | Commercial            |
|                         | 1                       |            |             | PALC22V10L-25JC   | J64             | 1                     |
|                         |                         |            | 1           | PALC22V10L-25PC   | P13             |                       |
|                         | 1                       |            | 1           | PALC22V10L-25WC   | W14             | 1                     |
| 90                      | 25                      | 15         | 15          | PALC22V10-25HC    | H64             | Commercial/Industrial |
|                         |                         |            |             | PALC22V10-25JC/JI | J64             | 1 .                   |
|                         |                         |            | 1           | PALC22V10-25PC/PI | P13             | 1                     |
|                         |                         |            |             | PALC22V10-25WC/WI | W14             | ·                     |
| 100                     | 25                      | 18         | 15          | PALC22V10-25DMB   | D14             | Military              |
|                         |                         |            |             | PALC22V10-25HMB   | H64             | ]                     |
|                         |                         |            |             | PALC22V10-25KMB   | K73             | ] ·                   |
|                         |                         |            |             | PALC22V10-25LMB   | L64             |                       |
|                         |                         |            |             | PALC22V10-25QMB   | Q64             | ]                     |
|                         |                         | 1          |             | PALC22V10-25WMB   | W14             |                       |

PALC22V10

Ordering Information 22V10 (Continued)

| I <sub>CC</sub> (mA) | t <sub>PD</sub><br>(ns) | tg<br>(ns) | tco<br>(ns) | Ordering Code     | Package<br>Type | Operating Range       |
|----------------------|-------------------------|------------|-------------|-------------------|-----------------|-----------------------|
| 100                  | 30                      | 20         | 20          | PALC22V10-30DMB   | D14             | Military              |
|                      |                         |            |             | PALC22V10-30HMB   | H64             | 1                     |
|                      |                         |            | }           | PALC22V10-30KMB   | K73             | 1                     |
| •                    |                         |            |             | PALC22V10-30LMB   | L64             | 1 .                   |
|                      |                         |            |             | PALC22V10-30QMB   | Q64             | 1                     |
|                      |                         |            |             | PALC22V10-30WMB   | W14             | 1                     |
| 55                   | 35                      | 30         | 25          | PALC22V10L-35HC   | H64             | Commercial            |
| ,                    |                         |            |             | PALC22V10L-35JC   | J64             | 7                     |
|                      |                         |            |             | PALC22V10L-35PC   | P13             | 1                     |
|                      | · ·                     |            |             | PALC22V10L-35WC   | W14             | 1                     |
| 90                   | 35                      | 30         | 25          | PALC22V10-35HC    | H64             | Commercial/Industrial |
|                      | ŀ                       |            |             | PALC22V10-35JC/JI | J64             | 7                     |
|                      |                         |            |             | PALC22V10-35PC/PI | P13             | 7                     |
|                      | •                       |            | • .         | PALC22V10-35WC/WI | W14             | 1                     |
| 100                  | 40                      | 30         | 25          | PALC22V10-40DMB   | D14             | Military              |
|                      |                         |            |             | PALC22V10-40HMB   | H64             |                       |
|                      |                         |            |             | PALC22V10-40KMB   | K73             |                       |
|                      | }                       |            | ļ           | PALC22V10-40LMB   | L64             |                       |
|                      |                         |            |             | PALC22V10-40QMB   | Q64             |                       |
|                      |                         |            |             | PALC22V10-40WMB   | W14             | Ī                     |

#### MILITARY SPECIFICATIONS Group A Subgroup Testing

#### **DC** Characteristics

| Parameters      | Subgroups |
|-----------------|-----------|
| V <sub>OH</sub> | 1, 2, 3   |
| V <sub>OL</sub> | 1, 2, 3   |
| $V_{IH}$        | 1, 2, 3   |
| V <sub>IL</sub> | 1, 2, 3   |
| I <sub>IX</sub> | 1, 2, 3   |
| I <sub>OZ</sub> | 1, 2, 3   |
| I <sub>CC</sub> | 1, 2, 3   |

#### **Switching Characteristics**

| Parameters      | Subgroups       |
|-----------------|-----------------|
| t <sub>PD</sub> | 7, 8, 9, 10, 11 |
| tco             | 7, 8, 9, 10, 11 |
| ts              | 7, 8, 9, 10, 11 |
| t <sub>H</sub>  | 7, 8, 9, 10, 11 |

Document #: 38-00020-F