# **Single Cell Li-ion Battery Powered 4-Channel and 6-Channel LED Drivers** # ISL97692, ISL97693, ISL97694A The ISL97692, ISL97693, ISL97694A are Intersil's highly integrated 4- and 6-channel LED drivers for single cell Li-ion battery operated display backlighting. These parts maximize battery life by featuring only 1mA quiescent current, and by operating down to 2.4V input voltage, with no need for higher voltage supplies. The ISL97692 has 4 channels and provides 8-bit PWM dimming with adjustable dimming frequency up to 30kHz. The ISL97693 has 6 channels with Direct PWM dimming control. The ISL97694A has 6 channels and provides 8-, 10-, or 12-bit PWM dimming with adjustable dimming frequency up to 30kHz, 7.5kHz, or 1.875kHz, respectively, controlled with I<sup>2</sup>C or PWM input. ISL97692 and ISL97694A feature phase shifting that may be enabled optionally, with a phase delay between channels optimized for the number of active channels. In ISL97694A, phase shifting can multiply the effective dimming frequency by 6 allowing above-audio PWM dimming with 10-bit dimming resolution. The ISL97692/3/4A employ adaptive boost architecture, which keeps the headroom voltage as low as possible to maximize battery life while allowing ultra low dimming duty cycle as low as 0.005% at 100Hz dimming frequency in Direct PWM mode. The ISL97692/3/4A incorporate extensive protection functions including string open and short circuit detections, OVP, and OTP. The ISL97692/3 are offered in the 16 Ld 3mmx3mm TQFN package and ISL97694A is offered in the 20 Ld 3mmx4mm TQFN package. All parts operate in ambient temperature range of -40 $^{\circ}$ C to +85 $^{\circ}$ C. ### **Features** - Operating Input Voltage 2.4V to 5.5V No Need for Additional Supplies - 4 Channels, up to 40mA Each (ISL97692) or 6 Channels, up to 30mA Each (ISL97693/4A) - 88% Efficient at 6P6S, 3.7V and 20mA (ISL97693/4A) - · Low 1mA Quiescent Current - PWM Dimming Control with Internally Generated Clock - 8-bit Resolution with Adjustable Dimming Frequency up to 30kHz (ISL97692/4A) - 12-bit Resolution with Adjustable Dimming Frequency up to 1.875kHz (ISL97694A) - Optional Automatic Channel Phase Shift (ISL97692/4A) - Linear Dimming from 0.025%~100% up to 5kHz or 0.4%~100% up to 30kHz (ISL97692/4A) - Direct PWM Dimming with 0.005% Minimum Duty Cycle at 100Hz - ±2.5% Output Current Matching - Adjustable Switching Frequency from 400kHz to 1.5MHz # **Applications** Tablet, Notebook PC and Smart Phone Displays LED Backlighting # **Related Literature** (Coming Soon) - AN1733 "ISL97694A Evaluation Board User Guide" - AN1734 "ISL97693 Evaluation Board User Guide" - AN1735 "ISL97692 Evaluation Board User Guide" FIGURE 1. ISL97694A TYPICAL APPLICATION DIAGRAM FIGURE 2. ULTRA LOW PWM DIMMING LINEARITY # **Typical Application Circuits** FIGURE 3. ISL97692 TYPICAL APPLICATION DIAGRAM FIGURE 4. ISL97693 TYPICAL APPLICATION DIAGRAM # Typical Application Circuits (Continued) FIGURE 5. ISL97694A TYPICAL APPLICATION DIAGRAM # **Block Diagrams** FIGURE 6. ISL97692 BLOCK DIAGRAM # **Block Diagrams** (Continued) FIGURE 7. ISL97693 BLOCK DIAGRAM # **Block Diagrams** (Continued) FIGURE 8. ISL97694A BLOCK DIAGRAM # **Pin Configurations** # **Pin Descriptions** | PIN<br>NAME | ISL97692 | ISL97693 | ISL97694A | DESCRIPTION | |-------------|----------|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND | 1 | 3 | 2 | Analog Ground for precision circuits. | | CH5 | | 1 | 20 | Channel 5 current sink and channel monitoring. Tie pin to GND if channel unused. | | CH6 | | 2 | 1 | Channel 6 current sink and channel monitoring. Tie pin to GND if channel unused. | | COMP | 2 | 4 | 3 | External compensation. Fit a series RC comprising 12k $\Omega$ and 15nF from COMP to GND. | | ISET | 3 | 5 | 4 | Channel current setting. The LED channel current is adjusted from 2mA to 40mA (ISL97692) or to 30mA with (ISL97693/4A) resistor R <sub>SET</sub> from ISET pin to GND | | ENPS | 4 | | | Enable Phase Shift PWM Dimming Control. High = Enable. Low = Disable. | | PWMI | 5 | 6 | | PWM Input Signal for ISL97692/3/4A for brightness control. | | SCL | | | 5 | I <sup>2</sup> C serial clock input. Mode selection to PWMI input when tied to GND for ISL97694A. | | SDA/PWMI | | | 7 | I <sup>2</sup> C serial data input and output. PWMI input when SCL tied to GND for ISL97694A. | # Pin Descriptions (Continued) | PIN<br>NAME | ISL97692 | ISL97693 | ISL97694A | DESCRIPTION | |-------------|----------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EN | 6 | 7 | 8 | Enable Input. High = Normal operation. Low = Shutdown. | | VIN | 7 | 8 | 9 | Input Supply Voltage. | | FPWM | 8 | | 10 | Tie FPWM to VIN to select Direct PWM mode. In Direct PWM mode, the channel outputs follow the PWMI pin's frequency and pulse width. Connect resistor R <sub>FPWM</sub> from FPWM to GND to select PWM dimming frequency adjustment. In this mode, the channel outputs follow the PWMI pin's PWM duty, and the LED PWM dimming frequency is set by the value of resistor R <sub>FPWM</sub> . | | LX | 9 | 9 | 11 | Input to boost switch. | | PGND | 10 | 10 | 12 | Power ground (LX, C <sub>IN</sub> , and C <sub>OUT</sub> Power return). | | FSW | 11 | 11 | 14 | Switching Frequency Adjustment. The boost switching frequency is adjusted from 400kHz to 1.5MHz with resistor R <sub>FSW</sub> from FSW pin to GND. | | OVP | 12 | 12 | 15 | Overvoltage protection input. | | CH1 | 13 | 13 | 16 | Channel 1 current sink and channel monitoring. Tie pin to GND if channel unused. | | CH2 | 14 | 14 | 17 | Channel 2 current sink and channel monitoring. Tie pin to GND if channel unused. | | СНЗ | 15 | 15 | 18 | Channel 3 current sink and channel monitoring. Tie pin to GND if channel unused. | | CH4 | 16 | 16 | 19 | Channel 4 current sink and channel monitoring. Tie pin to GND if channel unused. | | NC | | | 6, 13 | Not connected. | # **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG. # | |----------------------------------|------------------|--------------------|---------------------------|----------------| | ISL97692IRTZ (Coming Soon) | 7692 | -40 to +85 | 16 Ld 3mmx3mmx0.75mm TQFN | L16.3x3D | | ISL97693IRTZ | 7693 | -40 to +85 | 16 Ld 3mmx3mmx0.75mm TQFN | L16.3x3D | | ISL97694AIRTZ (Coming Soon) | 694A | -40 to +85 | 20 Ld 3mmx4mmx0.8mm TQFN | L20.3x4A | | ISL97692IRTZ-EVALZ (Coming Soon) | Evaluation board | | | 1 | | SL97693IRTZ-EVALZ | Evaluation board | | | | | ISL97694AIRT-EVZ (Coming Soon) | Evaluation board | | | | ### NOTES: - 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for <a href="ISL97692">ISL97693</a>, <a href="ISL97694A">ISL97694A</a>. For more information on MSL please see tech brief <a href="IB363">IB363</a>. # **Table of Contents** | Absolute Maximum Ratings | 10 | |------------------------------------------------|------| | Thermal Information | 10 | | Operating Conditions | 10 | | Electrical Specifications | . 10 | | Typical Performance Curves | . 13 | | Theory of Operation | | | PWM Boost Converter | | | Enable | | | Dimming Controls | | | Direct PWM Dimming | | | Phase Shift Control | | | PWM Dimming Frequency Adjustment (ISL97692/4A) | | | Current Matching and Current Accuracy | | | Dynamic Headroom Control | | | Soft-Start Power-Off Sequence | | | SMBus/I <sup>2</sup> C Communications | | | Write Byte | | | Read Byte | | | Slave Device Address | | | SMBus/I <sup>2</sup> C Register Definitions | . 18 | | Component Selection | 10 | | Input Capacitor. | | | Overvoltage Protection (OVP) | | | Boost Output Voltage Range | | | Switching Frequency | | | Inductor | . 20 | | Output Capacitor | | | Schottky Diode | | | Compensation | . 20 | | Applications | . 20 | | Unused LED Channels | | | High Current Applications | . 20 | | PCB Layout Considerations | . 21 | | PCB Layout with TQFN Package | | | General Power PAD Design Considerations | | | Fault Protection and Monitoring | | | Short Circuit Protection (SCP) | | | Open Circuit Protection (OCP) | | | Overvoltage Protection (OVP) | | | Undervoltage Lockout | | | Over-Temperature Protection (OTP) | | | Revision History | | | Products | | | | | | Package Outline Drawing | | | Package Outline Drawing | . 27 | ### **Absolute Maximum Ratings** (Note 4) | VIN, ISET, COMP, OVP | | |--------------------------------------------------|-------------| | EN, ENPS, SCL, SDA/PWMI | | | CH1 to CH6, LX | 0.3V to 28V | | PGND, AGND | 3V to +0.3V | | Maximum Average Current Into LX Pin | 2.6A | | ESD Ratings | | | Human Body Model (Tested per JESD22-A114F) | 2kV | | Machine Model (Tested per JESD22-A115C) | 200V | | Charged Device Model (JESD22-C101E) | | | Later up (resteu per JESD-76B; Class 2, Level A) | IUUIIIA | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (° C/W) | |------------------------------------------------|----------------------|--------------------------| | 16 LD TQFN (Notes 5, 6) | 51 | 4.6 | | 20 LD TQFN (Notes 5, 6) | 45 | 3.0 | | Thermal Characterization (Typical) | | PSI <sub>JT</sub> (°C/W) | | 16 Ld TQFN (Note 7) | | 0.11 | | 20 Ld TQFN (Note 7) | | | | <b>Maximum Continuous Junction Temperature</b> | | +125°C | | Storage Temperature | | 65°C to +150°C | | Pb-Free Reflow Profile | | see link below | | http://www.intersil.com/pbfree/Pb-FreeRe | flow.asp | | ### **Operating Conditions** Temperature Range .....-40 °C to +85 °C CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES - 4. Voltage Ratings are all with respect to the AGND pin. - 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. - 6. For $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 7. $PSI_{JT}$ is the PSI junction-to-top thermal characterization parameter. If the package top temperature can be measured with this rating then the die junction temperature can be estimated more accurately than the $\theta_{JC}$ and $\theta_{JC}$ thermal resistance ratings. **Electrical Specifications** All of the following specifications are characterized at $T_A = -40^{\circ}$ C to +85°C; $V_{IN} = EN = 3.3V$ , $R_{ISET} = 26.7$ kΩ (ISL97692) or $R_{ISET} = 35.5$ kΩ (ISL97693/4A), unless otherwise noted. **Boldface limits apply over the operating temperature range, -40°C to +85°C.** | PARAMETER | DESCRIPTION | CONDITION | MIN<br>(Note 8) | TYP | MAX<br>(Note 8) | UNIT | |--------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----------------|------| | GENERAL | | | | | | | | V <sub>IN</sub> | Backlight Supply Voltage, (Notes 9, 10) | T <sub>A</sub> = +25°C | 2.4 | | 5.5 | V | | I <sub>VIN_Standby</sub> | Standby current | EN = Low, LDO disabled | | 1 | | μΑ | | I <sub>VIN</sub> | V <sub>IN</sub> Active Current, I <sub>LED</sub> = 40mA (ISL97692) | All channels 100% duty | | 2.5 | | mA | | | 30mA (ISL97693/4A) | All channels 0% duty | | 1 | | mA | | V <sub>OUT</sub> | Output Voltage | $V_{IN} \ge 2.7$ V, $I_{LED}$ = 40mA (ISL97692) 30mA (ISL97693/4A) | | | 26 | V | | V <sub>UVLO</sub> | Undervoltage Lockout Threshold | | 2 | 2.15 | 2.35 | V | | V <sub>UVLO_HYS</sub> | Undervoltage Lockout Hysteresis | | | 150 | | mV | | ENLow | EN Input Low Voltage | | | | 0.5 | V | | ENHi | EN Input High Voltage | | 1.5 | | | V | | tENLow | EN low time before shut-down | | | 29.5 | | ms | | BOOST SWITCH | ING REGULATOR | | | | | | | SS | Soft-start | 100% LED Duty Cycle | | 7 | | ms | | SWILimit | Boost FET Current Limit | $2.7V < V_{IN} < 5.5V$ , $f_{SW} = 600kHz$ , $L = 10\mu H$ , $T_A \le +55$ °C | 2.45 | 2.8 | 3.2 | А | | r <sub>DS(ON)</sub> | Internal Boost Switch ON-Resistance | T <sub>A</sub> = +25°C | | 212 | | mΩ | | Eff_peak | Peak Efficiency | $\begin{split} &V_{IN} = 5.5 \text{V, } V_{OUT} = 21 \text{V, } T_A = +25^{\circ}\text{C,} \\ &R_{FSW} = 144 \text{k}\Omega, I_{CH1\text{-}CH6} = 20 \text{mA,} \\ &L = 10 \mu\text{H with DCR} \leq 150 \text{m}\Omega \end{split}$ | | 90 | | % | | | | $\begin{split} &V_{IN} = 2.7 \text{V, } V_{OUT} = 21 \text{V, } T_A = +25^{\circ}\text{C,} \\ &R_{FSW} = 144 \text{k}\Omega, I_{CH1\text{-}CH6} = 20 \text{mA,} \\ &L = 10 \mu\text{H with DCR} \leq 150 \text{m}\Omega \end{split}$ | | 74 | | % | **Electrical Specifications** All of the following specifications are characterized at $T_A = -40\,^{\circ}$ C to $+85\,^{\circ}$ C; $V_{IN} = EN = 3.3$ V, $R_{ISET} = 26.7$ kΩ (ISL97692) or $R_{ISET} = 35.5$ kΩ (ISL97693/4A), unless otherwise noted. **Boldface limits apply over the operating temperature range, -40\,^{\circ}C to +85\,^{\circ}C. (Continued)** | PARAMETER | DESCRIPTION | CONDITION | MIN<br>(Note 8) | TYP | MAX<br>(Note 8) | UNIT | |-------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------|------|-----------------|------| | $D_{MAX}$ | <b>Boost Maximum Duty Cycle</b> | F <sub>SW</sub> = 400kHz | 93.5 | | | % | | | | F <sub>SW</sub> = 1.5MHz | 93 | | | % | | D <sub>MIN</sub> Boost Minimum Duty Cycle | | F <sub>SW</sub> = 400kHz | | | 11 | % | | | | F <sub>SW</sub> = 1.5MHz | | | 15 | % | | f <sub>SW</sub> | Boost Switching Frequency | $R_{FSW}$ = 216k $\Omega$ | 360 | 400 | 440 | kHz | | | | $R_{FSW} = 72.1 k\Omega$ | | 1.2 | | MHz | | | | $R_{FSW}$ = 57.7k $\Omega$ | 1.35 | 1.5 | 1.65 | MHz | | ILX_leakage | LX Leakage Current | LX = 26V | | | 10 | μΑ | | REFERENCE | | | · | | | • | | I <sub>MATCH</sub> | Channel-to-Channel DC Current Matching | I <sub>LED</sub> = 20mA | -2.5 | | +2.5 | % | | I <sub>ACC</sub> | Current Accuracy | I <sub>LED</sub> = 20mA | -3 | | +3 | % | | FAULT DETECTION | )N | | | | | | | V <sub>SC</sub> | Channel Short Circuit Threshold | | 6.75 | 8 | 9.25 | V | | V <sub>temp</sub> | Over-Temperature Threshold | | | 150 | | °C | | V <sub>OVPlo</sub> | Overvoltage Limit on OVP Pin | | 1.180 | 1.22 | 1.245 | ٧ | | OVP <sub>fault</sub> | OVP Short Detection Fault Level | | | 75 | | m۷ | | CURRENT SOUR | CES | | | | | 1 | | V <sub>headroom</sub> | Dominant Channel Current Source<br>Headroom at CH Pin | I <sub>LED</sub> = 20mA<br>T <sub>A</sub> = +25°C | | 300 | | mV | | I <sub>LED(max)</sub> | Maximum LED Current per Channel | 2.7V < V <sub>IN</sub> < 5.5V, V <sub>OUT</sub> = 21V<br>(ISL97692) | 40 | | | mA | | | | 2.7V < V <sub>IN</sub> < 5.5V, V <sub>OUT</sub> = 21V<br>(ISL97693 and ISL97694A) | 30 | | | mA | | PWM GENERATO | DR . | | · | | | • | | V <sub>IL</sub> | Guaranteed Range for PWM Input Low<br>Voltage | | | | 0.5 | V | | V <sub>IH</sub> | Guaranteed Range for PWM Input High<br>Voltage | | 1.5 | | | V | | F <sub>PWMI</sub> | PWMI Input Frequency Range | | 100 | | 30,000 | Hz | | DPWM <sub>ACC</sub> | Direct PWM Dimming Output Resolution | (ISL97692, ISL97693 and ISL97694A) | | 80 | | ns | | t <sub>DPWM_ON_MIN</sub> | Direct PWM Dimming Minimum On-Time | (ISL97692, ISL97693 and ISL97694A) | | 350 | | ns | | PWM <sub>ACC</sub> | PWM Dimming with Adjustable Dimming Frequency Output Resolution | (ISL97692, ISL97694A) | | 12 | | bit | | F <sub>PWM</sub> | Generated PWM Dimming Frequency Range | (ISL97692, ISL97694A) | 100 | | 30,000 | Hz | | SMBus/I <sup>2</sup> C INTE | RFACE (ISL97694A only) | | | | | | | VIL | Guaranteed Range for Data, Clock Input Low<br>Voltage | | | | 0.5 | V | | VIH | Guaranteed Range for Data, Clock Input High<br>Voltage | | 1.5 | | VDD | V | | VOL | SMBus/1 <sup>2</sup> C Output Data Line Logic Low<br>Voltage | I <sub>PULLUP</sub> = 4mA | | | 0.17 | V | | I <sub>LEAK</sub> | Input Leakage On SDA/SCL | Measured at 4.8V | -10 | | 10 | μΑ | **Electrical Specifications** All of the following specifications are characterized at $T_A = -40\,^{\circ}\text{C}$ to $+85\,^{\circ}\text{C}$ ; $V_{IN} = EN = 3.3V$ , $R_{ISET} = 26.7k\Omega$ (ISL97692) or $R_{ISET} = 35.5k\Omega$ (ISL97693/4A), unless otherwise noted. **Boldface limits apply over the operating temperature range, -40\,^{\circ}\text{C} to +85^{\circ}\text{C}. (Continued)** | PARAMETER | DESCRIPTION | CONDITION | MIN<br>(Note 8) | ТҮР | MAX<br>(Note 8) | UNIT | |-----------------------------|------------------------------------------------------------------|-------------------------------------------------|-----------------|-----|-----------------|------| | SMBus/I <sup>2</sup> C TIMI | NG SPECIFICATIONS (ISL97694A only) | · | | | | | | tEN-SMBus/I <sup>2</sup> C | Minimum Time between VIN>UVLO and SMBus/I <sup>2</sup> C Enabled | | 2 | | | ms | | F <sub>SCL</sub> | SCL Clock Frequency | | | | 400 | kHz | | t <sub>1</sub> | Bus Free Time Between Stop and Start<br>Condition | | 1.3 | | | μs | | t <sub>2</sub> | t <sub>HD:STA</sub> Hold Time After (Repeated) START Condition | After this Period, the First Clock is Generated | 0.6 | | | μs | | t <sub>SU:STA</sub> | Repeated Start Condition Setup Time | t5 | 0.6 | | | μs | | t <sub>SU:STO</sub> | Stop Condition Setup Time | | 0.6 | | | μs | | t <sub>HD:DAT</sub> | Data Hold Time | | 300 | | | ns | | t <sub>SU:DAT</sub> | Data Setup Time | | 100 | | | ns | | t <sub>3</sub> | Low Period of SCL Clock | | 1.3 | | | μs | | t <sub>4</sub> | High Period of SCL Clock | | 0.6 | | | μs | | t <sub>F</sub> | Clock/data Fall Time | | | | 300 | ns | | t <sub>R</sub> | Clock/data Rise Time | | | | 300 | ns | #### NOTES: - 8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 9. At maximum $V_{\mbox{\scriptsize IN}}$ of 5.5V, minimum $V_{\mbox{\scriptsize OUT}}$ is 6V. Minimum $V_{\mbox{\scriptsize OUT}}$ can be lower at lower $V_{\mbox{\scriptsize IN}}$ . - ${\bf 10.}\ \ Limits\ established\ by\ characterization\ and\ are\ not\ production\ tested.$ # **Typical Performance Curves** FIGURE 9. EFFICIENCY vs V $_{IN}$ (I $_{CH}$ : 20mA, f $_{DIM}$ : 200Hz, V $_{OUT}$ : 21V FOR 6P7S AND 15V FOR 6P5S FIGURE 10. EFFICIENCY vs PWM DIMMING (VIN: 3.7V, VOUT: 21V FOR 6P7S AND 15V FOR 6P5S, $f_{DIM}$ : 200Hz FIGURE 11. PWM DIMMING LINEARITY (VIN: 3.7V, $V_{OUT}$ : 21V FOR 6P7S, $f_{DIM}$ : 200Hz) FIGURE 12. ACCURACY vs WPM DIMMING ( $V_{IN}$ : 3.7V, $V_{OUT}$ : 21V FOR 6P7S, $I_{CH}$ : 20mA) FIGURE 13. START-UP (100% DIRECT PWM DIMMING, $V_{IN}$ : 3.7V, $I_{CH}$ : 20mA, LEDs: 6P7S, $f_{DIM}$ : 200Hz) FIGURE 14. START-UP (100% DECODED PWM DIMMING, $V_{IN}$ : 3.7V, $I_{CH}$ : 20mA, LEDs: 6P7S, $f_{DIM}$ : 200Hz) # Typical Performance Curves (Continued) FIGURE 15. START-UP (50% DIRECT PWM DIMMING, $V_{IN}$ : 3.7V, $I_{CH}$ : 20mA, LEDs: 6P7S, $f_{DIM}$ : 200Hz) FIGURE 16. START-UP (50% DECODED PWM DIMMING, V<sub>IN</sub>: 3.7V, I<sub>CH</sub>: 20mA, LEDs: 6P7S, f<sub>DIM</sub>: 200Hz) FIGURE 17. MINIMUM DIMMING DUTY CYCLE (0.003% DIRECT PWM DIMMING MODE, $f_{\mbox{DIM}}$ : 100Hz) FIGURE 18. I<sup>2</sup>C CONTROL TIMING AND CHANNEL CURRENT (100% DIMMING, ISL97694A) FIGURE 19. DECODED PWM DIMMING WITH PHASE SHIFT (VIN: 3.7V, I $_{\rm CH}$ : 20mA, DIM: 17%, f $_{\rm DIM}$ : 250Hz, LEDs: 6P6S) FIGURE 20. DIRECT PWM DIMMING WITHOUT PHASE SHIFT (V<sub>IN</sub>:3.7V, I<sub>CH</sub>: 20mA, DIM:17%, f<sub>DIM</sub>: 250Hz, LEDs: 6P6S) # **Theory of Operation** ### **PWM Boost Converter** The current mode PWM boost converter produces the minimal voltage needed to enable the LED stack with the highest forward voltage drop to run at the programmed current. The ISL97692/3/4A employs current mode control boost architecture that has a fast current sense loop and a slow voltage feedback loop. This architecture achieves the fast transient response, which is essential for portable product backlight applications where the backlight must not flicker when the power source is changed from a drained battery to an AC/DC adapter. The number of LEDs that can be driven by ISL97692/3/4A depends on the type of LED chosen in the application. The maximum output is 26V at 40mA from 2.7V input. ### **Enable** Take the EN input high to enable the ISL97692/3/4A for normal operation and low to enter low-power shutdown. ### **Dimming Controls** The ISL97692/3/4A allows the LED current to be programmed in the range 2mA to 40mA (ISL97692) or 2mA to 30mA (ISL97693/4A) by $R_{SET}$ per Equation 1: $$I_{LEDmax} = \frac{1066}{R_{SET}}$$ (EQ. 1) #### Where: - R<sub>SFT</sub> is the resistor from ISET pin to GND $(\Omega)$ - ILEDmax is the peak current set by resistor RSET (A) For example, if the required LED current ( $I_{LEDmax}$ ) is 40mA, then the $R_{SET}$ value needed is: $$R_{SFT} = 1066/0.04 = 26.65 k\Omega$$ (EQ. 2) Choose the nearest standard resistor: 26.65k $\Omega$ , 0.1% ### **Direct PWM Dimming** The ISL97693 always operates in Direct PWM dimming mode. The ISL97692 and ISL97694A can be selected to operate in Direct PWM dimming mode by connecting the FPWM pin to VIN and the SCL pin of ISL97694A must be tied to GND. With Direct PWM, the channel outputs follow the input PWM signal's frequency and pulse width, as provided to the PWMI pin. When PWMI is high, all channels sink the current set by the R<sub>SET</sub> resistor. When PWMI is low, all channels are high-Z. The maximum allowed input PWM frequency at PWMI is 30kHz. The minimum duty is calculated by Equation 3 according to the input PWM frequency, and is set by the minimum channel on-time of 350ns. The reciprocal of this calculation gives the effective resolution of the PWM control per Equation 4: PWM Resolution = $$\frac{1}{80 \text{ ns} \times \text{Input PWM Frequency}}$$ (EQ. 4) For example, for a 200Hz input PWM frequency, the minimum duty cycle is: Min Duty Cycle = $$350 \text{ ns} \times 200 \text{ Hz} = 0.007\%$$ (EQ. 5) The effective resolution at 200Hz is 131/2 bits: PWM Resolution = $$\frac{1}{80 \text{ ns} \times 200 \text{ Hz}}$$ = 14286= 13.5bits (EQ. 6) #### **Phase Shift Control** The ISL97692/4A are capable of delaying the phase of each current source. Conventional LED drivers exhibit the worst load transients to the boost circuit by turning on all channels simultaneously, as shown in Figures 21 and 23. In contrast, the ISL97692/4A phase shift each channel by turning them on once during each PWM dimming period, as shown in Figures 22 and 24. At each dimming duty cycle (except at 100%) the sum of the phase shifted total current will be less than a conventional LED drivers' total current. For ISL97692/4A, the channels are separated by $360^{\circ}/N$ , where N is number of channels enabled. For example, if 3 channels are enabled, they will be separated by $120^{\circ}$ . If the channels are combined for higher current application, the phase shift function must be disabled by connecting the ENPS pin to ground. FIGURE 21. CONVENTIONAL 4-CH LED DRIVER WITH 10% PWM DIMMING CHANNEL CURRENT (UPPER) AND TOTAL CURRENT (LOWER) FIGURE 22. ISL97692 PHASE SHIFT 4-CH LED DRIVER WITH 10% PWM DIMMING CHANNEL CURRENT (UPPER) AND TOTAL CURRENT (LOWER) FIGURE 23. CONVENTIONAL LED DRIVER PWM DIMMING CHANNEL AND TOTAL CURRENT AT 50% DUTY CYCLE FIGURE 24. ISL97692 PHASE SHIFT LED DRIVER PWM DIMMING CHANNEL AT 50% DUTY CYCLE FIGURE 25. ISL97692 4 CHANNELS PHASE SHIFT TIMING ILLUSTRATION # PWM Dimming Frequency Adjustment (ISL97692/4A) The ISL97692 and ISL97694A can use an internal oscillator to generate the PWM dimming frequency. In this mode, the duty of the signal at PWMI pin is measured with 8- or 12-bit resolution, and applied to the internally generated PWM dimming frequency. The dimming frequency is set by an external resistor R<sub>FPWM</sub> at the FPWM pin for ISL97692 and ISL97694A, per Equation 7: $$R_{FPWM} = \frac{58.1 \times 10^6}{F_{PWM}} \tag{EQ. 7}$$ #### Where: - F<sub>PWM</sub> is the required PWM dimming frequency (Hz) - $\mbox{R}_{\mbox{FPWM}}$ is the resistor from FPWM pin to GND $(\Omega)$ For example, to set the PWM dimming frequency to 480Hz: $$R_{FPWM} = \frac{58.1 \times 10^6}{480} = 121 \text{k}\Omega$$ (EQ. 8) The maximum allowed PWM dimming frequency varies according to the PWM resolution, per Table 1. This is configurable for the ISL97694A by the En12Bit and En10Bit bits in register 0x01. TABLE 1. MAX PWM DIMMING FREQUENCY SET BY RFPWM | PART | MAX FREQUENCY<br>(kHz) | PWM RESOLUTION<br>(Bit Mode) | |-----------|------------------------|------------------------------| | ISL97692 | 30 | 8 | | | 30 | 8 | | ISL97694A | 7.5 | 10 | | | 1.875 | 12 | ### **Current Matching and Current Accuracy** Each channel of the LED current is regulated by a current sink circuit. The LED peak current is set by the external $R_{SET}$ resistor according to Equation 1. The current sink MOSFETs in each LED driver channel output are designed to run at ~300mV to optimize power loss versus accuracy requirements. The sources of errors of the channel-to-channel current matching come from internal amplifier offsets, internal layout and reference accuracy. These parameters are optimized for current matching and absolute current accuracy. Absolute accuracy is also determined by the external resistor R<sub>SET</sub>, and so a 0.1% tolerance resistor is recommended. ### **Dynamic Headroom Control** The ISL97692/3/4A feature a proprietary Dynamic Headroom Control circuit that detects the highest forward voltage string or effectively the lowest voltage on any of the channel pins. When this lowest channel voltage is lower than the short circuit threshold, $V_{SC}$ , such voltage will be used as the feedback signal for the boost regulator. The boost makes the output to the correct level, such that the lowest channel pin is at the target headroom voltage. Since all LED stacks are connected to the same output voltage, the other channel pins will have a higher voltage, but the regulated current source circuit on each channel will ensure that each channel has the same current. The output voltage will regulate cycle-by-cycle and it is always referenced to the highest forward voltage string in the architecture. ### **Soft-Start** Once the ISL97692/3/4A is powered up and the EN pin is taken high, the boost regulator will begin to switch and the current in the inductor will ramp-up. The current in the boost power switch is monitored and the switching is terminated in any cycle where the current exceeds the current limit. The ISL97692/3/4A includes a soft-start feature where this current limit starts at a low value (350mA). This is stepped up to the final 2.8A current limit in 7 further steps of 350mA. These steps will happen over typically 7ms, and will be extended at low LED PWM frequencies if the LED duty cycle is low. This allows the output capacitor to be charged to the required value at a low current limit and prevents high input current for systems that have only a low to medium output current requirement. Note that there will be also an initial in-rush current to $C_{OUT}$ when $V_{IN}$ is applied. This is determined by the ramp rate of $V_{IN}$ and the values of $C_{OUT}$ and L. ### **Power-Off Sequence** # SMBus/I<sup>2</sup>C Communications The ISL97694A is controlled by SMBus/ $I^2C$ for PWM dimming, and powers up in the shutdown state. The ISL97694A is enabled when both the EN pin is high and the BL\_CTL bit in register 0x01 is programmed to 1. ### **Write Byte** The Write Byte protocol is only three bytes long. The first byte starts with the slave address followed by the "command code," which translates to the "register index" being written. The third byte contains the data byte that must be written into the register selected by the "command code". A shaded label is used on cycles during which the slaved backlight controller "owns" or "drives" the Data line. All other cycles are driven by the "host master." ### **Read Byte** As shown in Figure 29, the four byte long Read Byte protocol starts out with the slave address followed by the "command code", which translates to the "register index." Subsequently, the bus direction turns around with the rebroadcast of the slave address with bit 0 indicating a read ("R") cycle. The fourth byte contains the data being returned by the backlight controller. That byte value in the data byte reflects the value of the register being queried at the "command code" index. Note the bus directions, which are highlighted by the shaded label that is used on cycles during which the slaved backlight controller "owns" or "drives" the Data line. All other cycles are driven by the "host master." ### **Slave Device Address** The slave address contains 7 MSB plus one LSB as R/W bit, but these 8 bits are usually called Slave Address bytes. As shown in Figure 26, the high nibble of the Slave Address byte is 0x5 or b'0101' to denote the "backlight controller class". Bit 0 is always the R/W bit, as specified by the SMBus/ $^{12}$ C protocol. If the device is in the write mode where bit 0 is 0, the slave address byte is 0x5A or b'01011010'. If the device is in the read mode where bit 0 is 1, the slave address byte is 0x5B or b'010111011'. FIGURE 26. SLAVE ADDRESS BYTE DEFINITION # SMBus/I<sup>2</sup>C Register Definitions The backlight controller registers are Byte wide and accessible via the SMBus/I<sup>2</sup>C Read/Write Byte protocols. Their bit assignments are provided in Figures 28 and 29 with reserved bits containing a default value of "0". When the ISL97694A is configured to 10-bit or 12-bit operation, be sure to write the PWM Brightness Control Register LSB (address 0x02) first. The subsequent write of PWM Brightness Control Register MSB (address 0x00) updates the contents of both registers to the PWM engine. #### NOTES: SMBus/I<sup>2</sup>C DESCRIPTION - S = START CONDITION - P = STOP CONDITION - A = ACKNOWLEDGE - A = NOT ACKNOWLEDGE R/W = READ ENABLE AT HIGH; WRITE ENABLE AT LOW FIGURE 27. SMBUS/I<sup>2</sup>C INTERFACE for ISL97694A FIGURE 28. WRITE BYTE PROTOCOLfor ISL97694A #### FIGURE 29. READ BYTE PROTOCOL for ISL97694A ### TABLE 2. I<sup>2</sup>C REGISTER ALLOCATIONS FOR ISL97694A | ADDRESS | REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | вп з | BIT 2 | BIT 1 | впо | DEFAULT<br>VALUE | SMBUS/I <sup>2</sup> C<br>PROTOCOL | |---------|----------------------------------------|-------|-------|-------|-------|---------|---------|-------|--------|------------------|------------------------------------| | 0x00 | PWM Brightness Control<br>Register MSB | BRT11 | BRT10 | BRT9 | BRT8 | BRT7 | BRT6 | BRT5 | BRT4 | 0xFF | Read and Write | | 0x01 | Device Control Register | - | - | - | - | En12Bit | En10Bit | PS_EN | BL_CTL | 0x00 | Read and Write | | 0x02 | PWM Brightness Control<br>Register LSB | BRT3 | BRT2 | BRT1 | BRT0 | - | - | - | - | 0xF0 | Read and Write | ### TABLE 3. I<sup>2</sup>C REGISTER FUNCTIONS FOR ISL97694A | ADDRESS | REGISTER | DATA BIT DESCRIPTIONS | |---------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x00 | PWM Brightness Control | BRT[114] = DPWM duty cycle brightness control | | | Register MSB | In 8 bit PWM data mode, PWM data is BRT[114] | | | | In 10 bit PWM data mode, PWM data is BRT[112] | | | | In 12 bit PWM data mode, PWM data is BRT[110] | | 0x01 | Device Control Register | PS_EN = Phase shift On/Off (1: Phase shift enabled, 0: Phase shift disabled) | | | | BL_CTL = Backlight On/Off (1: driver enabled if EN pin is high, 0 = driver shut down) | | | | {En12Bit, En10Bit} = {0,0} to select 8 bit PWM data mode | | | | $\{En12Bit, En10Bit\} = \{0,1\}$ to select 10 bit PWM data mode | | | | {En12Bit, En10Bit} = {1,0} to select 12 bit PWM data mode | | 0x02 | PWM Brightness Control<br>Register LSB | BRT[30] = DPWM duty cycle brightness control (10 and 12 bit PWM data modes only). Note: this data is saved, but the PWM engine is only updated with BRT[110] or BRT[112] when the PWM Brightness Control Register MSB 0x00 is written | # **Component Selection** **SLAVE TO MASTER** The design of the boost converter is simplified by an internal compensation scheme allowing easy design without complicated calculations. Please select your component values using the following recommendations. ### **Input Capacitor** It is recommended that a 4.7 $\mu F$ to 10 $\mu F$ X5R/X7R or equivalent ceramic input capacitor is used. ### **Overvoltage Protection (OVP)** The integrated OVP circuit monitors the boost output voltage, $V_{OUT}$ , and keeps the voltage at a safe level. The OVP threshold is set as Equation 9: $$V_{OVP}(min) = 1.22V \times \frac{R1 + R2}{R2}$$ (EQ. 9) #### Where: - V<sub>OVP</sub> is the maximum boost output voltage, V<sub>OUT</sub> (V) - R1 is the resistor from OVP pin to the boost output $(\Omega)$ - R2 is the resistor from OVP pin to GND ( $\Omega$ ). The total R1 plus R2 series resistance should be high to minimize power loss through the resistor network. For example, choosing R1 = $470 k\Omega$ and R2 = $23.7 k\Omega$ per the Typical Application Circuits on page 2 and Block Diagrams on page 4. Set $V_{OVP}(typ)$ to 25.41V (Equation 10). $$V_{OVP}(typ) = 1.22 V \times \frac{470 + 23.7}{23.7} = 25.41 V$$ (EQ. 10) The OVP threshold, R1, and R2 tolerances should also be taken into account (Equations 11 and 12). $$V_{OVP}(min) = 1.18V \times \frac{R1min + R2max}{R2max}$$ (EQ. 11) $$V_{OVP}(max) = 1.24V \times \frac{R1max + R2min}{R2min}$$ (EQ. 12) FN7839.0 April 16, 2012 Calculating $V_{OVP}$ using the OVP threshold range (1.18V to 1.24V) and 0.1% resistor tolerances gives an actual $V_{OVP}$ range of 24.53V to 25.88V for the 25.4V previous example (Equations 13 and 14). $$V_{OVP}(min) = 1.18V \times \frac{(470 \times 0.999) + (23.7 \times 1.001)}{(23.7 \times 1.001)} = 24.53V$$ (EQ. 13) $$V_{OVP}(max) = 1.24V \times \frac{(470 \times 1.001) + (23.7 \times 0.999)}{(23.7 \times 0.999)} = 25.88V \quad \text{(EQ. 14)}$$ It is recommended that parallel capacitors are placed across the OVP resistors such that R1/R2 = C2/C1. Using a C1 value of at least 30pF is recommended. These capacitors reduce the AC impedance of the OVP node, which reduces noise susceptibility when using high value resistors. ### **Boost Output Voltage Range** The working range of the boost output voltage, $V_{OUT}$ is from 40% to 100% of the maximum output voltage, $V_{OVP}$ , set by resistors R1 and R2, as described in the previous section. The target applications should be considered carefully to ensure that $V_{OVP}$ is not set unnecessarily high. For example, using R = $470 \mathrm{k}\Omega$ and R2 = $23.7 \mathrm{k}\Omega$ per the "Typical Application Circuits" on page 2 sets $V_{OVP}$ to between 24.53V to 25.88V when tolerances are considered. The minimum voltage, $V_{OVP}(min) = 24.53V$ , sets the maximum number of LEDs per channel because this is the worst case minimum voltage that the boost converter is guaranteed to supply. The maximum voltage, $V_{OVP}(max) = 25.88V$ , sets the minimum number of LEDs per channel because it sets the lowest voltage that the boost converter is guaranteed to reach: $40\% \times 25.88V = 10.35V$ . Using LEDs with a $V_F$ tolerance of 3V to 4V, this $V_{OVP}$ example is suitable for strings of 4 to 6 LEDs. If fewer than 4 LEDs per channel are specified, $V_{OVP}$ must be reduced. ### **Switching Frequency** The boost switching frequency is adjusted by resistor R<sub>FSW</sub> (Equation 15): $$f_{SW} = \frac{(8.65 \times 10^{10})}{R_{FSW}}$$ (EQ. 15) #### Where: - f<sub>SW</sub> is the desirable boost switching frequency (Hz) - $R_{FSW}$ is resistor from FSW pin to GND $(\Omega)$ #### Inductor Choose the inductance according to Table 4: **TABLE 4. INDUCTOR SELECTION** | BOOST FREQUENCY | INDUCTANCE<br>(µH) | |------------------|--------------------| | 400kHz to 700kHz | 10 to 15 | | 700kHz to 1MHz | 6.8 to 10 | | 1MHz to 1.5MHz | 4.7 to 8.2 | | 1.5MHz | 3.3 to 4.7 | The inductor saturation current rating should be as provided by Equation 16: $$I_{L} = \frac{1.35 \times V_{OUT} \times I_{LED}}{V_{IN}}$$ (EQ. 16) #### Where: - IL is the minimum inductor saturation current rating (A) - V<sub>OUT</sub> is the maximum output voltage set by OVP (V) - ILED is the sum of the channel currents (A) - VIN is the minimum input voltage (V) If the calculation produces a current rating higher than the 3.08A maximum boost switch current limit, then a 3A inductor current rating is adequate. For example, for a system using 4 LED channels with 30mA per channel and a maximum output voltage (OVP) of 24.53V with an input supply of 2.7V minimum as shown by Equation 17: $$I_L = \frac{1.35 \times 24.53 \times (4 \times 0.03)}{2.7} = 1.47A$$ (EQ. 17) ### **Output Capacitor** It is recommended that a two of $4.7\mu F$ X5R/X7R or equivalent ceramic output capacitor is used. ### **Schottky Diode** The Schottky diode should be rated for at least the same forward current as the inductor, and for a reverse voltage equal to at least the maximum output voltage, OVP. ### **Compensation** The ISL97692/3/4A's boost regulator uses a current mode control architecture with a standardized external compensation network connected to the COMP pin. The component values shown in the "Typical Application Circuits" on page 2, should be used. The network comprises a series RC of $12 \mathrm{k}\Omega$ and $15 \mathrm{nF}$ from COMP to GND. # **Applications** ### **Unused LED Channels** Connect unused LED channels to GND. ### **High Current Applications** Each channel of the ISL97692 supports 40mA continuous sink current. Each channel of the ISL97693/4A supports 30mA continuous sink current. For applications that need higher current, multiple channels can be paralleled (Tables 5 and 6). TABLE 5. PARALLELING ISL97692 CHANNELS FOR HIGHER CURRENT | TOTAL<br>CHANNELS | CHANNEL<br>CURRENT | CHANNEL CONNECTIONS | |-------------------|--------------------|--------------------------| | 4 | 40mA per channel | CH1, CH2, CH3, CH4 | | 2 | 80mA per channel | {CH1 & CH2}, {CH3 & CH4} | | 1 | 160mA | {CH1 & CH2 & CH3 & CH4} | TABLE 6. PARALLELING ISL97693/4A CHANNELS FOR HIGHER CURRENT | TOTAL<br>CHANNELS | CHANNEL<br>CURRENT | CHANNEL CONNECTIONS | |-------------------|--------------------|------------------------------------------| | 6 | 30mA per channel | CH1, CH2, CH3, CH4, CH5, CH6 | | 3 | 60mA per channel | {CH1 & CH2}, {CH3 & CH4},<br>{CH5 & CH6} | | 2 | 90mA per channel | {CH1 & CH2 & CH3},<br>{CH4 & CH5 & CH6} | | 1 | 180mA | {CH1 & CH2 & CH3 & CH4 & CH5 & CH6} | Figure 30 shows CH1 and CH2 paralleled. FIGURE 30. # **PCB Layout Considerations** ### **PCB Layout with TQFN Package** Great care is needed in designing a PC board for stable ISL97692/3/4A operation. As shown in the typical application diagram (Figures 3, 4 and 5 on pages 2, and 3) the separation of PGND and AGND is essential, keeping the AGND referenced only local to the chip. This minimizes switching noise injection to the feedback sensing and analog areas, as well as eliminating DC errors form high current flow in resistive PC board traces. PGND and AGND should be on the top and bottom layers respectively in the two layers PCB. A star ground connection should be formed by connecting the LED ground return and AGND pins to the thermal pad with vias (Figures 31, 32). The ground connection should be into this ground net, on the top plane. The bottom plane then forms a quiet analog ground area that both shields components on the top plane, as well as providing easy access to all sensitive components. For example, the ground side of the ISET resistor can be dropped to the bottom plane, providing a very low impedance path back to the AGND pin, which does not have any circulating high currents to interfere with it. The bottom plane can also be used as a thermal ground, so the AGND area should be sized sufficiently large to dissipate the required power. For multi-layer boards, the AGND plane can be the second layer. This provides easy access to the AGND net, but allows a larger thermal ground and main ground supply to come up through the thermal vias from a lower plane. Figure 33 shows the example of the PCB layout of ISL97694A. This type of layout is particularly important for this type of product, resulting in high current flow in the main loop's traces. Careful attention should be focused in the following layout details: - Boost input capacitors, output capacitors, inductor and Schottky diode should be placed together in a nice tight layout. Keeping the grounds of the input, and output connected with low impedance and wide metal is very important to keep these nodes closely coupled. - If possible, try to maintain central ground node on the board and use the input capacitors to avoid excessive input ripple for high output current supplies. The filtering capacitors should be placed close by the VIN pin. - 3. For optimum load regulation and true VOUT sensing, the OVP resistors should be connected independently to the top of the output capacitors and away from the higher dv/dt traces. The OVP connection then needs to be as short as possible to the pin. The AGND connection of the lower OVP components is critical for good regulation. - 4. The COMP network and the rest of the analog components (on ISET, FPWM, FSW, etc.) should be reference to AGND. - The heat of the chip is mainly dissipated through the exposed thermal pad so maximizing the copper area around is a good idea. A solid ground is always helpful for the thermal and EMI performance. - The inductor and input and output capacitors should be mounted as tight as possible, to reduce the audible noise and inductive ringing. ### **General Power PAD Design Considerations** Figures 31 and 32 show an example of how to use vias to remove heat from the IC. We recommend you fill the thermal pad area with vias. A typical via array would be to fill the thermal pad foot print with vias spaced such that the centre to centre spacing is three times the radius of the via. Keep the vias small, but not so small that their inside diameter prevents solder wicking through the holes during reflow. FIGURE 31. VIA PATTERN OF ISL97692/3 TQFN FIGURE 32. VIA PATTERN OF ISL97694A TQFN **TOP VIEW** BOTTOM VIEW FIGURE 33. EXAMPLE OF PCB LAYOUT # **Fault Protection and Monitoring** The ISL97692/3/4A features extensive protection functions to handle failure conditions automatically. Refer to Figure 34 and Table 7 for details of the fault protections. The LED failure mode is either open or short circuit. An open circuit failure of an LED only results in the loss of one channel of LEDs without affecting other channels. Similarly, a short circuit condition on a channel that results in that channel being turned off does not affect other channels. Due to the lag in boost response to any load change at its output, certain transient events (such as LED current steps or significant step changes in LED duty cycle) can transiently look like LED fault modes. The ISL97692/3/4A use feedback from the LEDs to determine when it is in a stable operating region and prevents apparent faults during these transient events from allowing any of the LED stacks to fault out. See Table 7 for more details. ### **Short Circuit Protection (SCP)** The short circuit detection circuit monitors the voltage on each channel and disables faulty channels, which are above the short circuit protection threshold, nominally 8V (the action taken is described in Table 7). ### **Open Circuit Protection (OCP)** When one of the LEDs becomes open circuit, it can behave as either an infinite resistance or a gradually increasing finite resistance. The ISL97692/3/4A monitors the current in each channel such that any string, which reaches the intended output current is considered "good". Should the current subsequently fall below the target, the channel will be considered an "open circuit". 23 Furthermore, should the boost output of the ISL97692/3/4A reaches the V<sub>OVP</sub> limit, all channels which are not "good" will immediately be considered as "open circuit". Detection of an "open circuit" channel will result in a time-out before disabling of the affected channel. ### **Overvoltage Protection (OVP)** The integrated OVP circuit monitors the boost output voltage, $V_{OUT}$ , and keeps the voltage at a safe level. The OVP threshold is set as Equation 18: $$OVP = 1.22V \times (R_{UPPER} + R_{LOWER}) / R_{LOWER}$$ (EQ. 18) #### Where: - V<sub>OVP</sub> is the maximum boost output voltage, V<sub>OUT</sub> (V) - $R_{UPPER}$ is resistor from OVP pin to the boost output $(\Omega)$ - $R_{IOWFR}$ is resistor from OVP pin to GND ( $\Omega$ ) ### **Undervoltage Lockout** If the input voltage falls below the $V_{UVLO}$ level of ~2V, the ISL97692/3/4A will stop switching and be reset. Operation will restart only if the $V_{IN}$ is back in the normal operating range. ### **Over-Temperature Protection (OTP)** The ISL97692/3/4A have an over-temperature protection threshold set to +150 °C. If this threshold is reached, the boost stops switching and the ISL97692/3/4A output current sinks are switched off. The ISL97692/3/4A can be restarted by toggling $V_{IN}$ to below the $V_{UVLO}$ level of ~2V, then back up to the normal input voltage level, or by power recycling VIN. TABLE 7. ISL97692/3/4A PROTECTIONS TABLE | CASE | FAILURE MODE | DETECTION MODE | FAILED CHANNEL ACTION | OTHER CHANNELS ACTION | V <sub>OUT</sub><br>REGULATED BY | |------|-------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------| | 1 | CH1 Short Circuit | Upper<br>Over-Temperature<br>Protection limit (OTP)<br>not triggered and<br>CH1 < 8V | CH1 ON and burns power. | Normal Operation | Highest LED string V <sub>F</sub> of other channels | | 2 | CH1 Short Circuit | OTP triggered | Boost converter and channels are shut | down until V <sub>IN</sub> is cycled | - | | 3 | CH1 Short Circuit | OTP not triggered,<br>CH1 > 8V | CH1 disabled after 6 PWM cycle time-out | Normal Operation | Highest LED string V <sub>F</sub> of other channels | | 4 | CH1 Open Circuit with infinite resistance | OTP not triggered,<br>CH1 < 8V | V <sub>OUT</sub> will ramp to OVP. CH1 will<br>time-out after 6 PWM cycles and<br>switch off. V <sub>OUT</sub> will then reduce to<br>normal level | Normal Operation | Highest LED string V <sub>F</sub> of other channels | | 5 | Output LED stack voltage too high | V <sub>OUT</sub> = V <sub>OVP</sub> | Any channel that is below the target cu cycles while $V_{OUT}$ is regulated at $V_{OVP}$ , normal regulation voltage required for | and V <sub>OUT</sub> will then return to the | Highest LED string V <sub>F</sub> of channels above target current | # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest Rev. | DATE | REVISION | CHANGE | |----------------|----------|-----------------| | April 16, 2012 | FN7839.0 | Initial release | ### **Products** Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families. For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL97692, ISL97693, ISL97694A To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff FITs are available from our website at: http://rel.intersil.com/reports/search.php intersil For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # **Package Outline Drawing** ### L16.3x3D 16 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 3/10 26 - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - Dimension applies to the metallized terminal and is measured between 0.15mm and 0.25mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. JEDEC reference drawing: MO-220 WEED. # **Package Outline Drawing** # L20.3x4A 20 LEAD THIN QUAD FLAT NO-LEAD PLA 20 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 6/10 ### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - <u>A</u> Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - <u>6</u> The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. - 7. JEDEC reference drawing: MO-220VEGD-NJI.