# **PRELIMINARY** **SP4446** # High Output Voltage Boost Regulator LCD Bias Regulator ### **FEATURES** - High Output Voltage: Up to 30V - High Efficiency - Low Quiescent Current: ~20uA - Miniature Package: (5-lead SOT-23) - Single Battery Cell Operation - Programmable Output Voltage - $\blacksquare$ 1 $\Omega$ Switch (150mV at 150mA) Now Available in Lead Free Packaging #### **APPLICATIONS** - LCD Bias - Tuner Pin Voltage - White LED Driver - High Voltage Bias - Digital Cameras - Cell Phone - Battery Backup - Handheld Computers #### **DESCRIPTION** The SP4446 is a micro power Boost Regualtor in a 5-lead SOT-23 package. It is a current limited, fixed off time regulator configured for use in boost mode applications. The operating voltage can be less than 3V and is capable of generating voltages as high as 30 Volts. The SP4446 is to be supplied in a SOT-23-5 and permits the construction of complete regulators that occupy < 0.2 square inches of board space. #### TYPICAL APPLICATION SCHEMATIC #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>IN</sub> | 15V | |-------------------------------|----------------| | SW Voltage | | | FB Voltage | 2.5V | | All other pins | | | Current into FB | | | T <sub>.</sub> Max | 125°C | | Operating Temperature Range | 40°C to 85°C | | Peak Output Current < 10us SW | 500mA | | Storage Temperature | 65°C to +150°C | | Power Dissipation | 200mW | | Lead Temperature (Soldering, 10 sec) | 300°C | |--------------------------------------|-----------| | ESD Rating | . 2kV HBM | These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # **ELECTRICAL CHARACTERISTICS** Specifications are at $V_{IN} = 3.3V$ , $V_{SHDN} = V_{IN}$ , $T_A = 25^{\circ}C$ , $\spadesuit$ denotes the specifications which apply over the full operating temperature range, unless otherwise specified. | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | | CONDITIONS | |------------------------------------|-------------------------|------|------|------|-------|----------|------------------------------| | Input voltage | V <sub>IN</sub> | 1.0 | | 8.0 | V | | Switch Current Limit = 150mA | | Supply Current | IQ | | 20 | 30 | μΑ | <b>*</b> | No Switching | | | | | 0.01 | 1 | μΑ | | SHDN = 0V | | Reference Voltage | V <sub>FB</sub> | 1.17 | 1.22 | 1.27 | V | <b>*</b> | | | FB Hysteresis | HYST | | 8 | | mV | | | | V <sub>FB</sub> Input Bias Current | I <sub>FB</sub> | | 15 | 80 | nA | <b>*</b> | V <sub>FB</sub> = 1.22V | | Line Regulation | $\Delta V_o/\Delta V_I$ | | 0.04 | | %/V | | $1.2 \le V_{IN} \le 8V$ | | Switch Off Time | T <sub>OFF</sub> | | 300 | | nS | | V <sub>FB</sub> > 1V | | | | | 1200 | | nS | | V <sub>FB</sub> < 0.3V | | Switch Saturation Voltage | V <sub>CESAT</sub> | | 50 | | mV | • | $I_{SW} = 50 \text{mA}$ | | | | | 150 | | mV | | I <sub>SW</sub> = 150mA | | Switch Current Limit | I <sub>LIM</sub> | 100 | 150 | 200 | mA | • | | | SHDN Bias Current | I <sub>SHDN</sub> | | 5 | 12 | μΑ | • | V <sub>SHDN</sub> = 5V | | SHDN High Threshold (on) | V <sub>IH</sub> | 0.9 | | | V | | | | SHDN Low Threshold (off) | V <sub>IL</sub> | | | 0.25 | V | | | | Switch Leakage Current | I <sub>SWLK</sub> | | 2 | 5 | μΑ | • | Switch Off, $V_{SW} = 5V$ | ## **PIN DESCRIPTION** | PIN NUMBER | PIN NAME | DESCRIPTION | |------------|-----------------|-------------------------------------------------------------------------------------| | 1 | SW | Switch input to the internal power switch. | | 2 | GND | Ground | | 3 | FB | Feedback | | 4 | SHDN | Shutdown. Pull high (on) to enable. Pull low (off) for shutdown. | | 5 | V <sub>IN</sub> | Input Voltage. Bypass this pin with a capacitor as close to the device as possible. | #### THEORY OF OPERATION #### **General Overview:** Operation can be best understood by referring to the above block diagram. Q1 and Q2 along with R3 and R4 form a band gap reference. The input to this circuit completes a feedback path from the high voltage output through a voltage divider, and is used as the regulation control input. When the voltage at the FB pin is slightly above 1.22V, comparator X1 disables most of the internal circuitry. Current is then provided by capacitor C2, which slowly discharges until the voltage at the FB pin drops below the lower hysteresis point of X1, about 6mV. X1 then enables the internal circuitry, turns on chip power, and the current in the inductor begins to ramp up. When the current through the driver transistor reaches about 150mA, comparator X2 clears the latch, which turns off the driver transistor for a preset 0.3 us. At the instant of shutoff, inductor current is diverted to the output through diode D1. During this 0.3µs time limit, inductor current decreases while its energy charges C2. At the end of the 0.3µs time period, driver transistor is again allowed to turn on which ramps the current back up to the 150mA level. Comparator X2 clears the latch, it's output turns off the driver transistor, and this allows delivery of L1's stored kinetic energy to C2. This switching action continues until the output capacitor voltage is charged to the point where FB is at band gap (1.22V). When this condition is reached, X1 turns off the internal circuitry and the cycle repeats. The SP4446 contains circuitry to provide protection during start-up and while in short-circuit conditions. When FB pin voltage is less than approximately 300mV, the switch off time is increased to about 1.2us and the current limit is reduced to about 70% of its normal value. While in this mode, the average inductor current is reduced and helps minimize power dissipation in the SP4446, the external inductor and diode. #### Inductor Selection For SP4446, the internal switch will be turned off only after the inductor current reaches the typical dc current limit (I<sub>LIM</sub>=150mA). However, there is typically propagation delay of 200nS between the time when the current limit is reached and when the switch is actually turned off. During this 200nS delay, the peak inductor current will increase, exceeding the current limit by a small amount. The peak inductor current can be estimated by: $$I_{PK} = I_{LIM} + \frac{V_{IN(MAX)}}{L} \bullet 200nS$$ The larger the input voltage and the lower the inductor value, the greater the peak current. In selecting an inductor, the saturation current specified for the inductor needs to be greater than the SP4446 peak current to avoid saturating the inductor, which would result in a loss in efficiency and could damage the inductor. Choosing an inductor with low DCR decreases power losses and increase efficiency. Refer to Table 1 for some suggested low ESR inductors. Table 1. Suggested Low ESR inductor | MANUF. | PART NUMBER | DCR<br>(Ω) | Current<br>Rating<br>(mA) | |------------------------|----------------------------|------------|---------------------------| | MURATA<br>770-436-1300 | LQH32CN100K21<br>(10μH) | 0.44 | 300 | | MURATA<br>770-436-1300 | LQH32CN220K21<br>(22μH) | 0.71 | 250 | | TDK<br>847-803-6100 | NLFC453232T-100K<br>(10μH) | 0.273 | 250 | | TDK<br>847-803-6100 | NLC453232T-100K<br>(22μH) | 0.9 | 370 | #### **Diode Selection** A schottky diode with a low forward drop and fast switching speed is ideally used here to achieve high efficiency. In selecting a Schottky diode, the current rating of the schottky diode should be larger than the peak inductor current. Moreover, the reverse breakdown voltage of the schottky diode should be larger than the output voltage. #### Capacitor Selection Ceramic capacitors are recommended for their inherently low ESR, which will help produce low peak to peak output ripple, and reduce high frequency spikes. For the typical application, 4.7µF input capacitor and 2.2µF output capacitor are sufficient. The input and output ripple could be further reduced by increasing the value of the input and output capacitors. Place all the capacitors as close to the SP4446 as possible for layout. For use as a voltage source, to reduce the output ripple, a small feedforward (47pF) across the top feedback resistor can be used to provide sufficient overdrive for the error comparator, thus reduce the output ripple. Refer to Table 2 for some suggested low ESR capacitors. Table 2. Suggested Low ESR Capacitor | MANUF. | PART<br>NUMBER | CAP/<br>VOLTAGE | SIZE/<br>TYPE | |------------------------|------------------------|-----------------|---------------| | MURATA<br>770-436-1300 | GRM32RR71E<br>225KC01B | 2.2μF/25V | 1210/X5R | | MURATA<br>770-436-1300 | GRM31CR61A<br>475KA01B | 4.7μF/10V | 1206/X5R | | TDK<br>847-803-6100 | C3225X7R1E<br>225M | 2.2μF/25V | 1206/X7R | | TDK<br>847-803-6100 | C3216X5R1A<br>475K | 4.7μF/10V | 1206/X5R | #### **Output Voltage Program** The SP4446 can be programmed as voltage source, the SP4446 requires 2 feedback resistors R<sub>1</sub> & R<sub>2</sub> to control the output voltage. As shown in Fig. 19. Figure 19. Using SP4446 as Voltage Source The formula and table for the resistor selection are shown below: $$R_1 = (\frac{V_{OUT}}{1.22} - 1) \cdot R_2$$ Table 3. Divider Resistor Selection | V <sub>OUT</sub> (V) | $\mathbf{R}_{1}\left(\Omega\right)$ | $\mathbf{R}_{2}\left(\Omega\right)$ | |----------------------|-------------------------------------|-------------------------------------| | 12 | 1M | 113K | | 15 | 1M | 88.7K | | 18 | 1M | 73.2K | | 20 | 1M | 64.9K | | 30 | 1M | 42.2K | #### **Layout Consideration** Both the input capacitor and the output capacitor should be placed as close as possible to the IC. This can reduce the copper trace resistance which directly effects the input and output ripples. The feedback resistor network should be kept close to the FB pin to minimize copper trace connections that can inject noise into the system. The ground connection for the feedback resistor network should connect directly to the GND pin or to an analog ground plane that is tied directly to the GND pin. The inductor and the schottky diode should be placed as close as possible to the switch pin to minimize the noise coupling to the other circuits, especially the feedback network. #### Load Disconnect in Shutdown When SP4446 was shut down, the load is still connected to the input. In applications that require output isolation during shutdown, an external PNP transistor (for example MMBT2907A) can be added as shown in Figure 20. When the SP4446 is active, the voltage set at the emitter of the transistor exceeds the input voltage, forcing the transistor into the saturation region. When the SP4446 is shut down, the input voltage exceeds the emitter voltage, thus the transistor becomes inactive and provides high-impedance isolation between the input and load. Efficiency APPLICATION INFORMAMTION: Continued will be slightly sacrificed because of the saturation voltage and base current of the PNP transistor. Fig. 20. Load Disconnect in Shutdown #### **PIN Diode Driver** The SP4446 can be used as PIN diode driver as shown in Fig. 21. Two Resistors ( $R_1$ =1 $M\Omega$ , $R_2$ =42.2 $K\Omega$ ) are used to program the output voltage to be 30V. When input voltage is 3.3V or 5V, it can supply a maximum current of 3mA and 5mA to the load. Fig. 21. Pin Diode Driver Refer to the typical application circuit, $T_{AMB} = 25$ °C, unless otherwise specified. Figure 1. 12V Output Efficiency ( $V_{IN}$ =3.3V) Figure 2. 12V Output Efficiency $(V_{IN}=5V)$ Figure 3. 15V Output Efficiency ( $V_{IN}$ =3.3V) Figure 4. 15V Output Efficiency $(V_{IN}=5V)$ Figure 5. 18V Output Efficiency ( $V_{IN}$ =3.3V) Figure 6. 18V Output Efficiency $(V_{IN}=5V)$ SP4446 High Output Voltage Boost Regualtor, LCD Bias Regulator Refer to the typical application circuit, $T_{AMB} = 25$ °C, unless otherwise specified. Figure 7. 20V Output Efficiency (V<sub>IN</sub>=3.3V) Figure 9. Maximum Output Current vs. V<sub>IN</sub> (V<sub>OUT</sub>=20V) Figure 10. Maximum Output Current vs. $V_{IN}$ ( $V_{OUT}$ =30V) Figure 11. Quiescent Current IQ vs. VIN Figure 12. Shutdown Pin Current vs. V<sub>IN</sub> Date: 11/29/04 Refer to the typical application circuit, T<sub>AMB</sub> = 25°C, unless otherwise specified. Figure 13. I<sub>PK</sub> Current Limit vs. V<sub>IN</sub> Figure 15. Switch Saturation Voltage $V_{CESAT}$ vs. Temperature $(I_{SW}=50\text{mA})$ Figure 17. Typical Switching Waveforms ( $V_{IN}$ =3.3V, $V_{OUT}$ =20V, $I_{OUT}$ =5mA) Figure 14. Feedback Voltage vs. Temperature Figure 16. Startup Waveform ( $V_{IN}$ =3.3V, $V_{OUT}$ =20V, $I_{OUT}$ =2mA) Figure 18. Load Step Transient ( $V_{IN}$ =3.3V, $V_{OUT}$ =20V, $1_O$ =100 $\mu$ A~5mA) 10=100@1 3m21) | 5 Pin SOT-23 JEDEC MO-178 (AA) Variation | | | | | | |------------------------------------------|----------|------|------|--|--| | SYMBOL | MIN | NOM | MAX | | | | A | - | - | 1.45 | | | | A1 | 0 | - | 0.15 | | | | A2 | 0.9 | 1.15 | 1.3 | | | | b | 0.3 | - | 0.5 | | | | С | 0.08 | - | 0.22 | | | | D | 2.90 BSC | | | | | | E | 2.80 BSC | | | | | | E1 | 1.60 BSC | | | | | | е | 0.95 BSC | | | | | | e1 | 1.90 BSC | | | | | | L | 0.3 | 0.45 | 0.6 | | | | L1 | 0.60 REF | | | | | | L2 | 0.25 BSC | | | | | | Ø | 00 40 | | 80 | | | | ø | 50 | 10° | 15° | | | Note: Dimensions in (mm) # Part Number Operating Temperature Range Package Type SP4446EK -40°C to +85°C 5 Pin SOT-23 SP4446EK/TR -40°C to +85°C 5 Pin SOT-23 Available in lead free packaging. To order add "-L" suffix to part number. Example: SP4446EK/TR = standard; SP4446EK-L/TR = lead free /TR = Tape and Reel Pack quantity is 2,500 for SOT-23. → CLICK HERE TO ORDER SAMPLES ← Sipex Corporation Headquarters and Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.