# Universal PAL® Device #### **Features** - Ultra high speed supports today's and tomorrow's fastest microprocessors - $-t_{PD} = 4 \text{ ns}$ - $-t_S = 2.5 \text{ ns}$ - $-f_{MAX} = 166 \text{ MHz (External)}$ - Reduced ground bounce and undershoot - PLCC and LCC packages with additional V<sub>CC</sub> and V<sub>SS</sub> pins for lowest ground bounce - Up to 22 inputs and 10 outputs for more logic power - Variable product terms - -8 to 16 per output - 10 user-programmable output macrocells - Output polarity control - Registered or combinatorial operation - 2 new feedback paths (PAL22VP10G) - Synchronous PRESET, asynchronous RESET, and PRELOAD capability for flexible design and testability - · High reliability - Proven Ti-W fuse technology - -AC and DC tested at the factory - Security Fuse ### **Functional Description** The Cypress PAL22V10G and PAL22VP10G are second-generation programmable array logic devices. Using BiC-MOS process and Ti-W fuses, the PAL22V10G and PAL22VP10G use the familiar sum-of-products (AND-OR) logic structure and a new concept, the programmable macrocell. Both the PAL22V10G and PAL22VP10G provide 12 dedicated input pins and 10 I/O pins (see Logic Block Diagram). By selecting each I/O pin as either permanent or temporary input, up to 22 inputs can be achieved. Applications requiring up to 21 inputs and a single output, down to 12 inputs and 10 outputs can be realized. The output enable product term available on each I/O allows this selection. The PAL22V10G and PAL22VP10G feature variable product term architecture, where 8 to 16 product terms are allocated to each output. This structure permits more applications to be implemented with these devices than with other PAL devices that have fixed number of product terms for each output. PAL is a registered trademark of Advanced Micro Devices. ## Functional Description (continued) Additional features include common synchronous preset and asynchronous reset product terms. They eliminate the need to use standard product terms for initialization functions Both the PAL22V10G and PAL22VP10G automatically reset on power-up. In addition, the preload capability allows the output registers to be set to any desired state during testing. A security fuse is provided on each of these two devices to prevent copying of the device fuse pattern. With the programmable macrocells and variable product term architecture, the PAL22V10G and PAL22VP10G can implement logic functions in the 700 to 800 gate array complexity, with the inherent advantages of programmable logic. ## Programmable Macrocell The PAL22V10G and PAL22VP10G each has 10 programmable output macrocells (see Macrocell figure). On the PAL22V10G two fuses ( $C_1$ and $C_0$ ) can be programmed to configure output in one of four ways. Accordingly, each output can be registered or combinatorial with an active HIGH or active LOW polarity. The feedback to the array is also from this output (see *Figure 1*). An additional fuse ( $C_2$ ) in the PAL22VP10G provides for two feedback paths (see *Figure 2*). ## **Programming** The PAL22V10G and PAL22VP10G can be programmed using the *Impulse3* programmer available from Cypress Semiconductor and also with Data I/O, Logical Devices, STAG and other programmers. Please contact your local Cypress representative for further information. v10a-5 ### Macrocell ### **Output Macrocell Configuration** | C <sub>2</sub> [1] | C <sub>1</sub> | C <sub>0</sub> | Output Type | Polarity | Feedback | |--------------------|----------------|----------------|---------------|-------------|--------------------| | 0 | 0 | 0 | Registered | Active LOW | Registered | | 0 | 0 | 1 | Registered | Active HIGH | Registered | | X | 1 | 0 | Combinatorial | Active LOW | I/O | | X | 1 | 1 | Combinatorial | Active HIGH | I/O | | 1 | 0 | 0 | Registered | Active LOW | I/O <sup>[1]</sup> | | 1 | 0 | 1 | Registered | Active HIGH | I/O[1] | ### Notes: PAL22VP10G only. REGISTER FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT REGISTER FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT I/O FEEDBACK, COMBINATORIAL, ACTIVE-LOW OUTPUT I/O FEEDBACK, COMBINATORIAL, ACTIVE-HIGH OUTPUT Figure 1. PAL22V10G and PAL22VP10G Macrocell Configurations I/O FEEDBACK, REGISTERED, ACTIVE-LOW OUTPUT I/O FEEDBACK, REGISTERED, ACTIVE-HIGH OUTPUT Figure 2. Additional Macrocell Configurations for the PAL22VP10G ## **Selection Guide** | | - | 22V10G-4<br>22VP10G-4 | 22V10G-5<br>22VP10G-5 | 22V10G-6<br>22VP10G-6 | 22V10G-7<br>22VP10G-7 | 22V10G-10<br>22VP10G-10 | |------------------------|------------|-----------------------|-----------------------|-----------------------|-----------------------|-------------------------| | I <sub>CC</sub> (mA) | Commercial | 190 | 190 | 190 | 190 | 190 | | | Military | | | T | 190 | 190 | | t <sub>PD</sub> (ns) | Commercial | 4 | 5 | 6.0 | 7.5 | 10 | | | Military | | | | 7.5 | 10 | | t <sub>S</sub> (ns) | Commercial | 2.5 | 2.5 | 3.0 | 3.0 | 3.6 | | | Military | | | 1 | 3.0 | 3.6 | | t <sub>CO</sub> (ns) | Commercial | 3.5 | 4/4.5 | 5.5 | 6.0 | 7.5 | | | Military | | | | 6.0 | 7.5 | | f <sub>MAX</sub> (MHz) | Commercial | 166 | 153.8 | 117 | 111 | 90 | | (External) | Military | | | | 111 | 90 | | Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) | |-------------------------------------------------------------------------------------------------| | Storage Temperature $-65^{\circ}$ C to $+150^{\circ}$ C | | Ambient Temperature with Power Applied55°C to +125°C | | Supply Voltage to Ground Potential0.5V to +7.0V | | DC Voltage Applied to Outputs in High Z State0.5V to V <sub>CC</sub> | | DC Input Voltage0.5V to V <sub>CC</sub> | | DC Input Current | | DC Program Voltage | | <br><i></i> | <br> | <br> | 10V | |----------------------|--------|-------------|------|-------|------| | Junction Temperature | (PLCC) | <br> | <br> | <br>1 | 50°C | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |-------------------------|------------------------|-----------------| | Commercial | 0°C to +70°C | 5V ± 5% | | Military <sup>[2]</sup> | -55°C to +125°C | 5V ± 10% | # DC Electrical Characteristics Over the Operating Range | Parameter | Description | Test | Min. | Max. | Unit | | | |-------------------|------------------------------|-----------------------------------------------------|---------------------------------------------------------|-------|------|------|----| | $V_{\mathrm{OH}}$ | Output HIGH Voltage | $V_{CC} = Min.$ , $I_{OH} = -3.2 \text{ mA}$ | | Com'l | 2.4 | | V | | | | $V_{\rm IN} = V_{\rm IH} \text{or} V_{\rm JL}$ | $I_{OH} = -2 \text{ mA}$ | Mil | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min., | $I_{OL} = 16 \text{ mA}$ | Com'l | | 0.5 | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OL} = 12 \text{ mA}$ | Mil | | 0.5 | V | | $V_{IH}$ | Input HIGH Voltage | Guaranteed Input Logic | Guaranteed Input Logical HIGH Voltage for All Inputs[3] | | | | | | $V_{IL}$ | Input LOW Voltage | Guaranteed Input Logic | | 0.8 | V | | | | I <sub>IX</sub> | Input Leakage Current | $V_{SS} \le V_{IN} \le 2.7V, V_{CO}$ | -250 | 50 | μA | | | | II | Maximum Input Current | $V_{\rm IN} = V_{\rm CC}, V_{\rm CC} = Ma$ | ix. | Com'l | | 100 | μА | | | | | | Mil | | 250 | μA | | I <sub>OZ</sub> | Output Leakage Current | $V_{CC} = Max., V_{SS} \le V_C$ | $v_{CC} \leq V_{CC}$ | • | -100 | 100 | μΑ | | I <sub>SC</sub> | Output Short Circuit Current | $V_{CC} = Max., V_{OUT} = 0.5V^{[4]}$ | | | -30 | ~120 | mA | | I <sub>CC</sub> | Power Supply Current | $V_{CC}$ = Max., $V_{IN}$ = GND, Outputs Open Com'l | | | 190 | mA | | | | | | | Mil | | 190 | | - t<sub>A</sub> is the "instant on" case temperature. These are absolute values with respect to device ground. All overshoots due to system or tester noise are included. - 4. Not more than one output should be tested at a time. Duration of the short circuit should not be more than one second. $V_{\rm OUT}=0.5V$ has been chosen to avoid test problems caused by tester ground degradation. # Capacitance<sup>[5]</sup> | Parameter | Description | Тур. | Unit | |-----------------|--------------------|------|------| | C <sub>IN</sub> | Input Capacitance | 6 | pF | | $C_{OUT}$ | Output Capacitance | 8 | pF | ## **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT OUTPUT O 99 $$\Omega$$ O 2.08V = Vthc Commercial Equivalent to: THÉVENIN EQUIVALENT OUTPUT O 136 $$\Omega$$ 2.13V = Vthm Military | Parameter | V <sub>X</sub> | Output Waveform—Measurement Level | |---------------------|----------------|----------------------------------------------------| | t <sub>ER (-)</sub> | 1.5V | V <sub>OH</sub> V <sub>X</sub> v <sub>10g-13</sub> | | t <sub>ER (+)</sub> | 2.6V | V <sub>OL</sub> 0.5V V <sub>X</sub> | | t <sub>EA(+)</sub> | 1.5V | V <sub>X</sub> 0.5V V <sub>OH</sub> | | t <sub>EA (-)</sub> | 1.5V | V <sub>X</sub> 0.5V V <sub>OL v10g-16</sub> | - Notes: 5. Tested initially and after any design or process changes that may affect these parameters. 6. Conference measurement for all packages. ## Switching Characteristics[7] | | | 22V10G-4<br>22VP10G-4 | | 22V10G-5<br>22VP10G-5 | | 22V10G-6<br>22VP10G-6 | | 22V10G-7<br>22VP10G-7 | | 22V10G-10<br>22VP10G-10 | | | | |-------------------|------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|-----------------------|------|-----------------------|------|-------------------------|------|------|--| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | t <sub>PD</sub> | Input to Output<br>Propagation Delay <sup>[8]</sup> | 1 | 4 | 1 | 5 | 1 | 6 | 2 | 7.5 | 2 | 10 | ns | | | t <sub>EA</sub> | Input to Output<br>Enable Delay | 1 | 5 | 1 | 6 | 1 | 6 | 2 | 7.5 | 2 | 10 | ns | | | t <sub>ER</sub> | Input to Output<br>Disable Delay <sup>[9]</sup> | 1 | 4 | 1 | 5 | 1 | 6 | 2 | 7.5 | 2 | 10 | ns | | | t <sub>CO</sub> | Clock to Output<br>Delay <sup>[8]</sup> | 1 | 3.5 | 1 | 4 | 1 | 5.5 | 1 | 6.0 | i | 7.5 | ns | | | t <sub>S</sub> | Input or Feedback<br>Set-Up Time | 2.5 | | 2.5 | | 3 | | 3 | | 3.6 | | ns | | | t <sub>H</sub> | Input Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | | t <sub>P</sub> | External Clock<br>Period (t <sub>CO</sub> + t <sub>S</sub> ) | 6.0 | | 6.5 | | 8.5 | | 9 | | 11.1 | | ns | | | t <sub>WH</sub> | Clock Width HIGH[5] | 2.0 | | 2.5 | _ | 3 | | 3 | | 3 | | ns | | | twL | Clock Width LOW[5] | 2.0 | | 2.5 | | 3 | | 3 | | 3 | | ns | | | f <sub>MAX1</sub> | External Maximum<br>Frequency<br>(1/(t <sub>CO</sub> + t <sub>S</sub> )) <sup>[10]</sup> | 166 | | 153.8 | | 117 | | 111 | | 90 | | MHz | | | f <sub>MAX2</sub> | Data Path Maximum<br>Frequency [5, 11, 12] | 250 | | 200 | | 166 | | 166 | | 133 | | MHz | | | f <sub>MAX3</sub> | Internal Feedback<br>Maximum Frequency<br>$(1/(t_{CF} + t_S))^{[9, 13]}$ | 181.8 | | 181.8 | | 142 | | 133 | | 100 | | MHz | | | t <sub>CF</sub> | Register Clock to<br>Feedback Input <sup>[14]</sup> | | 3 | | 3 | | 4 | | 4.5 | | 6.4 | ns | | | t <sub>AW</sub> | Asynchronous Reset<br>Width | 5 | | 6 | | 7.5 | | 8.5 | | 10 | | ns | | | t <sub>AR</sub> | Asynchronous Reset<br>Recovery Time | 4 | | 4 | | 4 | | 5 | | 6 | | ns | | | t <sub>AP</sub> | Asynchronous Reset<br>to Registered<br>Output Delay | 2 | 6 | 2 | 7 | 2 | 11 | 2 | 12 | 2 | 12 | ns | | | t <sub>SPR</sub> | Synchronous Preset<br>Recovery Time | 4 | | 4 | | 4 | | 5 | | 6 | | ns | | | t <sub>PR</sub> | Power-Up Reset<br>Time <sup>[15]</sup> | l | | 1 | | 1 | | 1 | | 1 | | μs | | - AC test load used for all parameters except where noted. - This specification is guaranteed for all device outputs changing state in a given access cycle. - This parameter is measured as the time after output disable input that the previous output data state remains stable on the output. This delay is measured to the point at which a previous HIGH level has fallen to 0.5 volts below V<sub>OH</sub> min. or a previous LOW level has risen to 0.5 volts above VOL max. - 10. This specification indicates the guaranteed maximum frequency at which a state machine configuration with external feedback can operate. - 11. This specification indicates the guaranteed maximum frequency at which an individual output register can be cycled. - 12. Lesser of 1/(t<sub>WH</sub> +t<sub>WL</sub>), 1/t<sub>CO</sub> or 1/(t<sub>S</sub>+t<sub>H</sub>). - 13. This specification indicates the guaranteed maximum frequency at which a state machine configuration with internal-only feedback can operate. - 14. This parameter is calculated from the clock period at f<sub>MAX</sub> internal - (f<sub>MAX3</sub>) as measured (see Note 11) minus t<sub>S</sub>. 15. The registers in the PAL22V10G and PAL22VP10G have been designed with the capability to reset during system power-up. Following power-up, all registers will be reset to a logic LOW state. The output state will depend on the polarity of the output buffer. This feature is useful in establishing state machine initialization. To insure proper operation, the rise in $V_{CC}$ must be monotonic and the timing constraints depicted in power-up reset waveforms must be satisfied. # **Switching Waveform** # Power-Up Reset Waveform[15] ## Preload Waveform[16] Notes (the numbers in parantheses refer to J and L packages): 16. Pins 4 (5), 5 (6), 7 (9) at V<sub>ILP</sub>; Pins 10 (12) and 11 (13) at V<sub>IHP</sub>; V<sub>CC</sub> (Pin 24 (1 and 28)) at V<sub>CCP</sub> 17. Pins 2-8 (3-7, 9, 10), 10 (12), 11 (13) can be set at $V_{ILP}$ to insure asynchronous reset is not active. | Forced Level on Register Pin<br>During Preload | Register Q Output State<br>After Preload | |------------------------------------------------|------------------------------------------| | V <sub>IHP</sub> | HIGH | | V <sub>ILP</sub> | LOW | | Name | Description | Min. | Max. | Unit | |-------------------|-----------------------------|------|------|------| | V <sub>PP</sub> | Programming Voltage | 9.25 | 9.75 | V | | t <sub>DPR1</sub> | Delay for Preload | 1 | | μs | | t <sub>DPR2</sub> | Delay for Preload | 0.5 | | μs | | V <sub>IL,P</sub> | Input LOW Voltage | 0 | 0.4 | V | | V <sub>IHP</sub> | Input HIGH Voltage | 3 | 4.75 | V | | $V_{CCP}$ | V <sub>CC</sub> for Preload | 4.75 | 5.25 | V | ## Functional Logic Diagram for PAL22V10G/PAL22VP10G # **Ordering Information** | I <sub>CC</sub> (mA) | tpD<br>(ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------------|-------------|---------------------------|-----------------|-----------------|-------------------------------------|--------------------| | 190 | 4 | 166 | PAL22V10G-4JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | ' | 5 | 153.8 | PAL22V10G-5JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | 6 | 117 | PAL22V10G-6JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | 7.5 | 111 | PAL22V10G-7JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | | PAL22V10G-7PC | P13 | 24-Lead (300-Mil) Molded DIP | | | | | ļ | PAL22V10G-7LMB | L64 | 28-Pin Square Leadless Chip Carrier | Military | | | 10 | 90 | PAL22V10G-10JC | J64 | 28-Lead Plastic Leaded Chip Carrier | ] ! | | | | | PAL22V10G-10PC | P13 | 24-Lead (300-Mil) Molded DIP | ] | | | <u> </u> | | PAL22V10G-10LMB | L64 | 28-Pin Square Leadless Chip Carrier | Military | | I <sub>CC</sub> (mA) | t <sub>PD</sub> (ns) | f <sub>MAX</sub><br>(MHz) | Ordering Code | Package<br>Type | Package<br>Type | Operating<br>Range | |----------------------|----------------------|---------------------------|------------------|-----------------|-------------------------------------|--------------------| | 190 | 4 | 166 | PAL22VP10G-4JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | 5 | 153.8 | PAL22VP10G-5JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | l . | 6 | 117 | PAL22VP10G-6JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | 7.5 | 111 | PAL22VP10G-7JC | J64 | 28-Lead Plastic Leaded Chip Carrier | Commercial | | | | | PAL22VP10G-7PC | P13 | 24-Lead (300-Mil) Molded DIP | ] | | | ŀ | | PAL22VP10G-7LMB | L64 | 28-Pin Square Leadless Chip Carrier | Military | | | 10 | 90 | PAL22VP10G-10JC | J64 | 28-Lead Plastic Leaded Chip Carrier | 1 | | | | | PAL22VP10G-10PC | P13 | 24-Lead (300-Mil) Molded DIP | | | | | | PAL22VP10G-10LMB | L64 | 28-Pin Square Leadless Chip Carrier | Military | Shaded area contains advanced information. # MILITARY SPECIFICATIONS Group A Subgroup Testing DC Characteristerics | Parameters | Subgroups | |-------------------|-----------| | $V_{\mathrm{OH}}$ | 1, 2, 3 | | V <sub>OL</sub> | 1, 2, 3 | | $V_{\mathrm{IH}}$ | 1, 2, 3 | | $V_{\rm IL}$ | 1, 2, 3 | | $I_{IX}$ | 1, 2, 3 | | $I_{OZ}$ | 1, 2, 3 | | I <sub>CC</sub> | 1, 2, 3 | # **Switching Characteristics** | Parameters | Subgroups | |-----------------|-----------------| | t <sub>PD</sub> | 7, 8, 9, 10, 11 | | t <sub>CO</sub> | 7, 8, 9, 10, 11 | | $t_{S}$ | 7, 8, 9, 10, 11 | | t <sub>H</sub> | 7. 8, 9, 10, 11 | Document #: 38-A-00044-B