#### 80C652/83C652 #### DESCRIPTION The P80C652/83C652 Single-Chip 8-Bit Microcontroller is manufactured in an advanced CMOS process and is a derivative of the 80C51 microcontroller family. The 80C652/83C652 has the same instruction set as the 80C51. Three versions of the derivative exist: 83C652 — 8k bytes mask programmable 80C652 - ROMless version 87C652 — EPROM version (described in a separate chapter) This device provides architectural enhancements that make it applicable in a variety of applications for general control systems. The 8XC652 contains a non-volatife 8k × 8 read-only program memory, a volatile 256 × 8 read/write data memory, four 8-bit I/O ports, two 16-bit timer/event counters (identical to the timers of the 80C51), a multi-source, two-priority-level, nested interrupt structure, an I<sup>2</sup>C interface, UART and on-chip oscillator and timing circuits. For systems that require extra capability, the 8XC652 can be expanded using standard TTL compatible memories and logic. The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of over 100 instructions: 49 one-byte, 45 two-byte and 17 three-byte. With a 16(24)MHz crystal, 58% of the instructions are executed in 0.75(0.5)µs and 40% in 1.5(1)µs. Multiply and divide instructions require 3(2)µs. #### **FEATURES** - 80C51 central processing unit - 8k x 8 ROM expandable externally to 64k bytes - 256 x 8 RAM, expandable externally to 64k bytes - Two standard 16-bit timer/counters - Four 8-bit I/O ports - 12C-bus serial I/O port with byte oriented master and slave functions - Full-duplex UART facilities - Power control modes - Idle mode - Power-down mode - ROM code protection - Extended frequency range: 1.2 to 24 MHz - Three operating ambient temperature ranges: - 0 to +70°C - -40 to +85°C - -40 to +125°C ### **PIN CONFIGURATIONS** #### LOGIC SYMBOL #### 80C652/83C652 ## CERAMIC AND PLASTIC LEADED CHIP CARRIER PIN FUNCTIONS # PLASTIC QUAD FLAT PACK PIN FUNCTIONS #### NOTES TO QFP ONLY: Due to EMC improvements, all V<sub>SS</sub> pins (6, 16, 28, 39) must be connected to V<sub>SS</sub> on the 80C652/83C652. Phlips Semiconductors Product specification ### CMOS single-chip 8-bit microcontrollers ### 80C652/83C652 #### **ORDER INFORMATION** | PA | PHILIPS<br>RT ORDER NUMBE<br>PART MARKING | R | PHILIPS NOR<br>PART ORDE | TH AMERICA<br>ER NUMBER | TEMPERATURE<br>RANGE (°C) | FREQ | |------------|-------------------------------------------|-----------------------|--------------------------|-------------------------|-------------------------------------------|--------------------| | ROMless | ROM <sup>3</sup> | Drawing<br>Number | ROMless | ROM | AND PACKAGE | MHz <sup>1,2</sup> | | P80C652FBP | P83C652FBP/xxx | SOT129-1 | P80C652FBPN | P83C652FBPN | 0 to +70, Plastic Dual In-line Package | 16 | | P80C652FBA | P83C652FBA/xxx | SOT187-2 | P80C652FBAA | P83C652FBAA | 0 to +70, Plastic Leaded Chip Carrier | 16 | | P80C652FBB | P83C652FBB/xxx | SOT307-2 <sup>4</sup> | P80C652FBBB | P83C652FBBB | 0 to +70, Plastic Quad Flat Pack | 16 | | P80C652FFP | P83C652FFP/xxx | SOT129-1 | P80C652FFPN | P83C652FFPN | -40 to +85, Plastic Dual In-line Package | 16 | | P80C652FFA | P83C652FFA/xxx | SOT187-2 | P80C652FFAA | P83C652FFAA | -40 to +85, Plastic Leaded Chip Carrier | 16 | | P80C652FFB | P83C652FFB/xxx | SOT307-2 <sup>4</sup> | P80C652FFBB | P83C652FFBB | -40 to +85, Plastic Quad Flat Pack | 16 | | P80C652FHP | P83C652FHP/xxx | SOT129-1 | P80C652FHPN | P83C652FHPN | -40 to +125, Plastic Dual In-line Package | 16 | | P80C652FHA | P83C652FHA/xxx | SOT187-2 | P80C652FHAA | P83C652FHAA | -40 to +125, Plastic Leaded Chip Carrier | 16 | | P80C652FHB | P83C652FHB/xxx | SOT307-2 <sup>4</sup> | P80C652FHBB | P83C652FHBB | -40 to +125, Plastic Quad Flat Pack | 16 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | P80C652IBP | P83C652IBP/xxx | SOT129-1 | P80C652IBPN | P83C652IBPN | 0 to +70, Plastic Dual In-line Package | 24 | | P80C652lBA | P83C652lBA/xxx | SOT187-2 | P80C652IBAA | P83C652IBAA | 0 to +70, Plastic Leaded Chip Carrier | 24 | | P80C652IBB | P83C652IBB/xxx | SOT307-2 <sup>4</sup> | P80C652IBBB | P83C652IBBB | 0 to +70, Plastic Quad Flat Pack | 24 | | P80C652IFP | P83C652IFP/xxx | SOT129-1 | P80C652IFPN | P83C652IFPN | -40 to +85, Plastic Dual In-line Package | 24 | | P80C652IFA | P83C652IFA/xxx | SOT187-2 | P80C652IFAA | P83C652IFAA | -40 to +85, Plastic Leaded Chip Carrier | 24 | | P80C652IFB | P83C652IFB/xxx | SOT307-2 <sup>4</sup> | P80C652IFBB | P83C652IFBB | -40 to +85, Plastic Quad Flat Pack | 24 | - 80C652 and 83C652 frequency range is 1.2MHz-16MHz or 1.2 to 24MHz. For specification of the EPROM version, see the 87C652 data sheet. xxx denotes the ROM code number. SOT311 replaced by SOT307-2. 3-994 1996 Aug 15 80C652/83C652 | | | TEMPERATURE<br>RANGE (°C) | FREQ | |--------------------|-------------------|----------------------------------------------------|--------------------| | EPROM <sup>2</sup> | Drawing<br>Number | AND PACKAGE | MHz <sup>1,2</sup> | | S87C652-4N40 | SOT129-1 | 0 to +70, Plastic Dual In-line Package | 16 | | S87C652-4F40 | 0590B | 0 to +70, Ceramic Dual In-line<br>Package w/Window | | | S87C652-4A44 | SOT187-2 | 0 to +70, Plastic Leaded Chip Carrier | 16 | | S87C652-4K44 | 1472A | 0 to +70, Ceramic Leaded Chip Carrier w/Window | 16 | | S87C652-4B44 | SOT307-2 | 0 to +70, Plastic Quad Flat Pack | 16 | | S87C652-5N40 | SOT129-1 | -40 to +85, Plastic Dual In-line Package | 16 | | S87C652-5F40 | 0590B | -40 to +85, Ceramic Dual In-line Package w/Window | 16 | | S87C652-5A44 | SOT187-2 | -40 to +85, Plastic Leaded Chip Carrier | 16 | | S87C652-5B44 | SOT307-2 | -40 to +85, Plastic Quad Flat Pack | 16 | | - | | | | | | | | | | | | | | | S87C652-7N40 | SOT129-1 | 0 to +70, Plastic Dual In-line Package | 20 | | S87C652-7F40 | 0590B | 0 to +70, Ceramic Dual In-line Package<br>w/Window | 20 | | S87C652-7A44 | SOT187-2 | 0 to +70, Plastic Leaded Chip Carrier | 20 | | S87C652-7K44 | 1472A | 0 to +70, Ceramic Leaded Chip Carrier w/Window | 20 | | S87C652-8N40 | SOT129-1 | -40 to +85, Plastic Dual In-line Package | 20 | | S87C652-8F40 | 0590B | -40 to +85, Ceramic Dual In-line Package w/Window | 20 | | S87C652-8A44 | SOT187-2 | -40 to +85, Plastic Leaded Chip Carrier | 20 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Philips Semiconductors Product specification ### CMOS single-chip 8-bit microcontrollers ### 80C652/83C652 #### **BLOCK DIAGRAM** 80C652/83C652 #### **PIN DESCRIPTIONS** | | PI | PIN NUMBER | | PIN NUMBER | | PIN NUMBER | | | <u> </u> | |-----------------|----------|-----------------|----------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|----------| | MNEMONIC | DIP | PLCC | QFP | TYPE | NAME AND FUNCTION | | | | | | V <sub>SS</sub> | 20 | 22 | 6, 16,<br>28, 39 | Ī | <b>Ground:</b> 0V reference. With the QFP package all V <sub>SS</sub> pins (V <sub>SS1</sub> to V <sub>SS4</sub> ) must be connected. | | | | | | V <sub>DD</sub> | 40 | 44 | 38 | ١ | Power Suppty: This is the power supply voltage for normal, idle, and power-down operation. | | | | | | P0.0-0.7 | 39–32 | 43–36 | 37–30 | ИO | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. | | | | | | P1.0-P1.7 | 1–8 | 2 <del>-9</del> | 40 <del>-44</del> ,<br>1-3 | I/O | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups, except P1.6 and P1.7 which are open drain. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Alternate functions include: | | | | | | P1.6<br>P1.7 | 7<br>8 | 8<br>9 | 2<br>3 | 1/O<br>1/O | SCL: I <sup>2</sup> C-bus serial port clock line. SDA: I <sup>2</sup> C-bus serial port data line. | | | | | | P2.0-P2.7 | 21–28 | 24-31 | 18–25 | I/O | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: In_D.) Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. | | | | | | P3.0-P3.7 | 10–17 | 11,<br>13–19 | 5,<br>7–13 | 1/0 | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 3 also serves the special features of the 80C51 family, as listed below: | | | | | | | 10 | 11 | 5 | i | RxD (P3.0): Serial input port | | | | | | | 11 | 13 | 7 | 0 | TxD (P3.1): Serial output port | | | | | | | 12 | 14 | 8 | | INTO (P3.2): External interrupt | | | | | | | 13<br>14 | 15<br>16 | 10 | | INT1 (P3.3): External interrupt T0 (P3.4): Timer 0 external input | | | | | | | 15 | 17 | 11 | l i l | T1 (P3.5): Timer 1 external input | | | | | | | 16 | 18 | 12 | ا ہ | WR (P3.6): External data memory write strobe | | | | | | | 17 | 19 | 13 | 0 | RD (P3.7): External data memory read strobe | | | | | | RST | 9 | 10 | 4 | I | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{DD}$ . | | | | | | ALE | 30 | 33 | 27 | 1/0 | Address Latch Enable: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency. Note that one ALE pulse is skipped during each access to external data memory. | | | | | | PSEN | 29 | 32 | 26 | 0 | Program Store Enable: Read strobe to external program memory via Port 0 and Port 2. It is activated twice each machine cycle during fetches from the external program memory. When executing out of external program memory two activations of PSEN are skipped during each access to external data memory. PSEN is not activated (remains HIGH) during no fetches from external program memory. PSEN can sink/source 8 LSTTL inputs and can drive CMOS inputs without external pull-ups. | | | | | | EA | 31 | 35 | 29 | 1 | External Access: If during a RESET, EA is held at TTL, level HIGH, the CPU executes out of the internal program memory ROM provided the Program Counter is less than 8192. If during a RESET, EA is held a TTL LOW level, the CPU executes out of external program memory. EA is not allowed to float. | | | | | | XTAL1 | 19 | 21 | 15 | ı | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | | | | | XTAL2 | 18 | 20 | 14 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | | | | | | | | | | | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | | | | | NOTE: To avoid "latch-up" effect at power-on, the voltage on any pin at any time must not be higher than $V_{DD}$ + 0.5V or $V_{SS}$ – 0.5V, respectively. Product specification Phlips Semiconductors ### CMOS single-chip 8-bit microcontrollers 80C652/83C652 Table 1. 8XC652/654 Special Function Registers | SYMBOL | DESCRIPTION | DIRECT<br>ADDRESS | BIT<br>MSB | ADDRE | SS, SYME | BOL, OR A | LTERNAT | IVE PORT | FUNCTIO | DN<br>LSB | RESET<br>VALUE | |------------|----------------------------------------------|-------------------|------------|-------|------------|-----------|---------|----------|---------|-----------|----------------| | ACC* | Accumulator | E0H | E7 | E6 | E5 | E4 | E3 | E2 | E1 | E0 | 00H | | В* | B register | FOH | F7 | F6 | F5 | F4 | F3 | F2 | F1 | F0 | 00H | | DPTR: | Data pointer | | | | | | | | | | } | | DPH<br>DPL | (2 bytes) Data pointer high Data pointer low | 83H<br>82H | 1 | | | | | | | | 00H | | | | | AF | AE | AD | AC | AB | AA | A9 | A8 | | | lE*# | Interrupt enable | A8H | EA | | ES1 | ES0 | ET1 | EX1 | ET0 | EX0 | 0х000000В | | | 1 | | BF | BE | BD | ВС | BB | ВА | B9 | B8 | İ | | IP*# | Interrupt priority | B8H | | | PS1 | PS0 | PT1 | PX1 | PT0 | PX0 | хх000000В | | | | | 87 | 86 | 85 | 84 | 83 | 82 | 81 | 80 | 1 | | P0* | Port 0 | 80H | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | FFH | | | | [ | 97 | 96 | 95 | 94 | 93 | 92 | 91 | 90 | ] | | P1*# | Port 1 | 90H | SDA | SCL | | | | | | | FFH | | | | | A7 | A6 | <b>A</b> 5 | A4 | A3 | A2 | A1 | A0 | | | P2* | Port 2 | A0H | A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | FFH | | | | | B7 | В6 | B5 | B4 | В3 | B2 | _B1 | B0 | ] | | P3* | Port 3 | вон | RD | WR | T1 | T0 | INT1 | INTO | TXD | RXD | FFH | | PCON | Power control | 87H | SMOD | ı | ~ | _ | GF1 | GF0 | PD | IDL | 0xxx0000B | | | | | 9F | 9E | 9D | 9C | 9B | 9A | 99 | 98 | | | S0CON*# | Serial 0 port control | 98H | SM0 | SM1 | SM2 | REN | TB8 | RB8 | ΤI | RI | 00H | | S0BUF# | Serial 0 data buffer | 99H | ļ | | | | | | | | xxxxxxxxB | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | PSW* | Program status word | D0H | CY | AC | F0 | RS1 | RS0 | ov | F1 | Р | 00Н | | S1DAT# | Serial 1 data | DAH | | | | | | | | | 00H | | SP | Stack pointer | 81H | | | | | | | | | 07H | | S1ADR# | Serial 1 address | DBH | | | SL | AVE ADDI | RESS- | | | GC | 00H | | | | | | | | | | | | | ļ | | S1STA# | Serial 1 status | D9H | SC4 | SC3 | SC2 | SC1 | SC0 | 0 | 0 | 0 | F8H | | | | | DF | DE | DD | DC | DB | DA | D9 | D8 | ] | | S1CON*# | Serial 1 control | D8H | CR2 | ENS1 | STA | STO | SI | AA | CR1 | CR0 | 00000000В | | | | | 8F | 8E | 8D | 8C | 8B | ВА | 89 | 88 | | | TCON* | Timer control | 88H | TF1 | TR1 | TF0 | TR0 | IE1 | IT1 | IE0 | IT0 | 00H | | TH1 | Timer high 1 | 8DH | [ | | | | | | | | 00H | | TH0 | Timer high 0 | 8CH | | | | | | | | | 00H | | TL1 | Timer low 1 | 8BH | | | | | | | | | 00Н | | TL0 | Timer low 0 | 8AH | | | | | | | | | 00Н | | TMOD | Timer mode | 89H | GATE | c/T | M1 | MO | GATE | сл | M1 | MO | 00H | <sup>\*</sup> SFRs are bit addressable. # SFRs are modified from or added to the 80C51 SFRs. 80C652/83C652 ## ROM CODE PROTECTION (83C652) The 8XC652 has an additional security feature. ROM code protection may be selected by setting a mask-programmable security bit (i.e., user dependent). This feature may be requested during ROM code submission. When selected, the ROM code is protected and cannot be read out at any time by any test mode or by any instruction in the external program memory space. The MOVC instructions are the only instructions that have access to program code in the internal or external program memory. The EA input is latched during RESET and is "don't care" after RESET (also if the security bit is not set). This implementation prevents reading internal program code by switching from external program memory to internal program memory during a MOVC instruction or any other instruction that uses immediate data. ## OSCILLATOR CHARACTERISTICS XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the Logic Symbol, page 3-992. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no requirements on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed. #### Reset A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-on reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-on, the voltage on V<sub>DD</sub> and RST must come up at the same time for a proper start-up. #### **Idle Mode** In the idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### Power-Down Mode In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode. The control bits for the reduced power modes are in the special function register PCON. Table 2 shows the state of the I/O ports during low current operating modes. #### I<sup>2</sup>C Serial Communication—SIO1 The I<sup>2</sup>C serial port is identical to the I<sup>2</sup>C serial port on the 8XC552. The operation of this subsystem is described in detail in the 8XC552 section of this manual. Note that in both the 8XC652/4 and the 8XC552 the I<sup>2</sup>C pins are alternate functions to port pins P1.6 and P1.7. Because of this, P1.6 and P1.7 on these parts do not have a pull-up structure as found on the 80C51. Therefore P1.6 and P1.7 have open drain outputs on the 8XC652/4. Table 2. External Pin Status During Idle and Power-Down Mode | MODE | PROGRAM<br>MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | |------------|-------------------|-----|------|--------|--------|---------|--------| | ldle | Internal | 1 | 1 | Data | Data | Data | Data | | idie | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | #### Serial Control Register (S1CON) - See Table 3 S1CON (D8H) CR2 ENS1 STA STO SI AA CR1 CR0 Bits CR0, CR1 and CR2 determine the serial clock frequency that is generated in the master mode of operation. Table 3. Serial Clock Rates | | | | BIT FREC | BIT FREQUENCY (kHz) AT fosc | | | | |-----|-----|-----|-------------------------|-----------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------| | CR2 | CR1 | CR0 | 6MHz | 12MHz | 16MHz | 24MHz | f <sub>OSC</sub> DIVIDED BY | | 0 | 0 | 0 | 23 | 47 | 62.5 | 94 | 256 | | 0 | 0 | 1 1 | 27 | 54 | 71 | 107 <sup>1</sup> | 224 | | 0 | 1 | 0 | 31.25 | 62.5 | 83.3 | 125 <sup>1</sup> | 192 | | 0 | 1 | 1 | 37 | 75 | 100 | 150 <sup>1</sup> | 160 | | 1 | 0 | 0 | 6.25 | 12.5 | 17 | 25 | 960 | | 1 | 0 | 1 | 50 | 100 | 133 <sup>1</sup> | 200 <sup>1</sup> | 120 | | 1 | 1 | 0 | 100 | 200 <sup>1</sup> | 267 <sup>1</sup> | 400¹ | 60 | | 1 | 1 | 1 | 0.24 < 62.5<br>0 to 255 | 0.49 < 62.5<br>0 to 254 | 0.65 < 55.6<br>0 to 253 | 0.98 < 50.0<br>0 to 251 | 96 x (256 - (reload value Timer 1))<br>reload value range Timer 1 (in mode 2) | #### NOTES: These frequencies exceed the upper limit of 100kHz of the I<sup>2</sup>C-bus specification and cannot be used in an I<sup>2</sup>C-bus application. 80C652/83C652 #### ABSOLUTE MAXIMUM RATINGS1, 2, 3 | PARAMETER | RATING | UNIT | |----------------------------------------------------------------------------------------------|---------------|------| | Storage temperature range | -65 to +150 | °C | | Voltage on any other pin to V <sub>SS</sub> | -0.5 to + 6.5 | ٧ | | Input, output current on any single pin | ±5 | mA | | Power dissipation (based on package heat transfer limitations, not device power consumption) | 1 | W | #### NOTES: - Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. - This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. - Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. #### **DEVICE SPECIFICATIONS** | TYPE | | VOLTAGE<br>V) | | UENCY<br>Hz) | TEMPERATURE<br>RANGE | |------------|------|---------------|------|--------------|----------------------| | | MIN. | MAX. | MIN. | MAX. | (°C) | | P8XC652FBx | 4.0 | 6.0 | 1.2 | 16 | 0 to +70 | | P8XC652FFx | 4.0 | 6.0 | 1.2 | 16 | -40 to +85 | | P8XC652FHx | 4.5 | 5.5 | 1.2 | 16 | -40 to +125 | | P8XC652IBx | 4.5 | 5.5 | 1.2 | 24 | 0 to +70 | | P83X652IFx | 4.5 | 5.5 | 1,2 | 24 | -40 to +85 | 80C652/83C652 #### DC ELECTRICAL CHARACTERISTICS $V_{ee} = 0V$ | | | | TEST | LIM | HTS | | |------------------|-----------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------|----------------------------------------------------|----------------------------------------------|--------------------------| | SYMBOL | PARAMETER | PART TYPE | CONDITIONS | Min, | MAX. | UNIT | | V <sub>IL</sub> | Input low voltage, | | | | | | | | except EA, P1.6/SCL, P1.7/SDA | 0 to +70°C | | -0.5 | 0.2V <sub>DD</sub> 0.1 | V | | | | -40 to +85°C | | -0.5 | 0.2V <sub>DD</sub> -0.15 | ٧ | | | | -40 to +125°C | | -0.5 | 0.2V <sub>DD</sub> -0.25 | <b>V</b> | | V <sub>IL1</sub> | Input low voltage to EA | 0 to +70℃ | | -0.5 | 0.2V <sub>DD</sub> -0.3 | ٧ | | | | 40 to +85°C | | -0.5 | 0.2V <sub>DD</sub> -0.35 | ٧ | | | | -40 to +125℃ | | -0.5 | 0.2V <sub>DD</sub> -0.45 | ٧ | | V <sub>IL2</sub> | Input low voltage to P1.6/SCL, P1.7/SDA <sup>6</sup> | | | -0.5 | 0.3V <sub>DD</sub> | ٧ | | $V_{iH}$ | Input high voltage, except XTAL1, RST, | A | | | ,, ,, | | | | P1.6/SCL, P1:7/SDA | 0 to +70°C<br>-40 to +85°C | | 0.2V <sub>DD</sub> +0.9 | V <sub>DD</sub> +0.5 | >> | | | | -40 to +125°C | | 0.2V <sub>DD</sub> +1.0<br>0.2V <sub>DD</sub> +1.0 | V <sub>DD</sub> +0.5<br>V <sub>DD</sub> +0.5 | V | | ., | land Alich officer NTALA DOT | | | | | v | | VIH1 | Input high voltage, XTAL1, RST | 0 to +70°C<br>-40 to +85°C | | 0.7V <sub>DD</sub><br>0.7V <sub>DD</sub> +0.1 | V <sub>DD</sub> +0.5<br>V <sub>DD</sub> +0.5 | V | | | | -40 to +125°C | | 0.7V <sub>DD</sub> +0.1 | V <sub>DD</sub> +0.5 | v | | V | Input high voltage, P1.6/SCL, P1.7/SDA <sup>6</sup> | 40 10 7 120 0 | <del> </del> | 0.7V <sub>DD</sub> | 6.0 | | | V <sub>IH2</sub> | | | I <sub>OL</sub> = 1.6mA <sup>B, 9</sup> | 0.7 4 00 | 0.45 | V | | VOL | Output low voltage, ports 1, 2, 3, except P1.6/SCL, P1.7/SDA | | | | 0.45 | | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN | | I <sub>OL</sub> = 3.2mA <sup>8, 9</sup> | | 0.45 | V | | V <sub>OL2</sub> | Output low voltage, P1.6/SCL, P1.7/SDA | | I <sub>OL</sub> = 3.0mA | | 0.4 | > | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3, ALE, PSEN10 | | l <sub>OH</sub> = -60μA | . 2.4 | | > | | | | | I <sub>OH</sub> ≃ –25μA | 0.75V <sub>DD</sub> | | ٧ | | | | | i <sub>OH</sub> =10μA | 0.9V <sub>DD</sub> | | ٧ | | V <sub>OH1</sub> | Output high voltage; port 0 in external bus mode | | I <sub>OH</sub> = -800μA | 2.4 | | V | | | | | I <sub>OH</sub> = -300μA | 0.75V <sub>DD</sub> | | ٧ | | | | | I <sub>OH</sub> = -80μA | 0.9V <sub>DD</sub> | | V | | IIL | Logical 0 input current, ports 1, 2, 3, | | ., ., ., | | | | | | except P1.6/SCL, P1.7/SDA | 0 to +70°C<br>-40 to +85°C | $V_{1N} = 0.45V$ | | -50<br>-75 | μΑ | | | | -40 to +65°C<br>-40 to +125°C | | ì | -75<br>-75 | μ <b>Α</b><br>μ <b>Α</b> | | | Lasianida Odmanida aumanta noma 4 O O | -40 10 7123 0 | | | -/3 | μл | | l <sup>ŢL</sup> | Logical 1-to-0 transition current, ports 1, 2, 3, except P1.6/SCL, P1.7/SDA | 0 to +70°C | See note 7 | | _ <sub>650</sub> | μA | | | Chooper Horoca, Firmes | -40 to +85°C | 000110101 | | -750 | μA | | | | -40 to +125°C | | | -750 | μA | | I <sub>L1</sub> | Input leakage current, port 0, EA | | 0.45V < V <sub>I</sub> < V <sub>DD</sub> | | ±10 | μA | | l <sub>L2</sub> | Input leakage current, P1.6/SCL, P1.7/SDA | | 0V < V <sub>I</sub> < 6.0V<br>0V < V <sub>DD</sub> < 6.0V | | ±10 | μ <b>Α</b><br>μ <b>Α</b> | | IDD | Power supply current: | | See note 1 | | | • | | 55 | Active mode @ 16MHz <sup>2, 11</sup> | | V <sub>DD</sub> =6.0V | l | 26.5 | mA | | | Active mode @ 24MHz <sup>2, 11</sup> | | V <sub>DD</sub> =5.5V | I | 33.8 | mA | | | Idle mode @ 16MHz <sup>3, 11</sup> | | | ļ | 6 | mA | | | idle mode @ 24MHz <sup>3, 11</sup> | | | I | 7 | mA | | | Power down mode <sup>4, 5</sup> | | | | 50 | μA | | | Power down mode <sup>4, 5</sup> | -40 to +125°C | | L | 100 | μΑ | | R <sub>RST</sub> | Internal reset pull-down resistor | | | 50 | 150 | kΩ | | C <sub>IO</sub> | Pin capacitance | | Freq.=1MHz | | 10 | ρF | NOTES ON NEXT PAGE. #### NOTES FOR DC ELECTRICAL CHARACTERISTICS: See Figures 9 through 11 for I<sub>DD</sub> test conditions. 2. The operating supply current is measured with all output pins disconnected; XTAL1 driven with t<sub>r</sub> = t<sub>f</sub> = 5ns; $V_{IL} = V_{SS} + 0.5V$ ; $V_{IH} = V_{DD} - 0.5V$ ; XTAL2 not connected; EA = RST = Port 0 = P1.6 = P1.7 = $V_{DD}$ . See Figure 9. 3. The idle mode supply current is measured with all output pins disconnected; XTAL1 driven with t<sub>i</sub> = t<sub>i</sub> = 5ns; V<sub>IL</sub> = V<sub>SS</sub> + 0.5V; V<sub>IH</sub> = V<sub>DD</sub> -0.5V; XTAL2 not connected; Port 0 = P1.6 = P1.7 = V<sub>DD</sub>; EA = RST = V<sub>SS</sub>. See Figure 10. The power-down current is measured with all output pins disconnected; XTAL2 not connected; Port 0 = P1.6 = P1.7 = VDD; EA = RST = V<sub>SS</sub>. See Figure 11. - 5. 2V ≤ V<sub>PD</sub> ≤ V<sub>DD</sub>max. 6. The input threshold voltage of P1.6 and P1.7 (SIO1) meets the I<sup>2</sup>C specification, so an input voltage below 0.3V<sub>DD</sub> will be recognized as a logic 0 while an input voltage above 0.7VDD will be recognized as a logic 1. - 7. Pins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V. - 8. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. - 9. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> = 10mA per port pin; Maximum I<sub>OL</sub> = 26mA total for Port 0; Maximum I<sub>OL</sub> = 15mA total for Ports 1, 2, and 3; Maximum I<sub>OL</sub> = 71mA total for all output pins. If I<sub>OL</sub> exceeds the test conditions, V<sub>OL</sub> may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 10. Capacitive loading on ports 0 and 2 may cause the V<sub>OH</sub> on ALE and PSEN to momentarily fall below the 0.9V<sub>DD</sub> specification when the - address bits are stabilizing. - 11. IDDMAX for other frequencies can be derived from Figure 1, where FREQ is the external oscillator frequency in MHz. IDDMAX is given in mA. ### 80C652/83C652 ### AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup> (16 MHz type) | | | | 16MHz | CLOCK | VARIABL | E CLOCK | | |---------------------|--------|-------------------------------------------------------|-------|--------------------------------------------------|--------------------------|--------------------------|------| | SYMBOL | FIGURE | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 2 | Oscillator frequency | | | 1.2 | 16 | MHz | | rHir _ | 2 | ALE pulse width | 85 | | 2t <sub>CLCL</sub> -40 | · | ns | | AVLL | 2 | Address valid to ALE low | 8 | | t <sub>CLCL</sub> -55 | | ns | | LLAX | 2 | Address hold after ALE low | 28 | | t <sub>CLCL</sub> -35 | | ns | | t <sub>LLIV</sub> | 2 | ALE low to valid instruction in | | 150 | | 4t <sub>CLCL</sub> -100 | ns | | t <sub>LLPL</sub> | 2 | ALE low to PSEN low | 23 | | t <sub>CLCL</sub> 40 | | ns | | t <sub>РLРН</sub> | 2 | PSEN pulse width | 143 | | 3t <sub>CLCL</sub> -45 | | ns | | t <sub>PLIV</sub> | 2 | PSEN low to valid instruction in | | 83 | | 3t <sub>CLCL</sub> -105 | ns | | t <sub>PXIX</sub> | 2 | Input instruction hold after PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 2 | Input instruction float after PSEN | | 38 | | t <sub>CLCL</sub> -25 | ns | | t <sub>AVIV</sub> | 2 | Address to valid instruction in | | 208 | | 5t <sub>CLCL</sub> -105 | пѕ | | t <sub>PLAZ</sub> | 2 | PSEN low to address float | | 10 | | 10 | ns | | Data Memo | ry | <u> </u> | | | | | | | t <sub>RLRH</sub> | 3, 4 | RD pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | tww | 3, 4 | WR pulse width | 275 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | 3, 4 | RD low to valid data in | | 148 | | 5t <sub>CLCL</sub> -165 | ns | | RHDX | 3, 4 | Data hold after RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 3, 4 | Data float after FID | | 55 | | 2t <sub>CLCL</sub> -70 | лs | | tuov | 3, 4 | ALE low to valid data in | | 350 | | 8t <sub>CLCL</sub> -150 | ns | | t <sub>AVDV</sub> | 3, 4 | Address to valid data in | - | 398 | | 9t <sub>CLCL</sub> -165 | ns | | LLWL | 3, 4 | ALE low to RD or WR low | 138 | 238 | 3t <sub>CLCL</sub> -50 | 3t <sub>CLCL</sub> +50 | ns | | t <sub>AVWL</sub> | 3, 4 | Address valid to WR low or RD low | 120 | | 4t <sub>CLCL</sub> -130 | | ns | | dvwx | 3, 4 | Data valid to WR transition | 3 | | t <sub>CLCL</sub> -60 | | nş | | tow | 3, 4 | Data setup time before WR | 288 | | 7t <sub>CLCL</sub> 150 | | ns | | twhax | 3, 4 | Data hold after WR | 13 | | t <sub>CLCL</sub> -50 | | ns | | t <sub>RLAZ</sub> | 3, 4 | RD low to address float | | 0 | 0,551 | 0 | ns | | twhLH | 3, 4 | RD or WR high to ALE high | 23 | 103 | t <sub>CLCL</sub> -40 | t <sub>CLCL</sub> +40 | ns | | Shift Regist | | | | | 0200 | _0202 | | | txlxl | 5 | Serial port clock cycle time <sup>3</sup> | 0.75 | Γ | 12t <sub>CLCL</sub> | - | μs | | фухн | 5 | Output data setup to clock rising edge <sup>3</sup> | 492 | | 10t <sub>CLCL</sub> -133 | | ns | | хнах | 5 | Output data hold after clock rising edge <sup>3</sup> | 80 | <del> </del> | 2t <sub>CLCL</sub> -117 | | ns | | XULX | 5 | Input data hold after clock rising edge <sup>3</sup> | 0 | <del> </del> | 0 | | ns | | TXHDV | 5 | Clock rising edge to input data valid <sup>3</sup> | | 492 | <u> </u> | 10t <sub>CLCL</sub> -133 | ns | | External Ck | | 1 2 2 2 2 2 2 2 2 | | | | OLOE 11 | | | снсх | 6 | High time <sup>3</sup> | 20 | | 20 | tclcl - tclcx | ns | | CLCX | 6 | Low time <sup>3</sup> | 20 | | 20 | tolor - tohox | ns | | СССН | 6 | Rise time <sup>3</sup> | | 20 | | 20 | ns | | CHCL | 6 | Fall time <sup>3</sup> | | 20 | <del> </del> - | 20 | ns | #### NOTES: Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. These values are characterized but not 100% production tested. ### 80C652/83C652 ### AC ELECTRICAL CHARACTERISTICS<sup>1, 2</sup> (24 MHz type) | | | | 24MHz | CLOCK | VARIABL | E CLOCK | | |---------------------|--------|-------------------------------------------------------|--------|-------|--------------------------|--------------------------------------------------|------| | SYMBOL | FIGURE | PARAMETER | MIN | MAX | MIN | MAX | UNIT | | 1/t <sub>CLCL</sub> | 2 | Oscillator frequency | | | 1.2 | 24 | MHz | | ини | 2 | ALE pulse width | 43 | | 2t <sub>CLCL</sub> -40 | | ns | | AVLL | 2 | Address valid to ALE low | 17 | | t <sub>CLCL</sub> -25 | | ns | | LLAX | 2 | Address hold after ALE low | 17 | | t <sub>CLCL</sub> -25 | | ns | | LLIV | 2 | ALE low to valid instruction in | | 102 | | 4t <sub>CLCL</sub> -65 | ns | | LLPL | 2 | ALE low to PSEN low | 17 | | t <sub>CLCL</sub> -25 | | ns | | PLPH | 2 | PSEN pulse width | 80 | | 3t <sub>CLCL</sub> -45 | | ns | | PLIV | 2 | PSEN low to valid instruction in | | 65 | | 3t <sub>CLCL</sub> -60 | ns | | PXIX | 2 | Input instruction hold after PSEN | 0 | | 0 | | ns | | PXIZ | 2 | Input instruction float after PSEN | | 17 | | t <sub>CLCL</sub> -25 | ns | | AVIV | 2 | Address to valid instruction in | | 128 | | 5t <sub>CLCL</sub> -80 | ns | | PLAZ | 2 | PSEN low to address float | | 10 | | 10 | ns | | Data Memo | ry | | | | • | | | | RLRH | 3, 4 | RD pulse width | 150 | | 6t <sub>CLCL</sub> -100 | | ns | | WLWH | 3, 4 | WR pulse width | 150 | | 6t <sub>CLCL</sub> -100 | | ns | | RLDV | 3, 4 | RD low to valid data in | | 118 | | 5t <sub>CLCL</sub> -90 | กร | | HDX | 3, 4 | Data hold after RD | 0 | | 0 | | ns | | RHDZ | 3, 4 | Data float after RD | | 55 | | 2t <sub>CLCL</sub> -28 | ns | | LLDV | 3, 4 | ALE low to valid data in | | 180 | | 8t <sub>CLCL</sub> -150 | ns | | AVDV | 3, 4 | Address to valid data in | | 210 | | 9t <sub>CLCL</sub> -165 | ns | | LLWL | 3, 4 | ALE low to RD or WR low | 75 | 175 | 3t <sub>CLCL</sub> 50 | 3t <sub>CLCL</sub> +50 | ns | | AVWL | 3, 4 | Address valid to WR low or RD low | 92 | | 4t <sub>CLCL</sub> -75 | | ns | | 'QVWX | 3, 4 | Data valid to WR transition | 12 | | t <sub>CLCL</sub> -30 | | ns | | DW | 3, 4 | Data setup time before WR | 162 | | 7t <sub>CLCL</sub> -130 | | ns | | wнох | 3, 4 | Data hold after WR | 17 | | t <sub>CLCL</sub> -25 | | ns | | RLAZ | 3, 4 | RD low to address float | | 0 | | 0 | ns | | WHLH | 3, 4 | RD or WR high to ALE high | 17 | 67 | t <sub>CLCL</sub> -25 | t <sub>CLCL</sub> +25 | ns | | Shift Regist | er | | | - | | | | | XLXL | 5 | Serial port clock cycle time <sup>3</sup> | 0.5 | | 12t <sub>CLCL</sub> | | μs | | QVXH | 5 | Output data setup to clock rising edge <sup>3</sup> | 283 | | 10t <sub>CLCL</sub> -133 | -" | ns | | XHQX | 5 | Output data hold after clock rising edge <sup>3</sup> | 23 | | 2t <sub>CLCL</sub> -60 | | ns | | XHDX | 5 | Input data hold after clock rising edge <sup>3</sup> | 0 | | 0 | <del> </del> | ns | | XHDV | 5 | Clock rising edge to input data valid <sup>3</sup> | $\neg$ | 283 | | 10t <sub>CLCL</sub> -133 | ns | | External Cl | ock | | | | | | | | снсх | 6 | High time <sup>3</sup> | 17 | | 17 | tolor - tolox | пѕ | | CLCX | 6 | Low time <sup>3</sup> | 17 | | 17 | tolor - tohox | ns | | CLCH | 6 | Rise time <sup>3</sup> | | 5 | | 5 | ns | | CHCL | 6 | Fall time <sup>3</sup> | | 5 | | 5 | ns | #### NOTES: Parameters are valid over operating temperature range unless otherwise specified. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. These values are characterized but not 100% production tested. 3-1004 1996 Aug 15 Philips Semiconductors Product specification ### CMOS single-chip 8-bit microcontrollers 80C652/83C652 #### AC ELECTRICAL CHARACTERISTICS - I2C INTERFACE | SYMBOL | PARAMETER | INPUT | ОИТРИТ | |-----------------|-------------------------------------------|------------------------|-----------------------------------------| | SCL TIMI | NG CHARACTERISTICS | | . L | | thd;sta | START condition hold time | ≥ 14 t <sub>CLCL</sub> | > 4.0µs <sup>1</sup> | | Low | SCL LOW time | ≥ 16 t <sub>CLCL</sub> | > 4.7μs <sup>1</sup> | | HIGH | SCL HIGH time | ≥ 14 t <sub>CLCL</sub> | > 4.0µs¹ | | RC | SCL rise time | ≤ 1µ <b>s</b> | _2 | | t <sub>FC</sub> | SCL fall time | s 0.3μs | < 0.3μs <sup>3</sup> | | SDA TIM | NG CHARACTERISTICS | | | | SU;DAT1 | Data set-up time | ≥ 250ns | > 20 t <sub>CLCL</sub> t <sub>RD</sub> | | SU;DAT2 | SDA set-up time (before rep. START cond.) | ≥ 250ns | > 1µs¹ | | SU;DAT3 | SDA set-up time (before STOP cond.) | ≥ 250ns | > 8 t <sub>CLCL</sub> | | HD;DAT | Data hold time | ≥ 0ns | > 8 t <sub>CLCL</sub> - t <sub>FC</sub> | | SU;STA | Repeated START set-up time | ≥ 14 t <sub>CLCL</sub> | > 4.7μs <sup>1</sup> | | ви;вто | STOP condition set-up time | ≥ 14 t <sub>CLCL</sub> | > 4.0µs¹ | | BUF | Bus free time | ≥ 14 t <sub>CLCL</sub> | > 4.7μs <sup>1</sup> | | RD | SDA rise time | ≤ 1µs | _ 2 | | FD | SDA fall time | ≤ 0.3μs | < 0.3µs <sup>3</sup> | #### NOTES: 1. At 100 kbit/s. At other bit rates this value is inversely proportional to the bit-rate of 100 kbit/s. 2. Determined by the external bus-line capacitance and the external bus-line pull-resistor, this must be < 1µs. Spikes on the SDA and SCL lines with a duration of less than 3 t<sub>CLCL</sub> will be filtered out. Maximum capacitance on bus-lines SDA and SCL = 400pF. t<sub>CLCL</sub> = 1/f<sub>OSC</sub> = one oscillator clock period at pin XTAL1. For 63ns (42ns) < t<sub>CLCL</sub> < 285ns (16MHz (24MHz) > f<sub>OSC</sub> > 3.5MHz) the Si01 interface meets the I<sup>2</sup>C-bus specification for bit-rates up to 100 kbit/s. #### TIMING SIO1 (I2C) INTERFACE Philips Semiconductors Product specification ### CMOS single-chip 8-bit microcontrollers 80C652/83C652 #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions, indicate the name of a signal or the logical status of that signal. The designations are: A — Address r R -- RD signal t -- Time V -- Valid W -- WR signal W - WR signal X - No longer a Q - Output data X - No longer a valid logic level Z - Float Examples: t<sub>AVLL</sub> = Time for address valid to ALE low. t<sub>LLPL</sub> = Time for ALE low to PSEN low. C - Clock D - Input data H - Logic level high i - Instruction (program memory contents) L - Logic level low, or ALE P - PSEN ### 80C652/83C652 Product specification ### CMOS single-chip 8-bit microcontrollers ### 80C652/83C652 #### NOTE: FOR TIMING PURPOSES, A PORT IS NO LONGER FLOATING WHEN A 100MV CHANGE FROM LOAD VOLTAGE OCCURS, AND BEGINS TO FLOAT WHEN A 100MV CHANGE FROM THE LOADED VOH/VOL LEVEL OCCURS. IOH/IOL ≥ ± 20ma. Figure 8. Float Waveform ### 80C652/83C652 #### NOTE: Ports 1.6 and 1.7 should be connected to V<sub>CC</sub> through resistors of sufficiently high value such that the sink current into these pins does not exceed the I<sub>OL1</sub> specification. Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. This specification can be ordered using the code 9398 393 40011.