## OKI semiconductor ### MSM80C86ARS/GS/JS MSM80C86A-2RS/GS/JS #### 16-BIT CMOS MICROPROCESSOR #### **GENERAL DESCRIPTION** The MSM80C86A/MSM80C86A-2 are complete 16-bit CPUs implemented in Silicon Gate CMOS technology. They are designed with same processing speed as the NMOS 8086/8086-2 but have considerably less power consumption. They are directly compatible with MSM80C88A/MSM80C88A-2 software and MSM80C85A/MSM80C85A-2 hardware and peripherals. #### **FEATURES** - 1 Mbyte Direct Addressable Memory Space - Internal 14 Word by 16-bit Register Set - 24 Operand Addressing Modes - Bit, Byte, Word and String Operations - 8 and 16-bit Signed and Unsigned Arithmetic Operation - From DC to 5 MHz Clock Rate (MSM80C86A) - From DC to 8 MHz Clock Rate (MSM80C86A-2) - Low Power Dissipation 10 mA/MHz - Bus Hold Circuitry Eliminates Pull-Up Resistors - 40 pin Plastic DIP (DIP40-P-600) - 44 pin PLCC(QFJ44-P-S650) - 56 pin(L)-V Plastic QFP (QFP56-P-1519-VK) #### CIRCUIT CONFIGURATION #### PIN CONFIGURATION #### ABSOLUTE MAXIMUM RATINGS | | | | Limits | Limits | | | |----------------------|------|------------|-----------------------------------------------------------------------|--------------|---|------------| | Parameter Symbol | | | M80C86ARS MSM80C86AGS MSM80C86AJS MSM80C86A-2JS MSM80C86A-2JS | | | | | Power Supply Voltage | Vсс | | V | With respect | | | | Input Voltage | VIN | | -0.5 ~ V <sub>CC</sub> +0.5 | | | | | Output Voltage | VOUT | | -0.5 ~ V <sub>CC</sub> +0.5 | | V | | | Storage Temperature | Tstg | -65 ~ +150 | | | | - | | Power Dissipation | PD | 1.0 0.7 | | | | Ta = 25° C | #### **OPERATING RANGE** | Parameter | Symbol | Lii | Unit | | |-----------------------|--------|-----------|-------------|-------| | | Symbol | MSM80C86A | MSM80C86A-2 | Oiiit | | Power Supply Voltage | Vcc | 3 ~ 6 | 4.75 ~ 5.25 | V | | Operating Temperature | TOP | -40 ~ +85 | 0 ~ +70 | °C | #### RECOMMENDED OPERATING CONDITIONS | D | Symbol | MSM80C86A | | | M\$M80C86A-2 | | | 11-1- | |-----------------------|----------------------|----------------------|-----|----------------------|----------------------|-----|----------------------|-------| | Parameter | Symbol | MIN | TYP | MAX | MIN | TYP | MAX | Unit | | Power Supply Voltage | v <sub>cc</sub> | 4.5 | 5.0 | 5.5 | 4.75 | 5.0 | 5.25 | ٧ | | Operating Temperature | TOP | -40 | +25 | +85 | 0 | +25 | +70 | °C | | "L" Input Voltage | VIL | -0.5 | | +0.8 | -0.5 | | +0.8 | ٧ | | "H" Input Voltage | (*1) | V <sub>CC</sub> -0.8 | | V <sub>CC</sub> +0.5 | V <sub>CC</sub> -0.8 | | V <sub>CC</sub> +0.5 | V | | 17 Impat Voltage | V <sub>IH</sub> (*2) | 2.0 | | V <sub>CC</sub> +0.5 | 2.0 | | V <sub>CC</sub> +0.5 | V | <sup>\*1</sup> Only CLK, \*2 Except CLK. #### ■ CPU·MSM80C86ARS/GS/JS MSM80C86A-2RS/GS/JS ■ #### DC CHARACTERISTICS (MSM80C86A: $V_{CC}$ = 4.5V to 5.5V, $T_a$ = $-40^\circ$ to +85°C) (MSM80C86A-2: $V_{CC}$ = 4.75 to 5.25V, $T_a$ = 0°C to +70°C) | Parameter | Symbol | MIN | TYP | MAX | Unit | Conditions | |------------------------------------------|-------------------|----------------------|-----|------|--------|------------------------------------------------------------| | "L" Output Voltage | VOL | | | 0.4 | V | IOL = 2.5 mA | | "H" Output Voltage | VoH | 3.0 | | | v | IOH = -2.5 mA | | 11 Output Voltage | V 0H | V <sub>CC</sub> -0.4 | | | * | IOH = -100 μA | | Input Leak Current | ILI | -1.0 | | +1.0 | μА | 0 < V1 < VCC | | Output Leak Current | ILO | -10 | | +10 | μА | VO = VCC or GND | | Input Leakage Current<br>(Bus Hold Low) | ¹вн∟ | 50 | | 400 | μА | VIN = 0.8V | | Input Leakage Current<br>(Bus Hold High) | Івнн | -50 | | -400 | μА | V <sub>IN</sub> = 3.0V<br>*4 | | Bus Hold Low Overdrive | IBHLO | | | 600 | μА | *5 | | Bus Hold High Overdrive | <sup>I</sup> внно | | | -600 | μА | *6 | | Operating Power Supply Current | ¹cc | | | 10 | mA/MHz | V <sub>IL</sub> = GND<br>V <sub>IH</sub> = V <sub>CC</sub> | | Standby Power<br>Supply Current | lccs | | | 500 | μΑ | VCC = 5.5V<br>Outputs Unloaded<br>VIN = VCC or GND | | Input Capacitance | Cin | | | 10 | pF | *7 | | Output Capacitance | Cout | | | 15 | pF | *7 | | I/O Capacitance | C1/O | | | 20 | pF | *7 | <sup>\*3</sup> Test condition is to lower $V_{\mbox{\scriptsize IN}}$ to GND and then raise $V_{\mbox{\scriptsize IN}}$ to 0.8V on pins 2–16, and 35–39 $<sup>^{*4}</sup>$ Test condition is to raise V<sub>IN</sub> to V<sub>CC</sub> and then lower V<sub>IN</sub> to 3.0V on pins 2–16, 26–32, and 34–39. <sup>\*5</sup> An external driver must source at least IBHLO to switch this node from LOW to HIGH. <sup>\*6</sup> An external driver must sink at least IBHHO to switch this node from HIGH to LOW. <sup>\*7</sup> Test Conditions: a) Freq = 1 MHz. b) Ummeasured Pins at GND. c) VIN at 5.0V or GND. #### A.C. CHARACTERISTICS (MSM80C86A: $V_{CC}$ = 4.5V to 5.5V, Ta = -40°C to +85°C) (MSM80C86A-2: $V_{CC}$ = 4.75V to 5.25V, Ta = 0°C to 70°C) Minimum Mode System Timing Requirements | Dagamana. | 0 1 1 | MSM8 | 0C86A | MSM800 | C86A-2 | | |-----------------------------------------------------|---------|------|-------|--------|--------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | CLK Cycle Period | TCLCL | 200 | DC | 125 | DC | ns | | CLK Low Time | TCLCH | 118 | | 68 | | ns | | CLK High Time | TCHCL | 69 | | 44 | | กร | | CLK Rise Time (From 1.0V to 3.5V) | TCH1CH2 | | 10 | | 10 | ns | | CLK Fall Time (From 3.5V to 1.0V) | TCL2CL1 | | 10 | | 10 | ns | | Data in Setup Time | TDVCL | 30 | | 20 | | ns | | Data in Hold Time | TCLDX | 10 | | 10 | İ | ns | | RDY Setup Time into MSM 82C84A<br>(See Notes 1, 2) | TR1VCL | 35 | | 35 | | ns | | RDY Hold Time into MSM 82C84A<br>(See Notes 1, 2) | TCLR1X | 0 | | 0 | | ns | | READY Setup Time into MSM80C86A | TRYHCH | 118 | | 68 | | ns | | READY Hold Time into MSM80C86A-2 | TCHRYX | 30 | | 20 | | ns | | READY inactive to CLK (See Note 3) | TRYLCL | -8 | | -8 | | ns | | HOLD Setup Time | THVCH | 35 | | 20 | | ns | | INTR, NMI, TEST Setup Time<br>(See Note 2) | TINVCH | 30 | | 15 | | ns | | Input Rise Time (Except CLK)<br>(From 0.8V to 2.0V) | TILIH | | 15 | | 15 | ns | | Input Fall Time (Except CLK)<br>(From 2.0V to 0.8V) | TIHIL | | 15 | | 15 | ns | #### **Timing Responses** | Dave and a second | Cumbal | MSM8 | 0C86A | MSM80 | C86A-2 | Unit | |-----------------------------------|--------|----------|----------------|----------|--------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | Address Valid Delay | TCLAV | 10 | 110 | 10 | 60 | ns | | Address Hold Time | TCLAX | 10 | | 10 | i | ns | | Address Float Delay | TCLAZ | TCLAX | 80 | TCLAX | 50 | ns | | ALE Width | TLHLL | TCLCH-20 | | TCLCH-10 | | ns | | ALE Active Delay | TCLLH | | 80 | | 50 | ns | | ALE Inactive Delay | TCHLL | | 85 | | 55 | ns | | Address Hold Time to ALE Inactive | TLLAX | TCHCL-10 | TCHCL-10 TCHCL | | | ns | | Data Valid Delay | TCLDV | 10 | 110 | 10 | 60 | ns | | Data Hold Time | TCHDX | 10 | | 10 | | ns | | Data Hold Time after WR | TWHDX | TCLCH-30 | | TCLCH-30 | | ns | | Control Active Delay 1 | TCVCTV | 10 | 110 | 10 | 70 | ns | | Control Active Delay 2 | TCHCTV | 10 | 110 | 10 | 60 | ns | | Control Inactive Delay | TCVCTX | 10 | 110 | 10 | 70 | ns | | Address Float to RD Active | TAZRL | 0 | | 0 | | ns | | RD Active Delay | TCLRL | 10 | 165 | 10 | 100 | ns | #### ■ CPU·MSM80C86ARS/GS/JS MSM80C86A-2RS/GS/JS ■ | Parameter | Symbol | MSM80 | C86A | MSM80C86A-2 | | Unit | | |--------------------------------------|--------|-----------|------|-------------|------|------|--| | rarameter | Зуппоп | Min. | Max. | Min. | Max. | ] | | | RD Inactive Delay | TCLRH | 10 | 150 | 10 | 80 | ns | | | RD Inactive to Next Address Active | TRHAV | TCLCL-45 | | TCLCL-40 | | ns | | | HLDA Valid Delay | TCLHAV | 10 | 160 | 10 | 100 | ns | | | RD Width | TRLRH | 2TCLCL-75 | | 2TCLCL-50 | | ns | | | WR Width | TWLWH | 2TCLCL-60 | | 2TCLCL-40 | | ns | | | Address Valid to ALE Low | TAVAL | TCLCH-60 | | TCLCH-40 | | ns | | | Output Rise Time (From 0.8V to 2.0V) | тоцон | | 15 | | 15 | ns | | | Output Fall Time (From 2.0V to 0.8V) | TOHOL | | 15 | | 15 | ns | | Notes: 1. Signal at MSM 82C84A or MSM 82C88 are shown for reference only. - 2. Setup requirement for asynchronous signal only to guarantee recognition at next ${\sf CLK}$ . - 3. Applies only to T2 state. (8 ns into T3) #### Maximum Mode System (Using MSM 82C88 Bus Controller) Timing Requirements | Parameter | Symbol | MSM | B0C86A | MSM80 | C86A-2 | | |------------------------------------------------------------|---------|------|--------|-------|--------|------| | r al arriete; | Symbol | Min. | Max. | Min. | Max. | Unit | | CLK Cycle Period | TCLCL | 200 | DC | 125 | DC | ns | | CLK Low Time | TCLCH | 118 | | 68 | | ns | | CLK High Time | TCHCL | 69 | | 44 | | ns | | CLK Rise Time (From 1.0V to 3.5V) | TCH1CH2 | | 10 | | 10 | ns | | CLK Fall Time (From 3.5V to 1.0V) | TCL2CL1 | | 10 | | 10 | ns | | Data in Setup Time | TDVCL | 30 | | 20 | | ns | | Data in Hold Time | TCLDX | 10 | | 10 | | ns | | RDY Setup Time into MSM 82C84A<br>(See Notes 1, 2) | TR1VCL | 35 | | 35 | | ns | | RDY Hold Time into MSM 82C84A<br>(See Notes 1, 2) | TCLR1X | 0 | | 0 | | ns | | READY Setup Time into MSM 80C86A | TRYHCH | 118 | | 68 | | ns | | READY Hold Time into MSM 80C86A | TCHRYX | 30 | | 20 | | ns | | READY inactive to CLK (See Note 3) | TRYLCL | -8 | | -8 | | ns | | Set up Time for Recognition (NMI, INTR, TEST) (See Note 2) | TINVCH | 30 | | 15 | i<br>i | ns | | RQ/GT Setup Time | TGVCH | 30 | | 15 | | ns | | RQ Hold Time into MSM 80C86A | TCHGX | 40 | | 30 | | ns | | Input Rise Time (Except CLK) (From 0.8V to 2.0V) | TILIH | I | 15 | | 15 | ns | | Input Fall Time (Except CLK)<br>(From 2.0 to 0.8V) | TIHIL | | 15 | | 15 | ns | #### **Timing Responses** | Parameter | Combat | MSM8 | 0C86A | MSM80 | C86A-2 | | |------------------------------------------------|--------|-------|-------|-------|--------|------| | rarameter | Symbol | Min. | Max. | Min. | Max. | Unit | | Command Active Delay (See Note 1) | TCLML | 5 | 45 | 5 | 35 | ns | | Command Inactive Delay (See Note 1) | TCLMH | 5 | 45 | 5 | 45 | ns | | READY Active to Status Passive<br>(See Note 4) | TRYHSH | l | 110 | | 65 | ns | | Status Active Delay | TCHSV | 10 | 110 | 10 | 60 | ns | | Status Inactive Delay | TCLSH | 10 | 130 | 10 | 70 | ns | | Address Valid Delay | TCLAV | 10 | 110 | 10 | 60 | ns | | Address Hold Time | TCLAX | 10 | | 10 | | ns | | Address Float Delay | TCLAZ | TCLAX | 80 | TCLAX | 50 | ns | | Status Valid to ALE High (See Note 1) | TSVLH | | 35 | | 25 | ns | | Status Valid to MCE High (See Note 1) | TSVMCH | | 35 | | 30 | ns | | CLK low to ALE Valid (See Note 1) | TCLLH | | 35 | | 25 | ns | | CLK Low to MCE High (See Note 1) | TCLMCH | | 35 | | 25 | ns | | ALE Inactive Delay (See Note 1) | TCHLL | 4 | 35 | 4 | 25 | ns | | Data Valid Delay | TCLDV | 10 | 110 | 10 | 60 | ns | | Data Hold Time | тснох | 10 | | 10 | | ns | #### ■ CPU·MSM80C86ARS/GS/JS MSM80C86A-2RS/GS/JS ■ | B | 01 | MSM80 | C86A | MSM800 | 86A-2 | Unit | |-----------------------------------------------|--------|-----------|------|-----------|-------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | | Control Active Delay (See Note 1) | TCVNV | 5 | 45 | 5 | 45 | ns | | Control Inactive Delay (See Note 1) | TCVNX | 5 | 45 | 5 | 45 | ns | | Address Float to RD Active | TAZRL | 0 | | 0 | | ns | | RD Active Delay | TCLRL | 10 | 165 | 10 | 100 | ns | | RD Inactive Delay | TCLRH | 10 | 150 | 10 | 80 | ns | | RD Inactive to Next Address Active | TRHAV | TCLCL-45 | | TCLCL-40 | | ns | | Direction Control Active Delay (See Note 1) | TCHDTL | | 50 | | 50 | ns | | Direction Control Inactive Delay (See Note 1) | TCHDTH | | 35 | | 30 | ns | | GT Active Delay | TCLGL | 0 | 85 | 0 | 50 | ns | | GT Inactive Delay | TCLGH | 0 | 85 | 0 | 50 | ns | | RD Width | TRLRH | 2TCLCL-75 | | 2TCLCL-50 | | ns | | Output Rise Time (From 0.8V to 2.0V) | TOLOH | | 15 | | 15 | ns | | Output Fall Time (From 2.0V to 0.8V) | TOHOL | | 15 | | 15 | ns | Notes: 1. Signal at MSM 82C84A or MSM 82C88 are shown for reference only. - 2. Setup requirement for asynchronous signal only to guarantee recognition at next CLK. - 3. Applies only to T2 state (8 ns into T3) - 4. Applies only to T3 and wait states. #### TIMING CHART #### Input/Output #### A.C. Testing Load Circuit #### Minimum Mode #### Minimum Mode (Continued) #### Maximum Mode #### Maximum Mode (Continued) - Notes: 1. All signals switch between VOH and VOL unless otherwise specified. - 2. RDY is sampled near the end of T2,T3,TW to determine if TW machines states are to be inserted. - 3. Cascade address is valid between first and second INTA cycle. - Two INTA cycles run back-to-back. The MSM 80C86A LOCAL ADDR/DATA BUS is floating during both INTA cycles. Control for pointer address is shown for second INTA cycle. - 5. Signals at MSM 82C84A or MSM 82C88 are shown for reference only. - 6. The issuance of the MSM 82C88 command and control signals (MRDC,MWTC,AMWC,IORC,IOWC,AIOWC, INTA and DEN) lags the active high MSM 82C88 CEN. - 7. All timing measurements are made at 1.5V unless otherwise noted. - 8. Status inactive in state just prior to T4. #### **Asynchronous Signal Recognition** #### Reset Timing #### Request/Grant Sequence Timing (Maximum Mode Only) #### Hold/Hold Acknowledge Timing (Minimum Mode Only) #### PIN DESCRIPTION #### AD0 - AD15 ADDRESS DATA BUS: Input/Output These lines are the multiplexed address and data bus. These are the address bus at the T1 cycle and the data bus at the T2, T3, TW and T4 cycles. At the T1 cycle, AD0 low indicates Data Bus Low (D0 - D7) Enable. These lines are high impedance during interrupt acknowledge and hold acknowledge. #### A16/S3. A17/S4, A18/S5, A19/S6 ADDRESS/STATUS: Output Tses are the four most significant addresses, at the T1 cycle. Accessing I/O port address, these are low at T1 cycles. These lines are Status lines at T2, T3, TW and T4 cycles. S3 and S4 are encoded as shown. | S3 | S4 | Characteristics | |----|----|-----------------| | c | 0 | Alternate Data | | 1 | 0 | Stack | | 0 | 1 | Code or None | | 1 | 1 | Data | These lines are high impedance during hold acknowledge. #### BHE/S7 BUS HIGH ENABLE/STATUS: Output This line indicates Data Bus High Enable (BHE) at the T1 cycle. This line indicates Data Bus High Enable (BHE) at the T1 cycles. This line is status line at T2, T3, TW and T4 cycles. #### RC READ: Output This line indicates that CPU is in the memory or I/O read cycle. This line is the read strobe signal when CPU read data from memory or I/O device. This line is active low. This line is high impedance during hold acknowledge. #### READY READY: Input This line indicates to the CPU that the addressed memory or I/O device is ready to read or write. This line is active high. If the setup and hold time is out of specification, illegal operation will occur. #### INTR #### INTERRUPT REQUEST: Input This line is the level triggered interrupt request signal which is sampled during the last clock cycle of instruction and string manipulation. It can be internally masked by software. This signal is active high and internally synchronized. #### TEST TEST: Input This line is examined by the WAIT instruction. When TEST is high, the CPU enters idle cycle. When TEST is low, the CPU exits the idle cycle. #### NIR# #### NON MASKABLE INTERRUPT: Input This line causes a type 2 interrupt. NMI is not maskable. This signal is internally synchronized and needs 2 clock cycles of pulse width. #### RESET RESET: Input This signal causes the CPU to initialize immediately. This signal is active high and must be at least four clock cycles. #### CLK CLOCK: Input This signal provides the basic timing for the internal circuit. #### MN/MX #### MINIMUM/MAXIMUM: Input This signal selects the CPU's operating mode. When $V_{CC}$ is connected, the CPU operates in Minimum mode. Whin GND is connected, the CPU orerates Maximum mode. #### Vcc V<sub>CC</sub>: +3 -- +6V supplied. #### GND GROUND The following pin function descriptions are maximum mode only. Other pin functions are already described. #### SO. S1. S2 STATUS: Output These lines indicate bus status and they are used by the MSM82C88 Bus Controller to generate all memory and I/O access control signals. These lines are high impedance during hold acknowledge. These status lines are encoded as shown. | S2 | \$1 | SO | Characteristics | |----------|-----|----|-----------------------| | 0 (LOW) | 0 | 0 | Interrupt acknowledge | | 0 | 0 | 1 | Read I/O Port | | 0 | 1 | 0 | Write I/O Port | | 0 | 1 | 1 | Halt | | 1 (HIGH) | 0 | 0 | Code Access | | 1 | 0 | 1 | Read Memory | | 1 | 1 | 0 | Write Memory | | 1 | 1 | 1 | Passive | ### RQ/GT0 REQUEST/GRANT: Input/Output These lines are used for Bus Request from other devices and Bus GRANT to other devices. These lines are bidirectional and active low. #### LOCK LOCK: Output This line is active low. When this line is low, other devices can not gain control of the bus. This line is high impedance during hold acknowledge. #### QSO/QS1 QUEUE STATUS: Output These lines are Queue Status, and indicate internal instrucion queue status. | QS1 | QS0 | Characteristics | |----------|-----|-------------------------------------| | 0 (LOW) | 0 | No Operation | | 0 | 1 | First Byte of Op Code from<br>Queue | | 1 (HIGH) | 0 | Empty the Queue | | 1 | 1 | Subsequent Byte from Queue | The following pin function descriptions are minimum mode only. Other pin functions are already described. #### M/IO STATUS: Output This line selects memory address space or I/O address space. When this line is high, the CPU selects memory address space and when it is low, the CPU selects I/O address space. This line is high impedance during hold acknowledge. #### WR WRITE: Output This line indicates that the CPU is in the memory or I/O write cycle. This line is a write strobe signal when the CPU writes data to memory or I/O device. This line is active low, This line is high impedance during hold acknowledge. #### INTA INTERRUPT ACKNOWLEDGE: Output This line is a read strobe signal for the interrupt acknowledge cycle. This line is active low #### ALE ADDRESS LATCH ENABLE: Output This line is used for latching the address into the MSM82C12 address latch, It is a possitive pulse and its trailing edge is used to strobe the address, This line is never floated. #### DT/R DATA TRANSMIT/RECEIVE: Output This line is used to control the output enable of the bus transceiver. When this line is high, the CPU transmits data, and when it is low, the CPU receives data. This line is high impedance during hold acknowledge. #### DEN DATA ENABLE: Output This line is used to control the output enable of the bus transceiver. This line is active low. This line is high impedance during hold acknowledge. #### HOLD HOLD REQUEST: Input This line is used for Bus Request from other devices. This line is active high. #### HLDA HOLD ACKNOWLEDGE: Output This line is used for Bus Grant to other devices. This line is active high. # FUNCTIONAL DESCRIPTION STATIC OPERATION All MSM80C86A circuitry is of static design. Internal registers, counters and latches are static and require no refresh as with dynamic circuit design. This eliminates the minimum operating frequency restriction placed on other microprocessors. The MSM80C86A can operate from DC to the appropriate upper frequency limit. The processor clock may be stopped in either state (high/low) and held there indefinitely. This type of operation is especially useful for system debug or power critical applications. The MSM80C86A can be single stepped using only the CPU clock. This state can be maintained as long as is necessary. Sigle step clock operation allows simple interface circuitry to provice critical information for bringing up your system. Static design also allows very low frequency operation (down to DC). In a power critical situation, this can provide extremely low power operation since MSM80C86A power dissipation is directly related to operating frequency. As the system frequency is reduced, so is the operating power until, ultimately, at a DC input frequency, MSM80C86A power requirement is the standby current (500 µA maximum). #### **GENERAL OPERATION** The internal function of the MSM80C86 consists of a Bus Interface Unit (BIU) and an Execution Unit (EU). These units operate mutually but perform as separate processors. BIU performs instruction fetch and queueing, operand fetch, DATA read and write address relocation and basic bus control. Instruction pre-fetch is performed while waiting for decording and execution of instructions. Thus, the CPU's performance is increased. Up to 6-bytes of instruction stream can be gueued. The EU receives pre-fetched instructions from the BIU queue, decodes and executes the instructions, and provides the un-relocated operand address to BIU. #### MEMORY ORGANIZATION The MSM80C86A has a 20-bit address to memory. Each address has an 8-bit data width. Memory is organized 00000H to FFFFFH and is logically divided into four segments: code, data, extra data and stack segment. Each segment contains up to 64 Kbytes and locates on a 16-byte boundary. (Fig. 3a) All memory references are made relative to the segment register which functions in accordance with a select rule. Word operands can be located on even or odd address boundary. The BIU automatically performs the proper number of memory accesses. Memory consists of an even address and an odd address. Byte data of even address is transfered on the D0 - D7 and byte data of odd address is transfered on the D8 - D15. The CPU prevides two enable signals $\overline{BHE}$ and A0 to access either an odd address, even address or both: Memory location FFFF0H is the start address after reset, and 00000H through 003FFH are reserved as an interrupt pointer, where there are 256 types of interrupt pointers. Each interrupt type has a 4-byte pointer element consisting of a 16-bit segment address and a 16-bit offset address #### Memory Organization #### Reserved Memory Locations | Memory<br>Reference Need | Segment Register<br>Used | Segment<br>Selection Rule | |--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------| | Instructions | CODE (CS) | Automatic with all instruction prefetch. | | Stack | STACK (SS) | All stack pushes and pops. Memory references relative to BP base register except data references. | | Local Data | DATA (DS) | Data references when relative to stack destination of str-<br>ing operation, or explicitly overridden. | | External (Global) Data | EXTRA (ES) | Destination of string operations: Explicitly selected using a segment overriden, | #### MINIMUM AND MAXIMUM MODES The MSM80C86A has two system modes: minimum and maximum. When using maximum mode, it is easy to organize a multi-CPU system with a 82C88 Bus Controller which generate the bus control signal. When using minimum mode, it is easy to organize a simple system by generating bus control signal by itself. $MN/\overline{MX}$ is the mode select pin. Definition of 24-31 pin changes depend on the $MN/\overline{MX}$ pin. #### **BUS OPERATION** The MSM80C86A has a time multiplexed address and data bus. If a non-multiplexed bus is desired for a system, it is only to add the address latch. A CPU bus cycle consists of at least four clock cycles: T1, T2 T3 and T4. (Fig. 4) The address output occurs during T1 and data transfer occurs during T3 and T4. T2 is used for changing the direction of the bus at the read operation. When the device which is accessed by the CPU is not ready for The data transfer and the CPU "NOT READY", TW cycles are inserted between T3 and T4. When a bus cycle is not needed, T1 cycles are inserted between the bus cycles for internal execution. During the T1 cycle, the ALE signal is output from the CPU or the MSM82C88 depending on MN/MX. At the trailing edge of ALE, a valid address may be latched. Status bits $\overline{S0}$ , $\overline{S1}$ and $\overline{S2}$ are used in the maximum mode by the bus controller to recognize the type of bus operation according to the following table. | <u>52</u> | S1 | SO | Characteristics | |-----------|----|----|------------------------| | 0 (LOW) | 0 | 0 | Interrupt acknowledge | | 0 | 0 | 1 | Read I/O | | 0 | 1 | 0 | Write I/O | | 0 | 1 | 1 | Halt | | 1 (HIGH) | 0 | 0 | Instruction Fetch | | 1 | 0 | 1 | Read Data from Memory | | 1 | 1 | 0 | Write Data to Memory | | 1 | 1 | 1 | Passive (no bus cycle) | Status bits S3 through S7 are multiplexed with A16 $\sim$ A19, and $\overline{BHE}$ : therefore, they are valid during T2 through T4. S3 and S4 indicate which segment register was selected on the bus cycle, according to the following table. | S4 | S3 | Characteristics | |----------|----|--------------------------------| | 0 (LOW) | 0 | Alternate Data (Extra segment) | | 0 | 1 | Stack | | 1 (HIGH) | 0 | Code or None | | 1 | 1 | Data | S5 indicates interrupt enable Flag. #### I/O ADDRESSING The MSM80C86A has 64 Kbyte of I/O or as 32 Kwords I/O. When the CPU accesses an I/O device, addresses A0 $\sim$ A15 are in the same format as a memory address, and A16 $\sim$ A19 are low. The I/O ports addresses are same as memory, so it is necessary to be careful when using 8-bit peripherals. #### ■ CPU·MSM80C86ARS/GS/JS MSM80C86A-2RS/GS/JS= #### **Basic System Timing** #### EXTERNAL INTERFACE #### RESET CPU Initalization is executed by the RESET pin. The MSM80C86A's RESET High signal is required for greater than 4 clock cycles. The Rising edge of RESET terminates present operation immediately. The Falling edge of RESET triggers an internal reset sequence for approximately 10 clock cycles. Afer the internal reset sequence is finished normal operation occurs from absolute location FFFFOH. #### INTERRUPT OPERATIONS Interrupt operation is classified as software or hardware, and hardware interrupt is classified as nonmaskable or maskable. An interrupt causes a new program location defined on the interrupt pointer table, according to the interrupt type. Absolute locations 00000H through 003FFH are reserved for the interrupt pointer table. The interrupt pointer table consists of 256-elements. Each element is 4 bytes in size and corresponds to an 8 bit type number which is sent from an interrupt interrupt request device during the interrupt acknowledge cycle. #### NON-MASKABLE INTERRUPT (NMI) The MSM80C86A has a Non-maskable Interrupt (NMI) which is of higher priority than the maskable interrupt request (INTR). The NMI request pulse width needs a minimum of 2 clock cycles. The NMI will be serviced at the end of the current instruction or between string manipulations. #### MASKABLE INTERRUPT (INTR) The MSM80C86A provides another interrupt request (INTR) which can be masked by software. INTR is level triggered, so it must be held until the interrupt request is acknowledged. INTR will be serviced at the end of the aurrent instruction or between string manipulations. #### INTERRUPT ACKNOWLEDGE During the interrupt acknowledge sequence, further interrupts are disabled. The interrupt enable bit is reset by any interrupt, after which the Flag register is automatically pushed onto the stack. During the acknowledge sequence, the CPU emits the lock signal from T2 of the first bus cycle to T2 of the second bus cycle. At second bus cyclees, byte is fetched from the external device as a vector which identified the type of interrupt. This vector is multiplied by four and used as a interrupt pointer address. (INTR only) The Interrupt Return (IRET) instruction includes a Flag pop operation which returns the original interrupt enable bit when it restores the Flag. #### HALT When a Halt instruction is executed, the CPU enters the Halt state. An interrupt request or RESET will force the MSM80C86A out of the Halt state. #### SYSTEM TIMING - MINIMUM MODE A bus cycle begins T1 with an ALE signal. The trailing edge of ALE is used to latch the address. From T1 to T4 the M/IO signal indicates a memory or I/O operation. From T2 to T4, the address data bus changes the address bus to data bus. The read (RD), write (WR) and interrupt acknowledge (INTA) signals causes the addressed device to enable data bus. These signal becomes active at the beginning of T2 and inactive at the beginning of T4. #### SYSTEM TIMING - MAXIMUM MODE At maximum mode, the MSM82C88 Bus Controller is added to system. The CPU sends status information to the Bus Controller. Bus timing signals are generated by Bus Controller, Bus timing is almost the same as in the minimum mode. #### **BUS HOLD CIRCUITRY** To avoid high current conditions caused by floating inputs to CMOS devices and to eliminate the need for pull-up/down resistors, "bus-hold" circuitry has been used on MSM80C86A pins 2–16, 26–32, and 34–39 (Figures 6a, 6b). These circuits will maintain the last valid logic state if no driving source is present (i.e. an unconnected pin or a driving source which goes to a high impedance state). To overdrive the "bus hold" circuits, an external driver must be capable of supplying approximately $600~\mu A$ minimum sink or source current at valid input voltage levels. Since this "bus hold" circuitry is active and not a "resistive" type element, the associated power supply current is negligible and power dissipation is significantly reduced when compared to the use of passive pull-up resistors. Figure 6a. Bus hold circuitry pin 2-16, 35-39. Figure 6b. Bus hold circuitry pin 26-32, 34 # DATA TRANSFER | | | l | l | ŀ | Ì | | l | ١ | ١ | | | ŀ | П | l | ı | ı | |-------------------------------------|--------------|-----|--------------|-----|-------|----------|-------|-----|-----------|-----------------|---|-----|---|---------|---|--------------| | MOV = Move: | 7 6 5 | 4 3 | 2 | 0 | 9 / | 5 4 3 | 2 1 0 | 9 / | 5 | 3 2 | - | 0 7 | 9 | 4 | 7 | -0 | | Begister/memory to/from register | 1 0 0 | 0 | 0 | 3 | pow | reg | r/s | | | | | | | | | | | Immediate to register/memory | 1 1 0 | 0 | - | 3 | | 0 0 0 | r/n | | data | | | | | data if | 3 | <del>-</del> | | Immediate to register | 1 0 1 | | red | | | data | | | dat | data if $w = 1$ | - | | | | | | | Memory to accumulator | 1 0 1 | 0 | 0 | 3 | | addr-low | | | addr-hìgh | high | | | | | | | | Accumulator to memory | 1 0 1 | 0 | 0 | 3 | | addr-low | | | addr-high | high | | | | | | | | Register/memory to segment register | 1 0 0 | 0 | 1 | 0 | ) pom | 0 reg | r/n | | | | | | | | | | | Segment register to register/memory | 1 0 0 | 0 | - 0 | 0 | ) pom | ) reg | E/ | | | | | | | | | | | PUSH = Push: | | | | | | | | | | | | | | | | | | Register/memory | 1 1 1 | _ | <del>-</del> | _ | . pou | 1 1 0 | E/L | | | | | | | | | | | Register | | 1 | reg | | | | | | | | | | | | | | | Segment register | 0 0 0 | reg | - | 0 | | | | | | | | | | | | | | POP = Pop: | | | | | | | | | | | | | | | | | | Register/memory | 0 | 0 | <del>-</del> | - | ) pom | 0 0 0 | r/n | | | | | | | | | | | Register | | - | reg | | | | | | | | | _ | | | | | | Segment register | 0 0 0 | bəu | - | _ | | | | | | | | | | | | | | XCHG = Exchange: | | | | | | | | | | | | | | | | | | Register/memory with register | 1 0 0 | 0 0 | 1<br>reg | 3 | pow | reg | E/ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | IN ≈ Input from: | | | | | | | | | | | | | | | | | | Fixed port | 111 | 0 | - | | | port | | | | | | | | | | | | Variable port | <del>-</del> | 0 | - | 3 | | | | | | | | | | | | | | OUT = Output to: | | | | | | | | | | | | | | | | | | Fixed port | 1 1 1 | 0 | - | 3 | | port | | | | | | | | | | | | Variable port | -<br>- | 0 | - | } | | | | | | | | | | | | | | XLAT = Translate byte to AL | 1 1 0 | - | - | - | | | | | | | | | | | | | | LEA = Load EA to register | 1 0 0 | 0 | | - | pom. | reg | ٤. | | | | | _ | | | | | | LDS = Load pointer to DS | - 1 | 0 ( | | | pou. | reg | E ! | | | | | | | | | | | LES = Load pointer to ES | - 0 | ) · | | ٠ - | 000 | 6a | = | | | | | | | | | | | LAHF = Load AH with flags | | - , | - , | - 6 | | | | | | | | | | | | | | SAHF = Store AH into flags | ) ( | | - , | | | | | | | | | | | | | | | PUSHF = Push flags | - <b>-</b> | | | ) c | | | | | | | | | | | | | | PUPP = Pop Tlags | )<br>- | | | | | | | | | | | 4 | l | | l | | # ARITHMETIC | ADD = Add: | | | | | - | | | | | | |--------------------------------------------------------------------------------------------------------------------------------|---------|-------------|---------|---------------------------------------|-------|------------|----------------------|------|-----------------------|------------------| | Reg./memory with register to either<br>Immediate to register/memory<br>Immediate to accumulator | 0 - 0 | 000 | 000 | 0 d<br>0 s<br>1 0 | 3 3 3 | pou<br>m | reg<br>0 0 0<br>data | m/1 | data<br>data if w = 1 | data if s.w = 01 | | ADC = Add with carry: | | | | | | | | | | | | Reg./memory with register to either Immediate to register/memory Immediate to accumulator | 0 - 0 | 0 0 0 | 000 | 0 d<br>0 ° d | 3 3 3 | pou<br>mod | reg<br>0 1 0<br>data | E E/ | data if w = 1 | data if s:w = 01 | | INC = Increment: | | | | | | | | | | | | Register/memory<br>Register<br>AAA = ASCII adjust for add<br>DAA = Decimal adjust for add | 0 0 0 | - 0 - 0 | - 0 0 0 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ş | PO E | 0 0 | E // | | | | SUB = subtract: | | | | | - | | | | | | | Reg./memory and register to either Immediate from register/memory Immediate from accumulator | 0 - 0 | 0 0 0 | - 0 - | 0 d<br>0 s<br>1 0 | 3 3 3 | pou<br>mod | reg<br>1 0 1<br>data | E E | data<br>data if w = 1 | data if s:w = 01 | | SBB = Subtract with borrow: | | | | | | | | | _ | | | Reg/memory and register to either<br>Immediate from register/memory<br>Immediate from accumulator | 0 0 0 | 0 0 | - 0 - | 0 d<br>0 s<br>1 0 | 3 3 3 | pou<br>mod | reg<br>0 1 1<br>data | E /1 | data<br>data if w = 1 | data if s:w = 01 | | DEC = Decrement: | | | | | | | | | , | | | Register/memory<br>Register<br>NEG = Change sign | -0- | 1 0 1 | 0 | 1 1 reg | 3 3 | рош | 0 0 1 | m/ı | | | | CMP = Compare: | | | | | | | | | | | | Register/memory and register<br>Immediate with register/memory<br>Immediate with accumulator<br>AAS = ASCH adjust for subtract | 0 0 0 0 | 1 1 1 1 1 1 | -0 | 0 d<br>1 0<br>1 1 | 333- | pow | reg<br>1 1 1<br>data | u/u | data<br>data if w = 1 | data if s:w = 01 | | DAS = Decimal adjust for subtract | 0 0 1 0 1 1 1 1 | |-----------------------------------|-------------------------------| | Mail = Multiply (unsided) | 1 1 1 1 1 1 1 w mod 1 0 0 r/m | | IMIII = Integer multiply (signed) | 1 1 1 1 0 1 1 w mod 1 0 1 r/m | | AAM = ASCII adjust for multiply | 110101000001010 | | DIV = Divide (unsigned) | 1 1 1 1 0 1 1 w mod 1 1 0 r/m | | IDIV = Integer divide (signed) | 1 1 1 1 0 1 1 w mod 1 1 1 r/m | | AAD = ASCII adjust for divide | 110101010000101 | | CBW = Convert byte to word | 10011000 | | CWD = Convert word to double word | 10011001 | | | | # LOGE | NOT = Invert SHL/SAL = Shift logical/arithmetic left SHR = Shift logical right SAR = Shift arithmetic right ROL = Rotate left ROR = Rotate right RCL = Rotate right RCL = Rotate right RCL = Rotate left through carry | | | 0000000 | ->>>>>> | 3 3 3 3 3 3 3 3 | pour pour pour pour pour pour pour pour | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|---------|------------------|-----------------|-----------------------------------------|-----------------------------------------|------------|-----------------------|---------------| | AND = And: Reg./memory and register to either Immediate to register/memory Immediate to accumulator | 0 - 0 | 000 | 000 | υ O O<br>- | 3 3 3 | mod 1 | reg<br>0 0<br>data | m/1<br>m/1 | data<br>data if w = 1 | data if w = 1 | | TEST = And function to flags, no result: Register/memory and register Immediate data and register/memory Immediate data and accumulator | 0 - 0 | 0 + 0 | 00- | 0 + 0 | 3 3 3 | ) pou | reg<br>0 0 0<br>data | E/a | data<br>data if w = 1 | data if w = 1 | | OR = Or: Reg,/memory and register to either Immediate to register/memory Immediate to accumulator | 0 - 0 | 000 | -0- | 0 0 <del>c</del> | 3 3 3 | pow<br>pow | reg<br>0 0 1<br>data | F E | data<br>data if w = 1 | data if w ≃ 1 | | XOR = Exclusive or: Reg./memory and register to either Immediate to register/memory Immediate to accumulator | 0 - 0 | - 0 + | 000 | 0 0 G<br>- 0 0 | 3 3 3 | mod<br>mod | reg<br>1 0<br>data | E '.' | data<br>data if w = 1 | data if w = 1 | | STRING MANIPULATION REP = Repeat MOVS = Move byte/word CMPS = Compare byte/word SCAS = Scan byte/word LODS = Load byte/word to AL/AX STOS = Store byte/word from AL/AX | | -00000 | 000 | 0 0 | N 3 3 3 3 3 | | | | | | | CJMP = Conditional JMP | | | _ | | |---------------------------------------------|-------------------|---------------|---|--| | JE/JZ = Jump on equal/zero | 1 1 1 0 1 0 | disp | | | | JZ/JNGE = Jump on less/not greater or equal | 0 1 1 1 1 1 0 0 | disp | | | | JLE/JNG = Jump on less or equal/not greater | 11111 | disp | | | | JB/JNAE = Jump on below/not above or equal | 1 1 1 0 0 1 | disp | | | | JBE/JNA = Jump on below or equal/not above | 0 1 1 1 0 1 1 0 | disp | | | | JP/JPE = Jump on parity/parity even | 0 1 1 1 1 0 1 0 | disp | • | | | JO = Jump on over flow | 0 1 1 1 0 0 0 0 | disp | | | | JS = Jump on sign | 0 1 1 1 1 0 0 0 | disp | | | | JNE/JNZ = Jump on not equal/not zero | 0 1 1 1 0 1 0 1 | disp | | | | JNL/JGE = Jump on not less/greater or equal | 0 1 1 1 1 1 0 1 | disp | | | | JNLE/JG = Jump on not less or equal/greater | 0 1 1 1 1 1 1 1 | disp | | | | JNB/JAE = Jump on not below/above or equal | 0 1 1 1 0 0 1 1 | disp | | | | JNBE/JA = Jump on not below or equal/above | 0 1 1 1 0 1 1 1 | disp | | | | JNP/JPO = Jump on not parity/parity odd | 0 1 1 1 1 0 1 1 | disp | | | | JNO = Jump on not overflow | 0 1 1 1 0 0 0 1 | disp | | | | JNS = Jump on not sign | 1 1 1 1 | disp | | | | LOOP = Loop CX times | 1 1 1 0 0 0 1 0 | disp | | | | LOOPZ/LOOPE = Loop while zero/equal | 1 1 0 0 | disp | | | | LOOPNZ/LOOPNE = Loop while not zero/equal | 1 1 1 0 0 0 0 0 0 | disp | | | | JCXZ = Jump on CX zero | 1 1 1 0 0 0 1 1 | disp | | | | | | - | | | | | | _ | | | | Type specified | 1 1 0 0 1 1 0 1 | type | | | | Type 3 | 1 1 0 0 1 1 0 0 | | | | | INTO = Interrupt on overflow | - | | | | | IRET = Interrupt return | 0 1 1 1 | | | | | PROCESSOR CONTROL | | | | | | CLC = Clear carry | 1 1 1 1 1 0 0 0 | | | | | CMC = Complement carry | | | | | | STC = Set carry | 1 1 1 1 1 0 0 1 | | | | | CLD = Clear direction | 1 1 1 1 1 1 0 0 | | | | | STD = Set direction | 1 1 1 1 1 1 0 1 | | | | | CLI = Clear interrupt | - | | | | | ST! = Set interrupt | | | | | | HLT = Hait | 1 1 1 1 0 1 0 0 | | | | | | - | | | | | ESC = Escape (to external device) | E × 0 0 | m/u x x x pom | | | | LOCK = Bus lock prefix | | | | | | | | | | | # CONTROL TRANSFER | CALL = Call: | 76543210 | 76543210 | 21076543210765432107654 | 6543210 | |-------------------------------------|-----------------------------------------|--------------------------------------|-------------------------|---------| | Direct within segment | 1 1 1 0 1 0 0 0 | wol-disp | disp-high | | | Indirect within segment | 11111111 | mod 0 1 0 r/m | • | | | Direct intersegment | 10011010 | 1 1 0 1 0 offset-low | offset-high | | | Indirect intersegment | 1111111 | seg-low<br>1 1 1 1 1 1 mod 0 1 1 r/m | seg-high | | | JMP = Unconditional Jump: | | | | | | Direct within segment | 1 1 1 0 1 0 0 1 | wol-dsib | disp-high | | | Direct within segment-short | 1 1 1 0 1 0 1 1 | disp | • | | | Indirect within segment | 11111111 | mod 1 0 0 r/m | | | | Direct intersegment | 1 1 1 0 1 0 1 0 | offset-low | offset-high | | | Indirect intercoment | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | seg-low | seg-high | | | | - | -<br>- | | | | RET = Return from CALL: | | | | | | Within segment | 1 1 0 0 0 0 1 1 | | | | | Within seg. adding immediate to SP | 1 1 0 0 0 0 1 0 | data-low | data-high | | | Intersegment | 1 1 0 0 1 0 1 1 | | | | | Intersegment adding immediate to SP | 1 1 0 0 1 0 1 0 | data-low | data-high | | | | | | | | #### Footnotes: ``` AL = 8-bit accumulator ``` AX = 18-bit accumulator CX = Count register DS = Data segment ES = Extra segment Above/below refers to unsigned value Greater = more positive Less = less positive (more negative) signed value If d = 1 then "to" reg: If d = 0 then "from" reg. If w = 1 then word instruction: If w = 0 then byte instruction If mod = 11 then r/m is treated as a REG field If mod = 00 then DISP = 0\*, disp-low and disp-high are absent If mod = 01 then DISP = disp-low sign-extended to 16-bits, disp-high is absent If mod = 10 then DISP = disp-high: disp-low If r/m = 000 then EA = (BX) + (SI) + DISP If r/m = 001 then EA = (BX) + (DI) + DISP If r/m = 010 then EA = (BP) + (SI) + DISP If r/m = 011 then EA = (BP) + (DI) + DISP If r/m = 100 then EA = (SI) + DISP If r/m = 101 then EA = (DI) + DISP If r/m = 110 then EA = (BP) + DISP\* If r/m = 111 then EA = (BX) + DISP DISP follows 2nd byte of instruction (before data if required) \* except if mod = 00 and r/m = 110 then EA-disp-high: disp-low If s:w = 01 then 16 bits of immediate data form the operand If s:w = 11 then an immediate data byte is sign extended to form the 16-bit operand If v = 0 then "count" = 1: If v = 1 then "count" in (CL) x = don't care z is used for string primitives for comparison with ZF FLAG #### SEGMENT OVERRIDE PREFIX 001 reg 110 REG is assigned according to the following table: | 16-Bit | (w = 1) | 8-Bit | $(\mathbf{w} = 0)$ | Segment | |--------|---------|-------|--------------------|---------| | 000 | AX | 000 | AL | 00 ES | | 001 | CX | 001 | CL | 01 CS | | 010 | DX | 010 | DL | 10 SS | | 011 | BX | 011 | BL. | 11 DS | | 100 | SP | 100 | AH | | | 101 | BP | 101 | СН | | | 110 | SI | 110 | DH | | | 111 | DI | 111 | вн | | Instructions which reference the flag register file as a 16-bit object use the symbol FLAGS to represent the file: $\mathsf{FLAGS} = \mathsf{x} : \mathsf{x} : \mathsf{x} : \mathsf{x} : \mathsf{(OF)} : \mathsf{(DF)} : \mathsf{(IF)} : \mathsf{(TF)} : \mathsf{(SF)} : \mathsf{(ZF)} : \mathsf{X} : \mathsf{(AF)} : \mathsf{X} : \mathsf{(PF)} : \mathsf{X} : \mathsf{(CF)} :$