

# 16-Mbit (1M x 16) Pseudo Static RAM

#### Features

- Wide voltage range: 2.70V-3.30V
- Access Time: 55 ns, 70 ns
- Ultra-low active power
  - Typical active current: 3 mA @ f = 1 MHz
- Typical active current: 13 mA @ f = f<sub>max</sub>
- Ultra low standby power
- · Automatic power-down when deselected
- CMOS for optimum speed/power
- Deep Sleep Mode
- Offered in a 48-ball BGA Package

#### **Functional Description**

The CYK001M16ZCCAU is a high-performance CMOS Pseudo static RAM organized as 1M words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>®</sup> (MoBL) in portable applications such as cellular telephones. The device can be <u>put</u> into <u>standby</u> mode when deselected (CE HIGH or both BHE and BLE are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) <u>are</u> placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable <u>are</u> disabled (<u>BHE</u>, BLE HIGH), or during a write operation (CE LOW and WE LOW).

<u>Writing</u> to the device is accomplished by taking Chip Enables ( $\overline{CE} \ LOW$ ) and Write Enable ( $\overline{WE}$ ) input LOW. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>).

Reading from the device is accomplished by taking Chip Enables (CE LOW) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory will appear on  $I/O_8$  to  $I/O_{15}$ . Refer to the truth table for a complete description of read and write modes.

This device incorporates a Low Power mode wherein data integrity is not guaranteed, but Power Consumption reduces to less than 100  $\mu$ W. This mode (Deep Sleep Mode) is enabled by driving  $\overline{ZZ}$  low.See the Truth Table for a complete description of Read, Write, and Deep Sleep mode.



#### Note:

1. For best-practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



#### Pin Configuration<sup>[2, 3, 4]</sup>



#### **Product Portfolio**<sup>[5]</sup>

|                |                           |                             |      |               |                                |                      | Power D                    | issipatio | n                               |      |
|----------------|---------------------------|-----------------------------|------|---------------|--------------------------------|----------------------|----------------------------|-----------|---------------------------------|------|
| Product        | V <sub>CC</sub> Range (V) |                             |      | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) |                      |                            | )         | — Standby I <sub>SB2</sub> (μA) |      |
|                |                           |                             | (,   | f = 1MHz      |                                | f = f <sub>max</sub> |                            |           |                                 |      |
|                | Min.                      | <b>Typ</b> . <sup>[5]</sup> | Max. |               | <b>Typ.</b> <sup>[5]</sup>     | Max.                 | <b>Typ.</b> <sup>[5]</sup> | Max.      | <b>Typ.</b> <sup>[5]</sup>      | Max. |
| CYK001M16ZCCAU | 2.70                      | 3.0                         | 3.30 | 55            | 3                              | 5                    | 13                         | 22        | 80                              | 150  |
|                |                           |                             |      | 70            |                                |                      |                            | 17        |                                 |      |

Note:
2. DNU pins have to be left floating.
3. Ball H6 can be used to upgrade to 32M density.
4. NC "no connect" - not connected internally to the die.
5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C.



# CYK001M16ZCCAU MoBL3™

## **Maximum Ratings**

| (Above which the useful life may be impaired. For user guide-lines, not tested.) |
|----------------------------------------------------------------------------------|
| Storage Temperature65°C to + 150°C                                               |
| Ambient Temperature with<br>Power Applied–55°C to + 125°C                        |
| Supply Voltage to Ground Potential –0.4V to 4.6V                                 |

| DC Voltage Applied to Outputs<br>in High Z State <sup>[6, 7, 8]</sup> | –0.4V to 3.3V |
|-----------------------------------------------------------------------|---------------|
| DC Input Voltage <sup>[6, 7, 8]</sup>                                 | –0.4V to 3.3V |
| Output Current into Outputs (LOW)                                     |               |
| Static Discharge Voltage<br>(per MIL-STD-883, Method 3015)            | > 2001V       |
| Latch-Up Current                                                      | > 200 mA      |

## **Operating Range**

| Device         | Range      | Ambient Temperature | V <sub>cc</sub> |  |
|----------------|------------|---------------------|-----------------|--|
| CYK001M16ZCCAU | Industrial | –25°C to +85°C      | 2.70V to 3.30V  |  |

|                  |                                                           |                                                                                                                                                                                                         |                                                              | CYK001M16ZCCAU<br>-55    |                            |                          | CYK                      | Uni                         |                          |    |
|------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------|----------------------------|--------------------------|--------------------------|-----------------------------|--------------------------|----|
| Parameter        | Description                                               |                                                                                                                                                                                                         |                                                              | Min.                     | <b>Typ.</b> <sup>[5]</sup> | Max.                     | Min.                     | <b>Typ</b> . <sup>[5]</sup> | Max.                     | t  |
| V <sub>CC</sub>  | Supply Voltage                                            |                                                                                                                                                                                                         |                                                              | 2.7                      | 3.0                        | 3.3                      | 2.7                      |                             | 3.3                      | V  |
| V <sub>OH</sub>  | Output HIGH<br>Voltage                                    | I <sub>OH</sub> =0.1 mA                                                                                                                                                                                 |                                                              | V <sub>CC</sub> -<br>0.4 |                            |                          | V <sub>CC</sub> -<br>0.4 |                             |                          | V  |
| V <sub>OL</sub>  | Output LOW<br>Voltage                                     | I <sub>OL</sub> = 0.1mA                                                                                                                                                                                 |                                                              |                          |                            | 0.4                      |                          |                             | 0.4                      | V  |
| V <sub>IH</sub>  | Input HIGH<br>Voltage                                     | V <sub>CC</sub> = 2.7V to 3.3V                                                                                                                                                                          |                                                              | 0.8*<br>Vcc              |                            | V <sub>CC</sub><br>+0.4V | 0.8*<br>Vcc              |                             | V <sub>CC</sub><br>+0.4V | V  |
| V <sub>IL</sub>  | Input LOW<br>Voltage                                      |                                                                                                                                                                                                         |                                                              | -0.4                     |                            | 0.4                      | -0.4                     |                             | 0.4                      | V  |
| I <sub>IX</sub>  | Input Leakage<br>Current                                  | $GND \leq V_{IN} \leq V_{CC}$                                                                                                                                                                           |                                                              | -1                       |                            | +1                       | -1                       |                             | +1                       | μA |
| I <sub>OZ</sub>  | Output Leakage<br>Current                                 | $GND \le V_{OUT} \le V_{CC}$ , Output Disabled                                                                                                                                                          |                                                              | -1                       |                            | +1                       | -1                       |                             | +1                       | μA |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating                                 | $f = f_{MAX} = 1/t_{RC}$                                                                                                                                                                                | V <sub>CC</sub> =                                            |                          | 13                         | 22                       |                          | 13                          | 17                       | mA |
|                  | Supply<br>Current                                         | f = 1 MHz                                                                                                                                                                                               | V <sub>CCmax</sub><br>I <sub>OUT</sub> = 0 mA<br>CMOS levels |                          | 3                          | 5                        |                          | 3                           | 5                        | mA |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down<br>Current —<br>CMOS<br>Inputs | $\begin{array}{l} \hline CE \geq V_{CC}-0.2V \\ V_{IN} \geq V_{CC}-0.2V, \\ V_{IN} \leq 0.2V) \\ f = f_{MAX} (Address and \\ Data Only), \\ f = 0 (OE, WE, BHE \\ and BLE), V_{CC} = 3.30V \end{array}$ | Vcc = 3.3V                                                   |                          | 100                        | 525                      |                          | 100                         | 525                      | μA |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current —<br>CMOS<br>Inputs |                                                                                                                                                                                                         | Vcc = 3.3V                                                   |                          | 80                         | 150                      |                          | 80                          | 150                      | μA |
| I <sub>ZZ</sub>  | Deep Sleep<br>Current                                     | Vcc=Vccmax; ZZ=<br>LOW                                                                                                                                                                                  |                                                              |                          |                            | 50                       |                          |                             | 50                       | μA |

Notes:

6. V<sub>IL(MIN)</sub> = -0.5V for pulse durations less than 20ns.
 7. V<sub>IH(Max)</sub> = Vcc + 0.5V for pulse durations less than 20ns.
 8. Overshoot and undershoot specifications are characterized and are not 100% tested.



## Capacitance<sup>[9]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                  | 8    | pF   |

#### Thermal Resistance<sup>[9]</sup>

| Parameter       | Description                                 | Test Conditions                                                                                      | BGA | Unit |
|-----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|-----|------|
| Θ <sub>JA</sub> | Thermal Resistance<br>(Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedence, per EIA | 55  | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case)    | / JESD51.                                                                                            | 17  | °C/W |

Note: 9. Tested initially and after any design or process changes that may affect these parameters.



#### AC Test Loads and Waveforms



| Parameters      | 3.0V V <sub>CC</sub> | Unit |
|-----------------|----------------------|------|
| R1              | 22000                | Ω    |
| R2              | 22000                | Ω    |
| R <sub>TH</sub> | 11000                | Ω    |
| V <sub>TH</sub> | 1.50                 | V    |



# Switching Characteristics Over the Operating Range<sup>[10, 11, 12, 13, 14]</sup>

|                                 |                                              | 55 r               | าร <sup>[14]</sup> | 70   | ) ns |      |
|---------------------------------|----------------------------------------------|--------------------|--------------------|------|------|------|
| Parameter                       | Description                                  | Min.               | Max.               | Min. | Max. | Unit |
| READ CYCLE                      |                                              |                    |                    | 1    |      |      |
| t <sub>RC</sub>                 | Read Cycle Time                              | 55 <sup>[14]</sup> |                    | 70   |      | ns   |
| t <sub>AA</sub>                 | Address to Data Valid                        |                    | 55                 |      | 70   | ns   |
| t <sub>OHA</sub>                | Data Hold from Address Change                | 5                  |                    | 5    |      | ns   |
| t <sub>ACE</sub>                | CE LOW to Data Valid                         |                    | 55                 |      | 70   | ns   |
| t <sub>DOE</sub>                | OE LOW to Data Valid                         |                    | 25                 |      | 35   | ns   |
| t <sub>LZOE</sub>               | OE LOW to LOW Z <sup>[11, 13]</sup>          | 5                  |                    | 5    |      | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High Z <sup>[11, 13]</sup>        |                    | 25                 |      | 25   | ns   |
| t <sub>LZCE</sub>               | CE LOW to Low Z <sup>[11, 13]</sup>          | 2                  |                    | 5    |      | ns   |
| t <sub>HZCE</sub>               | CE HIGH to High Z <sup>[11, 13]</sup>        |                    | 25                 |      | 25   | ns   |
| t <sub>DBE</sub>                | BLE / BHE LOW to Data Valid                  |                    | 55                 |      | 70   | ns   |
| t <sub>LZBE</sub>               | BLE / BHE LOW to Low Z <sup>[11, 13]</sup>   | 5                  |                    | 5    |      | ns   |
| t <sub>HZBE</sub>               | BLE / BHE HIGH to HIGH Z <sup>[11, 13]</sup> |                    | 10                 |      | 25   | ns   |
| t <sub>SK</sub> <sup>[14]</sup> | Address Skew                                 |                    | 0                  |      | 10   | ns   |
| WRITE CYCLE <sup>[12</sup>      | ]                                            |                    |                    | •    | •    |      |
| t <sub>WC</sub>                 | Write Cycle Time                             | 55                 |                    | 70   |      | ns   |
| t <sub>SCE</sub>                | CE LOW to Write End                          | 45                 |                    | 60   |      | ns   |
| t <sub>AW</sub>                 | Address Set-Up to Write End                  | 45                 |                    | 60   |      | ns   |
| t <sub>HA</sub>                 | Address Hold from Write End                  | 0                  |                    | 0    |      | ns   |
| t <sub>SA</sub>                 | Address Set-Up to Write Start                | 0                  |                    | 0    |      | ns   |
| t <sub>PWE</sub>                | WE Pulse Width                               | 40                 |                    | 45   |      | ns   |
| t <sub>BW</sub>                 | BLE / BHE LOW to Write End                   | 50                 |                    | 60   |      | ns   |
| t <sub>SD</sub>                 | Data Set-Up to Write End                     | 25                 |                    | 45   |      | ns   |
| t <sub>HD</sub>                 | Data Hold from Write End                     | 0                  |                    | 0    |      | ns   |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[11, 13]</sup>         |                    | 25                 |      | 25   | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[11, 13]</sup>         | 5                  |                    | 5    |      | ns   |

Notes:

10. Test conditions for all parameters other than tri-state parameters assume signal transition time of 1ns/V, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0V to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section.
11. t<sub>HZOE</sub>, t<sub>HZEE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedence state.
12. The internal Write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write the write

13. High -Z and Low-Z parameters are characterized and are not 100% tested.
 14. To achieve 55ns performance, the read access should be CE controlled. In this case t<sub>ACE</sub> is the critical parameter and t<sub>SK</sub> is satisfied when the addresses are stable prior to chip enable going active. For the 70ns cycle, the addresses must be stable within 10ns after the start of the read cycle



#### Switching Waveforms

Read Cycle 1 (Address Transition Controlled)<sup>[14, 15, 16]</sup>



Read Cycle 2 (OE Controlled)<sup>[14, 16]</sup>



#### Notes:

15. <u>Device</u> is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 16. WE is HIGH for Read Cycle.



#### Switching Waveforms (continued)



Write Cycle 2 (CE Controlled)<sup>[12, 13, 17, 18, 19]</sup>



#### Notes:

17. Data I/O is high impedance if OE ≥ V<sub>IH</sub>.
 18. If Chip Enable goes INACTIVE with WE = V<sub>IH</sub>, the output remains in a high-impedance state.
 19. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.



## Switching Waveforms (continued)



Write Cycle 4 (BHE/BLE Controlled, OE LOW)<sup>[18, 19]</sup>





#### **Deep Sleep Mode**

Deep Sleep Mode—Entry/Exit<sup>[20]</sup>

This mode can be used to lower the power consumption of the PSRAM in an application. In this mode, the data integrity of the PSRAM is not guaranteed. Deep Sleep Mode can be enabled by driving ZZ low. The device stays in the deep sleep mode until ZZ is driven High.



#### Deep Sleep Access Timings<sup>[21, 22]</sup>

| Parameter        | Description                          | Min. | Max. | Unit |
|------------------|--------------------------------------|------|------|------|
| t <sub>CDR</sub> | Chip Deselect to $\overline{ZZ}$ LOW | 0    |      | ns   |
| t <sub>R</sub>   | Operation Recovery Time              |      | 200  | μS   |

#### Truth Table<sup>[23]</sup>

| ZZ | CE | WE | OE | BHE | BLE | Inputs/Outputs                                                                                   | Mode                              | Power                         |
|----|----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------|
| Н  | Н  | Х  | Х  | Х   | Х   | High Z                                                                                           | Deselect/Power-down               | Standby (I <sub>SB</sub> )    |
| Н  | Х  | Х  | Х  | Н   | Н   | High Z                                                                                           | Deselect/Power-down               | Standby (I <sub>SB</sub> )    |
| Н  | L  | Н  | L  | L   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                  | Read                              | Active (I <sub>CC</sub> )     |
| Н  | L  | Η  | L  | Н   | L   | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read                              | Active (I <sub>CC</sub> )     |
| Н  | L  | Н  | L  | L   | Н   | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read                              | Active (I <sub>CC</sub> )     |
| Н  | L  | Н  | Н  | L   | L   | High Z                                                                                           | Output Disabled                   | Active (I <sub>CC</sub> )     |
| Н  | L  | Н  | Н  | Н   | L   | High Z                                                                                           | Output Disabled                   | Active (I <sub>CC</sub> )     |
| Н  | L  | Н  | Н  | L   | Н   | High Z                                                                                           | Output Disabled                   | Active (I <sub>CC</sub> )     |
| Н  | L  | L  | Х  | L   | L   | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> )                                                   | Write (Upper Byte and Lower Byte) | Active (I <sub>CC</sub> )     |
| Н  | L  | L  | Х  | Н   | L   | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z  | Write (Lower Byte Only)           | Active (I <sub>CC</sub> )     |
| Н  | L  | L  | Х  | L   | Н   | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write (Upper Byte Only)           | Active (I <sub>CC</sub> )     |
| L  | Н  | Х  | Х  | Н   | Н   | High Z                                                                                           | Deep Power-down                   | Deep Sleep (I <sub>ZZ</sub> ) |

 Notes:

 20. OE and the data pins are in a "don't care" state while the device is in Deep Sleep Mode.

 21. All other timing parameters are as shown in the switching characteristics section.

 22. t<sub>R</sub> applies only in the Deep Sleep Mode.

 23. H = Logic HIGH, L = Logic LOW, X = Don't Care.



#### **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Name | Package Type                                 | Operating<br>Range |
|---------------|----------------------|-----------------|----------------------------------------------|--------------------|
| 55            | CYK001M16ZCCAU-FVI55 | BA48K           | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.0 mm) | Industrial         |
| 70            | CYK001M16ZCCAU-FVI70 | BA48K           | 48-ball Fine Pitch BGA (6 mm × 8mm × 1.0 mm) | Industrial         |

#### Package Diagram





MoBL3 and More Battery Life are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

© Oypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor against all charges. Cypress products are not warranted nor intended to be used for medical, life-support, life-support, life-support, spatems written agreement with Cypress.



# **Document History Page**

| Document Title: CYK001M16ZCCAU MoBL3™ 16-Mbit (1M x 16) Pseudo Static RAM<br>Document Number: Document #: 38-05454 Rev. *A |         |               |                    |                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV.                                                                                                                       | ECN NO. | lssue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                               |
| **                                                                                                                         | 132407  | 01/27/04      | AWK                | New Data Sheet                                                                                                                                                      |
| *A                                                                                                                         | 220121  | See ECN       | REF                | Changed the datasheet from AdvanceInformation to Final<br>Added 55-ns speed bin and address skew restriction for 55-ns speed bin.<br>Changed Izz from 30uA to 50uA. |