# **ISP1183**

Low-power Universal Serial Bus interface device with DMA

Rev. 01 — 24 February 2004 Product data

# 1. General description

The ISP1183 is a Universal Serial Bus (USB) interface device that complies with *Universal Serial Bus Specification Rev. 2.0*, supporting data transfer at full-speed (12 Mbit/s). It provides full-speed USB communication capacity to microcontroller or microprocessor-based systems. The ISP1183 communicates with the system's microcontroller or microprocessor through a fast general-purpose parallel interface.

The ISP1183 supports fully autonomous, multiconfigurable Direct Memory Access (DMA) operation.

The modular approach to implementing a USB interface device allows designer to select the optimum system microcontroller from the wide variety available. The ability to reuse existing architecture and firmware investments shortens development time, eliminates risks and reduces costs. The result is fast and efficient development of the most cost-effective USB peripheral solution.

The ISP1183 supports I/O voltage range of 1.65 V to 3.6 V enabling it to be directly interfaced to battery-operated devices, such as mobile phones. The ISP1183 is ideally suited for battery-operated (low power) application in many portable peripherals such as mobile phones, Personal Digital Assistants (PDAs) and MP3 players. This device can be used in bus-powered or hybrid-powered applications. Also, more number of endpoints in the ISP1183 enable the device to be used in applications such as multifunctional printers, other than standard applications such as printers, communication devices, scanners, external mass storage devices and digital still cameras.

#### 2. Features

- Complies with *Universal Serial Bus Specification Rev. 2.0* and most Device Class specifications
- Complies with ACPI<sup>TM</sup>, OnNow<sup>TM</sup> and USB power management requirements
- Supports data transfer at full-speed (12 Mbit/s)
- High performance USB interface device with integrated Serial Interface Engine (SIE), FIFO memory, transceiver, and 3.3 V voltage regulator
- High speed (11.1 Mbyte/s or 90 ns read/write cycle) parallel interface
- Fully autonomous and multiconfiguration DMA operation
- Up to 14 programmable USB endpoints with 2 fixed control IN/OUT endpoints
- Integrated physical 2462 bytes of multiconfiguration FIFO memory
- Endpoints with double buffering to increase throughput and ease real-time data transfer
- Seamless interface with most microcontrollers and microprocessors





#### Low-power USB interface device with DMA

- Bus-powered capability with low power consumption and low suspend current
- Software controlled connection to the USB bus (SoftConnect<sup>TM</sup>)
- Supports internal power-on and low-voltage reset circuit
- Supports software reset
- Hybrid-powered capability with low-power consumption required from the system
- V<sub>BUS</sub> indication
- 6 MHz crystal oscillator input with integrated PLL for low EMI
- Good USB connection indicator that blinks with traffic (GoodLink™)
- Supports I/O voltage range of 1.65 V to 3.6 V
- Operation over the extended USB bus voltage range (4.0 V to 5.5 V) with 3.3 V tolerant I/O pads
- Operating temperature range –40 °C to +85 °C
- Full-scan design with high fault coverage
- Available in HVQFN32 lead-free and halogen-free package.

# 3. Applications

- Battery-operated device, for example:
  - Mobile phone
  - MP3 player
  - Personal Digital Assistant (PDA)
- Communication device, for example:
  - Router
  - Modem
- Digital camera
- Mass storage device, for example:
  - Zip® drive
- Printer
- Scanner.

#### 4. Abbreviations

**CRC** — Cyclic Redundancy Check

**DMA** — Direct Memory Access

**EMI** — ElectroMagnetic Interference

FIFO - First In, First Out

**MMU** — Memory Management Unit

PID — Packet IDentifier

PIO - Parallel I/O

PLL — Phase-Locked Loop

SIE — Serial Interface Engine

**USB** — Universal Serial Bus.

# Low-power USB interface device with DMA

# 5. Ordering information

**Table 1: Ordering information** 

| Туре      | Package |                                                                                                                |          |  |  |
|-----------|---------|----------------------------------------------------------------------------------------------------------------|----------|--|--|
| number    | Name    | Description                                                                                                    | Version  |  |  |
| ISP1183BS | HVQFN32 | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body $5 \times 5 \times 0.85$ mm | SOT617-1 |  |  |

Low-power USB interface device with DMA

# 9 Block diagram



Fig 1. Block diagram.

**Rev. 01** 

**24 February 2004** 

9397 750 11804

**Product data** 

## Low-power USB interface device with DMA

# 7. Pinning information

# 7.1 Pinning



# 7.2 Pin description

Table 2: Pin description

| Table 2. Til          | i descript | 1011 |                                                                                                                                                          |
|-----------------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol <sup>[1]</sup> | Pin        | Type | Description                                                                                                                                              |
| INT_N                 | 1          | 0    | interrupt output; active LOW                                                                                                                             |
|                       |            |      | 3.3 V tolerant I/O pad                                                                                                                                   |
| CS_N                  | 2          | I    | chip select input                                                                                                                                        |
|                       |            |      | 3.3 V tolerant I/O pad                                                                                                                                   |
| WR_N                  | 3          | I    | write strobe input                                                                                                                                       |
|                       |            |      | 3.3 V tolerant I/O pad                                                                                                                                   |
| RD_N                  | 4          | I    | read strobe input                                                                                                                                        |
|                       |            |      | 3.3 V tolerant I/O pad                                                                                                                                   |
| DGND                  | 5          | -    | digital ground supply                                                                                                                                    |
| XTAL1                 | 6          | I    | crystal oscillator input (6 MHz); connect a fundamental parallel-resonant crystal or an external clock source (leave pin XTAL2 unconnected)              |
| XTAL2                 | 7          | 0    | crystal oscillator output (6 MHz); connect a fundamental parallel-resonant crystal; leave this pin open when using an external clock source on pin XTAL1 |

# Low-power USB interface device with DMA

 Table 2:
 Pin description...continued

| Symbol <sup>[1]</sup> | Pin | Type | Description                                                                                                                                                                                                                          |  |  |
|-----------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $V_{BUS}$             | 8   | I    | V <sub>BUS</sub> sensing input and power supply input; see Section 8.11                                                                                                                                                              |  |  |
| DM                    | 9   | AI/O | USB D- line connection (analog)                                                                                                                                                                                                      |  |  |
| DP                    | 10  | AI/O | USB D+ line connection (analog)                                                                                                                                                                                                      |  |  |
| AGND                  | 11  | -    | analog ground supply                                                                                                                                                                                                                 |  |  |
| V <sub>REG(3V3)</sub> | 12  | -    | regulated supply voltage (3.3 V $\pm$ 10 %) from internal regulator; used to connect a 0.1 $\mu F$ decoupling capacitor and pull-up resistor on pin DP                                                                               |  |  |
|                       |     |      | Remark: Cannot be used to supply external devices.                                                                                                                                                                                   |  |  |
| VBUSDET_N             | 13  | 0    | V <sub>BUS</sub> indicator output (active LOW); see Table 3                                                                                                                                                                          |  |  |
| DREQ                  | 14  | 0    | DMA request output (4 mA; programmable polarity, see Table 21); signals to the DMA controller that the ISP1183 wants to start a DMA transfer                                                                                         |  |  |
|                       |     |      | 3.3 V tolerant I/O pad                                                                                                                                                                                                               |  |  |
| DACK                  | 15  | I    | DMA acknowledge input (programmable polarity, see Table 21); used by the DMA controller to signal the start of a DMA transfer requested by the ISP1183; when not in use, connect this pin to ground through a 10 k $\Omega$ resistor |  |  |
|                       |     |      | 3.3 V tolerant I/O pad                                                                                                                                                                                                               |  |  |
| RESET_N               | 16  | I    | reset input (Schmitt trigger); a LOW level produces an asynchronous reset                                                                                                                                                            |  |  |
|                       |     |      | 3.3 V tolerant I/O pad                                                                                                                                                                                                               |  |  |
| A0                    | 17  | I    | address input; selects command (A0 = HIGH) or data (A0 = LOW)                                                                                                                                                                        |  |  |
|                       |     |      | 3.3 V tolerant I/O pad                                                                                                                                                                                                               |  |  |
| $V_{DD(I/O)}$         | 18  | -    | I/O power supply; add a decoupling capacitor of 0.1 $\mu$ F (1.65 V to 3.6 V); see Section 8.11                                                                                                                                      |  |  |
| DATA0                 | 19  | I/O  | data bit 0 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |
| DATA1                 | 20  | I/O  | data bit 1 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |
| $V_{DD}$              | 21  | -    | 3.3 V output voltage; internally connected to the regulator output; connect to a decoupling capacitor of 0.1 $\mu\text{F}$                                                                                                           |  |  |
| DGND                  | 22  |      | digital ground supply                                                                                                                                                                                                                |  |  |
| DATA2                 | 23  | I/O  | data bit 2 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |
| DATA3                 | 24  | I/O  | data bit 3 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |
| DGND                  | 25  | -    | digital ground supply                                                                                                                                                                                                                |  |  |
| DATA4                 | 26  | I/O  | data bit 4 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |
| DATA5                 | 27  | I/O  | data bit 5 input and output                                                                                                                                                                                                          |  |  |
|                       |     |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                                                                         |  |  |

# Low-power USB interface device with DMA

 Table 2:
 Pin description...continued

| Symbol <sup>[1]</sup> | Pin                | Туре | Description                                                                                                                                                                 |
|-----------------------|--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA6                 | 28                 | I/O  | data bit 6 input and output                                                                                                                                                 |
|                       |                    |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                |
| DATA7                 | 29                 | I/O  | data bit 7 input and output                                                                                                                                                 |
|                       |                    |      | bidirectional (4 mA), 3.3 V tolerant I/O pad                                                                                                                                |
| V <sub>DD(I/O)</sub>  | 30                 | -    | I/O power supply; add a decoupling capacitor of 0.1 μF                                                                                                                      |
| WAKEUP                | 31                 | I    | wake-up input (edge triggered, LOW to HIGH); generates a remote wake-up from the suspend state; when not in use, connect this pin to ground through a 10 $k\Omega$ resistor |
|                       |                    |      | 3.3 V tolerant I/O pad                                                                                                                                                      |
| SUSPEND               | 32                 | 0    | suspend state indicator output (4 mA)                                                                                                                                       |
|                       |                    |      | 3.3 V tolerant I/O pad                                                                                                                                                      |
| GND                   | exposed<br>die pad | -    | ground supply; down bonded to the exposed die pad (heatsink); to be connected to the DGND during PCB layout                                                                 |

<sup>[1]</sup> Symbol names ending with underscore N (for example, NAME\_N) represent active LOW signals.

#### Low-power USB interface device with DMA

# 8. Functional description

The ISP1183 is a full-speed USB interface device with up to 14 configurable endpoints. It has a fast general-purpose parallel interface for communication with many types of microcontrollers and microprocessors. It supports an 8-bit data bus with separate address and data. The block diagram is given in Figure 1.

The ISP1183 has 2462 bytes of internal FIFO memory that is shared among the enabled USB endpoints. The type and FIFO size of each endpoint can be individually configured, depending on the required packet size. Isochronous and bulk endpoints are double-buffered for increased data throughput.

The ISP1183 requires two supply voltages. The core voltage is supplied from  $V_{BUS}$  through an internal regulator, which transforms +5.0 V to +3.3 V when  $V_{BUS}$  is powered. The I/O interface voltage is supplied from  $V_{DD(I/O)}$ , which can be 1.65 V to 3.6 V.

The ISP1183 operates on a 6 MHz oscillator frequency.

#### 8.1 Analog transceiver

The transceiver is compliant with the *Universal Serial Bus Specification Rev. 2.0*. It directly interfaces with the USB cable through external termination resistors.

#### 8.2 Philips SIE

The Philips Serial Interface Engine (SIE) implements the full USB protocol layer. It is completely hardwired for speed and needs no firmware intervention. The functions of this block include: synchronization pattern recognition, parallel-to-serial conversion, bit (de)stuffing, CRC checking and generation, Packet IDentifier (PID) verification and generation, address recognition, and handshake evaluation and generation.

#### 8.3 MMU and integrated RAM

The Memory Management Unit (MMU) and the integrated RAM provide the conversion between the USB speed (full-speed: 12 Mbit/s bursts) and the parallel interface to the microcontroller (maximum 11.1 Mbyte/s). This allows the microcontroller to read and write USB packets at its own speed.

#### 8.4 SoftConnect

The connection to USB is accomplished by pulling pin DP (for full-speed USB devices) HIGH through a 1.5 k $\Omega$  pull-up resistor. In the ISP1183, by default, the 1.5 k $\Omega$  pull-up resistor is integrated on-chip. The connection is established by a command sent from the external or system microcontroller. This allows the system microcontroller to complete its initialization sequence before deciding to establish connection with the USB. Reinitialization of the USB connection can also be performed without disconnecting the cable.

**Remark:** The tolerance of the internal resistors is 25 %. This is higher than the 5 % tolerance specified by the USB specification. The overall voltage specification for the connection, however, can still be met with a good margin. The decision to make use of this feature lies with the USB equipment designer.

#### Low-power USB interface device with DMA

#### 8.5 Bit clock recovery

The bit clock recovery circuit recovers the clock from the incoming USB data stream using a 4 x oversampling principle. It can track jitter and frequency drift as specified by the *USB Specification Rev. 2.0*.

#### 8.6 Voltage regulator

A 5 V-to-3.3 V voltage regulator is integrated on-chip to supply the analog transceiver and internal logic. This voltage is available at pin  $V_{REG(3V3)}$  to supply an external 1.5 k $\Omega$  pull-up resistor on pin DP. Alternatively, the ISP1183 provides SoftConnect technology through an integrated 1.5 k $\Omega$  pull-up resistor (see Section 8.4).

# 8.7 PLL clock multiplier

A 6 MHz-to-48 MHz clock multiplier Phase-Locked Loop (PLL) is integrated on-chip. This allows for the use of a low-cost 6 MHz crystal, which also minimizes EMI. No external components are required for the operation of the PLL.

#### 8.8 PIO and DMA interfaces

A generic Parallel I/O (PIO) interface is defined for speed and ease-of-use. It also allows direct interfacing to most microcontrollers. To a microcontroller, the ISP1183 appears as a memory device with an 8-bit data bus and a 1-bit address bus. The ISP1183 supports nonmultiplexed address and data buses.

The ISP1183 can also be configured as a Direct Memory Access (DMA) slave device to allow more efficient data transfer. One of the 14 endpoint FIFOs may directly transfer data to or from the local shared memory. The DMA interface can be independently configured from the PIO interface.

It can be directly interfaced to microprocessors or microcontrollers with I/O voltage range as low as 1.65 V.

## 8.9 V<sub>BUS</sub> indicator

The ISP1183 indicates the availability of  $V_{BUS}$  using the  $V_{BUS}$  pin. When  $V_{BUS}$  is available (at pin  $V_{BUS}$ ), pin VBUSDET\_N will output LOW. When  $V_{BUS}$  is not available (at pin  $V_{BUS}$ ), pin VBUSDET\_N will output HIGH. Pin VBUSDET\_N will change from HIGH-to-LOW level in approximately 2.5 ms to 3.5 ms. See Section 19.

#### 8.10 Operation modes

The ISP1183 can be operated in several operation modes as given in Table 3.

Table 3: ISP1183 operation modes

| Pin name             | Plug-out state | Dead state   | Reset state | Plug-in state | Normal state |
|----------------------|----------------|--------------|-------------|---------------|--------------|
| V <sub>BUS</sub>     | 0 V            | Χ            | 5 V         | 5 V           | 5 V          |
| V <sub>DD(I/O)</sub> | 1.8 V          | 0 V          | 1.8 V       | 1.8 V         | 1.8 V        |
| WAKEUP               | X              | X            | L           | L             | L            |
| RESET_N              | X              | X            | L           | Н             | Н            |
| INT_N                | Н              | <u>[</u> [1] | Н           | Н             | _[2]         |

9397 750 11804

ISP1183 **Philips Semiconductors** 

#### Low-power USB interface device with DMA

| Table 3: 13r | Table 5: 15F1163 operation modescontinued |            |             |                       |              |  |
|--------------|-------------------------------------------|------------|-------------|-----------------------|--------------|--|
| Pin name     | Plug-out<br>state                         | Dead state | Reset state | Plug-in state         | Normal state |  |
| SUSPEND      | Н                                         | լ[1]       | L           | L                     | L            |  |
| VBUSDET_N    | Н                                         | լ[1]       | [3]         | H -> L <sup>[4]</sup> | L            |  |
| DATA         | Hi-Z                                      | լ[1]       | Hi-Z        | Hi-Z                  | -            |  |

- [1] Not driven LOW. There is, however, no current flow through the pads because no I/O supply voltage is available. Therefore, no potential will develop at the output.
- During the normal operation, when V<sub>BUS</sub> is available, pin SUSPEND is LOW. If there is no activity on the USB bus for 3 ms or more, a suspend interrupt is generated on pin INT\_N. On receiving the suspend interrupt, the external processor issues a GOSUSP command to the device. Once the GOSUSP command is issued by the processor, the device starts to prepare itself to go to the suspend mode. During suspend, to reduce power consumption, the internal clocks can be shut down. Once the device is completely ready to go into the suspend mode, it will assert pin SUSPEND HIGH and go into the suspend mode. The typical time between the issuing of the GOSUSP command to the device and the device asserting pin SUSPEND HIGH is approximately 2 ms.
- [3] Independent of the external reset. Depends only on the power-on reset.
- On connecting the USB cable (V<sub>BUS</sub>), pin VBUSDET\_N will change from HIGH level to LOW level in approximately 2.5 ms to 3.5 ms.

## 8.11 Power supply

The ISP1183 is powered from a single supply voltage, ranging from 4.0 V to 5.5 V. An integrated voltage regulator provides a 3.3 V supply voltage for the internal logic and the USB transceiver. This voltage is available at pin V<sub>REG(3V3)</sub> for connecting an external pull-up resistor on USB connection pin DP. See Figure 3.

The ISP1183 can also be operated from a 3.0 V to 3.6 V supply, as shown in Figure 4. In this case, the internal voltage regulator is disabled and pin V<sub>RFG(3V3)</sub> must be connected to V<sub>BUS</sub>. For details, see Section 19.



#### 8.12 Crystal oscillator

The ISP1183 has a crystal oscillator designed for a 6 MHz parallel-resonant crystal (fundamental). A typical circuit is shown in Figure 5. Alternatively, an external clock signal of 6 MHz can be applied to input XTAL1, while leaving output XTAL2 open.

#### Low-power USB interface device with DMA



The 6 MHz oscillator frequency is multiplied to 48 MHz by an internal PLL.

In the suspend state, the crystal oscillator and the PLL are switched off to save power. The oscillator operation is controlled by using bit CLKRUN in the Hardware Configuration register. CLKRUN switches the oscillator on and off.

#### 8.13 Power-on reset

The ISP1183 has an internal power-on reset (POR) circuit. The clock signal normally requires 3 ms to 4 ms to stabilize.

The triggering voltage of the POR circuit is 0.5 V nominal. A POR is automatically generated when  $V_{DD(I/O)}$  goes below the trigger voltage for a duration longer than 50  $\mu s$ .





9397 750 11804

#### Low-power USB interface device with DMA

A hardware reset disables all USB endpoints and clears all Endpoint Configuration registers (ECRs), except for the control endpoint that is fixed and always enabled. Section 10.3 explains how to (re)initialize endpoints.

# 9. Interrupts

Figure 8 shows the interrupt logic of the ISP1183. Each of the indicated USB events is logged in a status bit of the Interrupt register. Corresponding bits in the Interrupt Enable register determine whether an event will generate an interrupt.

Interrupts can be masked globally using bit INTENA of the Mode register (see Table 18).

The signaling mode of output INT is controlled by bit INTLVL of the Hardware Configuration register (see Table 20). Default settings after reset is level mode. When pulse mode is selected, a pulse of 166 ns is generated when the OR-ed combination of all interrupt bits changes from logic 0 to logic 1.



Bits SUSPND, RESET, RESUME, SP\_EOT, EOT and SOF are cleared when the Interrupt register is read. The endpoint bits (EP0OUT to EP14) are cleared when the associated Endpoint Status register is read.

Bit BUSTATUS follows the USB bus status exactly, allowing the firmware to get the current bus status when reading the Interrupt register.

#### Low-power USB interface device with DMA

SETUP and OUT token interrupts are generated after the ISP1183 has acknowledged the associated data packet. In the bulk transfer mode, the ISP1183 will issue interrupts for every ACK received for an OUT token or transmitted for an IN token.

In the isochronous mode, an interrupt is issued on each packet transaction. The firmware is responsible for timing synchronization with the host. This can be done using the Pseudo Start-Of-Frame (PSOF) interrupt, enabled using bit IEPSOF in the Interrupt Enable register. If a Start-Of-Frame is lost, PSOF interrupts are generated every 1 ms. This allows the firmware to keep data transfer synchronized with the host. After three missed SOF events, the ISP1183 will enter the suspend state.

An alternative way of handling the isochronous data transfer is to enable both the SOF and PSOF interrupts and disable the interrupt for each isochronous endpoint.

#### Low-power USB interface device with DMA

# 10. Endpoint description

Each USB device is logically composed of several independent endpoints. An endpoint acts as a terminus of a communication flow between the host and the device. At design time, each endpoint is assigned a unique number (endpoint identifier, see Table 4). The combination of the device address (given by the host during enumeration), the endpoint number, and the transfer direction allows each endpoint to be uniquely referenced.

The ISP1183 has 16 endpoints: endpoint 0 (control IN and OUT) plus 14 configurable endpoints, which can be individually defined as interrupt, bulk or isochronous—IN or OUT. Each enabled endpoint has an associated FIFO, which can be accessed either using the parallel I/O interface or DMA.

## 10.1 Endpoint access

Table 4 lists the endpoint access modes and programmability. All endpoints support I/O mode access. Endpoints 1 to 14 also support DMA access. FIFO DMA access is selected and enabled through bits EPDIX[3:0] and DMAEN of the DMA Configuration register. A detailed description of the DMA operation is given in Section 11.

Table 4: Endpoint access and programmability

| Endpoint identifier | FIFO size (bytes) <sup>[1]</sup> | Double buffering | I/O mode<br>access | DMA mode access | Endpoint type  |
|---------------------|----------------------------------|------------------|--------------------|-----------------|----------------|
| 0                   | 64 (fixed)                       | no               | yes                | no              | control OUT[2] |
| 0                   | 64 (fixed)                       | no               | yes                | no              | control IN[2]  |
| 1 to 14             | programmable                     | supported        | supported          | supported       | programmable   |

<sup>[1]</sup> The total amount of FIFO storage allocated to enabled endpoints must not exceed 2462 bytes.

#### 10.2 Endpoint FIFO size

The FIFO size determines the maximum packet size that the hardware can support for a given endpoint. Only enabled endpoints are allocated space in the shared FIFO storage, disabled endpoints have zero bytes. Table 5 lists programmable FIFO sizes.

The following bits in the Endpoint Configuration register (ECR) affect FIFO allocation:

- Endpoint enable bit (FIFOEN)
- Size bits of an enabled endpoint (FFOSZ[3:0])
- Isochronous bit of an enabled endpoint (FFOISO).

**Remark:** Register changes that affect the allocation of the shared FIFO storage among endpoints must **not** be made while valid data is present in any FIFO of the enabled endpoints. Such changes will render **all** FIFO contents **undefined**.

<sup>[2]</sup> IN: input for the USB host (ISP1183 transmits); OUT: output from the USB host (ISP1183 receives). The data flow direction is determined by bit EPDIR in the Endpoint Configuration register.

#### Low-power USB interface device with DMA

**Table 5: Programmable FIFO size** 

| FFOSZ[3:0] | Nonisochronous | Isochronous |
|------------|----------------|-------------|
| 0000       | 8 bytes        | 16 bytes    |
| 0001       | 16 bytes       | 32 bytes    |
| 0010       | 32 bytes       | 48 bytes    |
| 0011       | 64 bytes       | 64 bytes    |
| 0100       | reserved       | 96 bytes    |
| 0101       | reserved       | 128 bytes   |
| 0110       | reserved       | 160 bytes   |
| 0111       | reserved       | 192 bytes   |
| 1000       | reserved       | 256 bytes   |
| 1001       | reserved       | 320 bytes   |
| 1010       | reserved       | 384 bytes   |
| 1011       | reserved       | 512 bytes   |
| 1100       | reserved       | 640 bytes   |
| 1101       | reserved       | 768 bytes   |
| 1110       | reserved       | 896 bytes   |
| 1111       | reserved       | 1023 bytes  |

Each programmable FIFO can be independently configured through its ECR. The total physical size of all enabled endpoints (IN plus OUT), however, must not exceed 2462 bytes.

Table 6 shows an example of a configuration fitting in the maximum available space of 2462 bytes. The total number of logical bytes in the example is 1311. The physical storage capacity used for double buffering is managed by the device hardware and is transparent to the user.

Table 6: Memory configuration example

| Physical size (bytes) | Logical size<br>(bytes) | Endpoint description                           |
|-----------------------|-------------------------|------------------------------------------------|
| 64                    | 64                      | control IN (64-byte fixed)                     |
| 64                    | 64                      | control OUT (64-byte fixed)                    |
| 2046                  | 1023                    | double-buffered 1023-byte isochronous endpoint |
| 16                    | 16                      | 16-byte interrupt OUT                          |
| 16                    | 16                      | 16-byte interrupt IN                           |
| 128                   | 64                      | double-buffered 64-byte bulk OUT               |
| 128                   | 64                      | double-buffered 64-byte bulk IN                |
|                       |                         |                                                |

#### Low-power USB interface device with DMA

# 10.3 Endpoint initialization

In response to the standard USB request Set Interface, the firmware must program all 16 ECRs of the ISP1183 in sequence (see Table 4), whether the endpoints are enabled or not. The hardware will then automatically allocate FIFO storage space.

If all endpoints have been successfully configured, the firmware must return an empty packet to the control IN endpoint to acknowledge success to the host. If there are errors in the endpoint configuration, the firmware must stall the control IN endpoint.

When reset by hardware or through the USB bus, the ISP1183 disables all endpoints and clears all ECRs, except for the control endpoint, which is fixed and always enabled.

Endpoint initialization can be done at any time. It is, however, valid only after enumeration.

# 10.4 Endpoint I/O mode access

When an endpoint event occurs (a packet is transmitted or received), the associated endpoint interrupt bits (EPn) of the Interrupt register (IR) are set by the SIE. The firmware then responds to the interrupt and selects the endpoint for processing.

The endpoint interrupt bit is cleared when the Endpoint Status register (ESR) is read. The ESR also contains information on the status of the endpoint buffer.

For an OUT (= receive) endpoint, the packet length and the packet data can be read from the ISP1183 by using the Read Buffer command. When the whole packet is read, the firmware sends a Clear Buffer command to enable the reception of new packets.

For an IN (= transmit) endpoint, the packet length and data to be sent can be written to the ISP1183 by using the Write Buffer command. When the whole packet is written to the buffer, the firmware sends a Validate Buffer command to enable data transmission to the host.

#### 10.5 Special actions on control endpoints

Control endpoints require special firmware actions. The arrival of a SETUP packet flushes the IN buffer and disables the Validate Buffer and Clear Buffer commands for the control IN and OUT endpoints. The microcontroller needs to re-enable these commands by sending an Acknowledge Setup command to **both** control endpoints.

This ensures that the last SETUP packet stays in the buffer and that no packets can be sent back to the host until the microcontroller has explicitly acknowledged that it has seen the SETUP packet.

#### Low-power USB interface device with DMA

#### 11. DMA transfer

Direct Memory Access (DMA) is a method to transfer data from one location to another in a computer system, without intervention of the central processor unit (CPU). Many implementations of DMA exist. The ISP1183 supports two methods:

- 8237 compatible mode: based on the DMA subsystem of the IBM<sup>®</sup> personal computers (PC, AT and all its successors and clones); this architecture uses the Intel<sup>®</sup> 8237 DMA controller and has separate address spaces for memory and I/O
- **DACK-only mode**: based on the DMA implementation in some embedded RISC processors, which has a single address space for both memory and I/O.

The ISP1183 supports DMA transfer for all 14 configurable endpoints (see Table 4). Only one endpoint can be selected at a time for DMA transfer. The DMA operation of the ISP1183 can be interleaved with normal I/O mode access to other endpoints.

The following features are supported:

- Single-cycle or burst transfers (up to 16 bytes per cycle)
- Programmable transfer direction (read or write)
- Programmable signal levels on pins DREQ and DACK.

# 11.1 Selecting an endpoint for DMA transfer

The target endpoint for DMA access is selected through bits EPDIX[3:0] in the DMA Configuration register, see Table 7. The transfer direction (read or write) is automatically set by bit EPDIR in the associated ECR, to match the selected endpoint type (OUT endpoint: read; IN endpoint: write).

Asserting input DACK automatically selects the endpoint specified in the DMA Configuration register, regardless of the current endpoint used for I/O mode access.

Table 7: Endpoint selection for DMA transfer

| Endpoint   | EPDIX[3:0] | Transfer direction |           |  |
|------------|------------|--------------------|-----------|--|
| identifier |            | EPDIR = 0          | EPDIR = 1 |  |
| 1          | 0010       | OUT: read          | IN: write |  |
| 2          | 0011       | OUT: read          | IN: write |  |
| 3          | 0100       | OUT: read          | IN: write |  |
| 4          | 0101       | OUT: read          | IN: write |  |
| 5          | 0110       | OUT: read          | IN: write |  |
| 6          | 0111       | OUT: read          | IN: write |  |
| 7          | 1000       | OUT: read          | IN: write |  |
| 8          | 1001       | OUT: read          | IN: write |  |
| 9          | 1010       | OUT: read          | IN: write |  |
| 10         | 1011       | OUT: read          | IN: write |  |
| 11         | 1100       | OUT: read          | IN: write |  |
| 12         | 1101       | OUT: read          | IN: write |  |
| 13         | 1110       | OUT: read          | IN: write |  |
| 14         | 1111       | OUT: read          | IN: write |  |

9397 750 11804

#### Low-power USB interface device with DMA

# 11.2 8237 compatible mode

The 8237 compatible DMA mode is selected by clearing bit DAKOLY in the Hardware Configuration register (see Table 20). The pin functions for this mode are shown in Table 8.

Table 8: 8237 compatible mode: pin functions

| Symbol | Description     | I/O | Function                                       |
|--------|-----------------|-----|------------------------------------------------|
| DREQ   | DMA request     | 0   | ISP1183 requests a DMA transfer                |
| DACK   | DMA acknowledge | I   | DMA controller confirms the transfer           |
| RD_N   | read strobe     | I   | instructs the ISP1183 to put data on the bus   |
| WR_N   | write strobe    | I   | instructs the ISP1183 to get data from the bus |

The DMA subsystem of an IBM-compatible PC is based on the Intel 8237 DMA controller. It operates as a 'fly-by' DMA controller: the data is not stored in the DMA controller, but it is transferred between an I/O port and a memory address. A typical example of the ISP1183 in the 8237-compatible DMA mode is given in Figure 9.

The 8237 has two control signals for each DMA channel: DREQ (DMA request) and DACK\_N (DMA acknowledge). General control signals are HRQ (hold request) and HLDA (hold acknowledge). The bus operation is controlled using MEMR\_N (memory read), MEMW\_N (memory write), IOR\_N (I/O read) and IOW\_N (I/O write).



#### Low-power USB interface device with DMA

The following example shows the steps that occur in a typical DMA transfer:

- 1. The ISP1183 receives a data packet in one of its endpoint FIFOs; the packet must be transferred to memory address 1234H.
- 2. The ISP1183 asserts the DREQ signal requesting the 8237 for a DMA transfer.
- 3. The 8237 asks the CPU to release the bus by asserting the HRQ signal.
- 4. After completing the current instruction cycle, the CPU places the bus control signals (MEMR\_N, MEMW\_N, IOR\_N and IOW\_N) and the address lines in three-state and asserts HLDA to inform the 8237 that it has control of the bus.
- 5. The 8237 sets its address lines to 1234H and activates the MEMW\_N and IOR\_N control signals.
- 6. The 8237 asserts DACK\_N to inform the ISP1183 that it will start a DMA transfer.
- 7. The ISP1183 places the byte or word to be transferred on the data bus lines because its RD\_N signal was asserted by the 8237.
- 8. The 8237 waits one DMA clock period and then deasserts MEMW\_N and IOR\_N. This latches and stores the byte or word at the desired memory location. It also informs the ISP1183 that the data on the bus lines has been transferred.
- The ISP1183 deasserts the DREQ signal to indicate to the 8237 that DMA is no longer needed. In the single cycle mode this is done after each byte or word, in the burst mode following the last transferred byte or word of the DMA cycle.
- 10. The 8237 deasserts the DACK\_N output indicating that the ISP1183 must stop placing data on the bus.
- 11. The 8237 places the bus control signals (MEMR\_N, MEMW\_N, IOR\_N and IOW\_N) and the address lines in three-state and deasserts the HRQ signal, informing the CPU that it has released the bus.
- 12. The CPU acknowledges control of the bus by deasserting HLDA. After activating the bus control lines (MEMR\_N, MEMW\_N, IOR\_N and IOW\_N) and the address lines, the CPU resumes the execution of instructions.

For a typical bulk transfer, the above process is repeated 64 times, once for each byte. After each byte, the address register in the DMA controller is incremented and the byte counter is decremented.

#### 11.3 DACK-only mode

The DACK-only DMA mode is selected by setting bit DAKOLY in the Hardware Configuration register (see Table 20). The pin functions for this mode are shown in Table 9. A typical example of the ISP1183 in the DACK-only DMA mode is given in Figure 10.

Table 9: DACK-only mode: pin functions

| Symbol | Description     | I/O | Function                                                            |
|--------|-----------------|-----|---------------------------------------------------------------------|
| DREQ   | DMA request     | 0   | ISP1183 requests a DMA transfer                                     |
| DACK   | DMA acknowledge | I   | DMA controller confirms the transfer; also functions as data strobe |
| RD_N   | read strobe     | I   | not used                                                            |
| WR_N   | write strobe    | I   | not used                                                            |

9397 750 11804

#### Low-power USB interface device with DMA

In the DACK-only mode, the ISP1183 uses the DACK signal as data strobe. Input signals RD\_N and WR\_N are ignored. This mode is used in CPU systems that have a single address space for memory and I/O access. Such systems have no separate MEMW\_N and MEMR\_N signals: the RD\_N and WR\_N signals are also used as memory data strobes.



#### 11.4 End-Of-Transfer conditions

#### 11.4.1 Bulk endpoints

A DMA transfer to or from a bulk endpoint can be terminated by any of the following conditions (for bit names, refer to the DMA Configuration register in Table 32):

- The DMA transfer completes as programmed in the DMA Counter register (CNTREN = 1)
- A short packet is received on an enabled OUT endpoint (SHORTP = 1)
- DMA operation is disabled by clearing bit DMAEN.

**DMA Counter register:** An EOT from the DMA Counter register is enabled by setting bit CNTREN in the DMA Configuration register. The ISP1183 has a 16-bit DMA Counter register, which specifies the number of bytes to be transferred. When DMA is enabled (DMAEN = 1), the internal DMA counter is loaded with the value from the DMA Counter register. When the internal counter completes the transfer as programmed in the DMA counter, an EOT condition is generated and the DMA operation stops.

**Short packet:** Normally, the transfer byte count must be set though a control endpoint before any DMA transfer occurs. When a short packet has been enabled as EOT indicator (SHORTP = 1), the transfer size is determined by the presence of a short packet in the data. This mechanism permits the use of a fully autonomous data transfer protocol.

When reading from an OUT endpoint, reception of a short packet at an OUT token will stop the DMA operation after transferring the data bytes of this packet.

## Low-power USB interface device with DMA

Table 10: Summary of EOT conditions for a bulk endpoint

| EOT condition                              | OUT endpoint                                                       | IN endpoint                                                  |
|--------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------|
| DMA Counter register                       | transfer completes as<br>programmed in the DMA<br>Counter register | transfer completes as programmed in the DMA Counter register |
| Short packet                               | short packet is received and transferred                           | counter reaches zero in the middle of the buffer             |
| DMAEN bit in DMA<br>Configuration register | DMAEN = 0 <sup>[1]</sup>                                           | DMAEN = 0[1]                                                 |

<sup>[1]</sup> The DMA transfer stops. No interrupt, however, is generated.

#### 11.4.2 Isochronous endpoints

A DMA transfer to or from an isochronous endpoint can be terminated by any of the following conditions (for bit names refer to the DMA Configuration register in Table 32):

- The DMA transfer completes as programmed in the DMA Counter register (CNTREN = 1)
- DMA operation is disabled by clearing bit DMAEN.

Table 11: Recommended EOT usage for isochronous endpoints

| EOT condition             | OUT endpoint | IN endpoint |
|---------------------------|--------------|-------------|
| DMA Counter register zero | do not use   | preferred   |
| Clear DMAEN bit           | preferred    | do not use  |

#### Low-power USB interface device with DMA

# 12. Suspend and resume

# 12.1 Suspend conditions

The ISP1183 detects a USB suspend status when a constant idle state is present on the USB bus for more than 3 ms.

The bus-powered devices that are suspended must not consume more than 500  $\mu A$  of current. This is achieved by shutting down power to system components or supplying them with a reduced voltage.

The steps leading up to suspend status are as follows:

- 1. On detection of a wakeup-to-suspend transition, the ISP1183 sets bit SUSPND in the Interrupt register. This will generate an interrupt if bit IESUSP in the Interrupt Enable register is set.
- 2. When the firmware detects a suspend condition, it must prepare all system components for the suspend state:
  - a. All signals connected to the ISP1183 must enter appropriate states to meet the power consumption requirements of the suspend state.
  - b. All input pins of the ISP1183 must have a CMOS LOW or HIGH level.
- 3. In the interrupt service routine, the firmware must check the current status of the USB bus. When bit BUSTATUS in the Interrupt register is logic 0, the USB bus has left the suspend mode and the process must be aborted. Otherwise, the next step can be executed.
- To meet the suspend current requirements for a bus-powered device, the internal clocks must be switched off by clearing bit CLKRUN in the Hardware Configuration register.
- 5. When the firmware has set and cleared bit GOSUSP in the Mode register, the ISP1183 enters the suspend state. In powered-off application, the ISP1183 asserts output SUSPEND and switches off the internal clocks after 2 ms.

Figure 11 shows a typical timing diagram.

#### Low-power USB interface device with DMA



#### In Figure 11:

- A: indicates the point at which the USB bus enters the idle state.
- **B**: indicates resume condition, which can be a 20 ms K-state on the USB bus, a HIGH level on pin WAKEUP, or a LOW level on pin CS\_N.
- **C**: indicates remote wake-up. The ISP1183 will drive a K-state on the USB bus for 10 ms after pin WAKEUP goes HIGH or pin CS\_N goes LOW.
- **D**: after detecting the suspend interrupt, set and clear bit GOSUSP in the Mode register.

#### 12.1.1 Powered-off application

Figure 12 shows a typical bus-powered modem application using the ISP1183. The SUSPEND output switches off power to the microcontroller and other external circuits during the suspend state. The ISP1183 is woken up through the USB bus (global resume) or by the ring detection circuit on the telephone line.



9397 750 11804

#### Low-power USB interface device with DMA

#### 12.2 Resume conditions

A wake-up from the suspend state is initiated either by the USB host or by the application:

- **USB host**: drives a K-state on the USB bus (global resume)
- Application: remote wake-up through a HIGH level on input WAKEUP or a LOW level on input CS\_N (if enabled using bit WKUPCS in the Hardware Configuration register). Wake-up on CS\_N will work only if V<sub>BUS</sub> is present.

The steps of a wake-up sequence are as follows:

- 1. The internal oscillator and the PLL multiplier are re-enabled. When stabilized, the clock signals are routed to all internal circuits of the ISP1183.
- The SUSPEND output is deasserted, and bit RESUME in the Interrupt register is set. This will generate an interrupt if bit IERESUME in the Interrupt Enable register is set.
- 3. Maximum 15 ms after starting the wake-up sequence, the ISP1183 resumes its normal functionality.
- 4. In case of a remote wake-up, the ISP1183 drives a K-state on the USB bus for 10 ms.
- 5. Following the deassertion of output SUSPEND, the application restores itself and other system components to the normal operating mode.
- After wake-up, the internal registers of the ISP1183 are write-protected to prevent corruption by inadvertent writing during power-up of external components. The firmware must send an Unlock Device command to the ISP1183 to restore its full functionality. For more details, see Section 13.4.2.

#### 12.3 Control bits in suspend and resume

Table 12: Summary of control bits

| Register         | Bit      | Function                                                                     |
|------------------|----------|------------------------------------------------------------------------------|
| Interrupt        | SUSPND   | a transition from awake to the suspend state was detected                    |
|                  | BUSTATUS | monitors USB bus status (logic 1 = suspend); used when interrupt is serviced |
|                  | RESUME   | a transition from suspend to the resume state was detected                   |
| Interrupt Enable | IESUSP   | enables output INT to signal the suspend state                               |
|                  | IERESUME | enables output INT to signal the resume state                                |
| Mode             | SOFTCT   | enables SoftConnect pull-up resistor to USB bus                              |
|                  | GOSUSP   | a HIGH-to-LOW transition enables the suspend state                           |
| Hardware         | EXTPUL   | selects internal (SoftConnect) or external pull-up resistor                  |
| Configuration    | WKUPCS   | enables wake-up on LOW level of input CS_N                                   |
|                  | PWROFF   | selects powered-off mode during the suspend state                            |
| Unlock           | all      | sending data AA37H unlocks the internal registers for writing after a resume |

#### Low-power USB interface device with DMA

# 13. Commands and registers

The functions and registers of the ISP1183 are accessed using commands, which consist of a command code followed by optional data bytes (read or write action). An overview of the available commands and registers is given in Table 13.

A complete access consists of two phases:

- 1. **Command phase**: when address pin A0 = HIGH, the ISP1183 interprets the data on the lower byte of the bus pins D[7:0] as a command code. Commands without a data phase are immediately executed.
- 2. **Data phase (optional)**: when address pin A0 = LOW, the ISP1183 transfers the data on the bus to or from a register or endpoint FIFO. Multibyte registers are accessed least significant byte or word first.

Table 13: Command and register summary

| Name                                         | Destination                                       | Code<br>(hex) | Transaction           | Reference                 |
|----------------------------------------------|---------------------------------------------------|---------------|-----------------------|---------------------------|
| Initialization commands                      |                                                   |               |                       |                           |
| Write Control OUT Configuration              | Endpoint Configuration register endpoint 0 OUT    | 20            | write 1 byte          | Section 13.1.1 on page 27 |
| Write Control IN Configuration               | Endpoint Configuration register endpoint 0 IN     | 21            | write 1 byte          |                           |
| Write Endpoint n Configuration (n = 1 to 14) | Endpoint Configuration register endpoints 1 to 14 | 22 to 2F      | write 1 byte          |                           |
| Read Control OUT<br>Configuration            | Endpoint Configuration register endpoint 0 OUT    | 30            | read 1 byte           | _                         |
| Read Control IN Configuration                | Endpoint Configuration register endpoint 0 IN     | 31            | read 1 byte           |                           |
| Read Endpoint n Configuration (n = 1 to 14)  | Endpoint Configuration register endpoints 1 to 14 | 32 to 3F      | read 1 byte           |                           |
| Write or read Device Address                 | Address register                                  | B6/B7         | write or read 1 byte  | Section 13.1.2 on page 28 |
| Write or read Mode register                  | Mode register                                     | B8/B9         | write or read 1 byte  | Section 13.1.3 on page 29 |
| Write or read Hardware Configuration         | Hardware Configuration register                   | BA/BB         | write or read 2 bytes | Section 13.1.4 on page 29 |
| Write or read Interrupt Enable register      | Interrupt Enable register                         | C2/C3         | write or read 4 bytes | Section 13.1.5 on page 30 |
| Reset Device                                 | resets all registers                              | F6            | -                     | Section 13.1.6 on page 32 |

# Low-power USB interface device with DMA

 Table 13:
 Command and register summary...continued

| Name                                                    | Destination                                                | Code<br>(hex) | Transaction                         | Reference                 |
|---------------------------------------------------------|------------------------------------------------------------|---------------|-------------------------------------|---------------------------|
| Data flow commands                                      |                                                            |               |                                     |                           |
| Write Control OUT Buffer                                | illegal: endpoint is read-only                             | (00)          | -                                   | Section 13.2.1 on page 32 |
| Write Control IN Buffer                                 | FIFO endpoint 0 IN                                         | 01            | N ≤ 64 bytes                        |                           |
| Write Endpoint n Buffer<br>(n = 1 to 14)                | FIFO endpoints 1 to 14 (IN endpoints only)                 | 02 to 0F      | isochronous:<br>N ≤ 1023 bytes      |                           |
|                                                         |                                                            |               | interrupt or bulk: $N \le 64$ bytes |                           |
| Read Control OUT Buffer                                 | FIFO endpoint 0 OUT                                        | 10            | N ≤ 64 bytes                        |                           |
| Read Control IN Buffer                                  | illegal: endpoint is write-only                            | (11)          | -                                   |                           |
| Read Endpoint n Buffer (n = 1 to 14)                    | FIFO endpoints 1 to 14 (OUT endpoints only)                | 12 to 1F      | isochronous:<br>N ≤ 1023 bytes      |                           |
|                                                         |                                                            |               | interrupt or bulk: $N \le 64$ bytes |                           |
| Stall Control OUT Endpoint                              | Endpoint 0 OUT                                             | 40            | -                                   | Section 13.2.3 on page 34 |
| Stall Control IN Endpoint                               | Endpoint 0 IN                                              | 41            | -                                   |                           |
| Stall Endpoint n (n = 1 to 14)                          | Endpoints 1 to 14                                          | 42 to 4F      | -                                   |                           |
| Read Control OUT Status                                 | Endpoint Status register endpoint 0 OUT                    | 50            | read 1 byte                         | Section 13.2.2 on page 33 |
| Read Control IN Status                                  | Endpoint Status register endpoint 0 IN                     | 51            | read 1 byte                         |                           |
| Read Endpoint n Status<br>(n = 1 to 14)                 | Endpoint Status register n endpoints 1 to 14               | 52 to 5F      | read 1 byte                         |                           |
| Validate Control OUT Buffer                             | illegal: IN endpoints only <sup>[1]</sup>                  | (60)          | -                                   | Section 13.2.4 on page 34 |
| Validate Control IN Buffer                              | FIFO endpoint 0 IN                                         | 61            | -                                   |                           |
| Validate Endpoint n Buffer<br>(n = 1 to 14)             | FIFO endpoints 1 to 14 (IN endpoints only) <sup>[1]</sup>  | 62 to 6F      | -                                   |                           |
| Clear Control OUT Buffer                                | FIFO endpoint 0 OUT                                        | 70            | -                                   | Section 13.2.5 on page 3  |
| Clear Control IN Buffer                                 | illegal <sup>[2]</sup>                                     | (71)          | -                                   |                           |
| Clear Endpoint n Buffer<br>(n = 1 to 14)                | FIFO endpoints 1 to 14 (OUT endpoints only) <sup>[2]</sup> | 72 to 7F      | -                                   |                           |
| Unstall Control OUT Endpoint                            | Endpoint 0 OUT                                             | 80            | -                                   | Section 13.2.3 on page 3  |
| Unstall Control IN Endpoint                             | Endpoint 0 IN                                              | 81            | -                                   |                           |
| Unstall Endpoint n (n = 1 to 14)                        | Endpoints 1 to 14                                          | 82 to 8F      | -                                   |                           |
| Check Control OUT Status <sup>[3]</sup>                 | Endpoint Status Image register endpoint 0 OUT              | D0            | read 1 byte                         | Section 13.2.6 on page 3  |
| Check Control IN Status <sup>[3]</sup>                  | Endpoint Status Image register endpoint 0 IN               | D1            | read 1 byte                         |                           |
| Check Endpoint n Status<br>(n = 1 to 14) <sup>[3]</sup> | Endpoint Status Image register n endpoints 1 to 14         | D2 to DF      | read 1 byte                         |                           |
| Acknowledge Setup                                       | Endpoint 0 IN and OUT                                      | F4            | -                                   | Section 13.2.7 on page 3  |

#### Low-power USB interface device with DMA

 Table 13:
 Command and register summary...continued

| Name                                            | Destination                           | Code<br>(hex) | Transaction           | Reference                 |
|-------------------------------------------------|---------------------------------------|---------------|-----------------------|---------------------------|
| DMA commands                                    |                                       |               |                       |                           |
| Write or read DMA Function and Scratch register | DMA Function and<br>Scratch register  | B2/B3         | write or read 2 bytes | Section 13.3.1 on page 36 |
| Write or read DMA<br>Configuration              | DMA Configuration register            | F0/F1         | write or read 2 bytes | Section 13.3.2 on page 37 |
| Write or read DMA Counter                       | DMA Counter register                  | F2/F3         | write or read 2 bytes | Section 13.3.3 on page 38 |
| General commands                                |                                       |               |                       |                           |
| Read Control OUT Error Code                     | Error Code register endpoint 0 OUT    | A0            | read 1 byte           | Section 13.4.1 on page 38 |
| Read Control IN Error Code                      | Error Code register endpoint 0 IN     | A1            | read 1 byte           |                           |
| Read Endpoint n Error Code (n = 1 to 14)        | Error Code register endpoints 1 to 14 | A2 to AF      | read 1 byte           |                           |
| Unlock Device                                   | all registers with write access       | В0            | write 2 bytes         | Section 13.4.2 on page 39 |
| Read Frame Number                               | Frame Number register                 | B4            | read 1 or 2 bytes     | Section 13.4.3 on page 40 |
| Read Chip ID                                    | Chip ID register                      | B5            | read 2 bytes          | Section 13.4.4 on page 41 |
| Read Interrupt register                         | Interrupt register                    | C0            | read 4 bytes          | Section 13.4.5 on page 41 |

<sup>[1]</sup> Validating an OUT endpoint buffer causes unpredictable behavior of the ISP1183.

#### 13.1 Initialization commands

Initialization commands are used during the enumeration process of the USB network. These commands are used to configure and enable the embedded endpoints. They also set the USB assigned address of the ISP1183 and perform device reset.

#### 13.1.1 Endpoint Configuration register (R/W: 30H–3FH/20H–2FH)

This command accesses the Endpoint Configuration register (ECR) of the target endpoint. It defines the endpoint type (isochronous or bulk/interrupt), direction (OUT/IN), FIFO size and buffering scheme. It also enables the endpoint FIFO. The register bit allocation is shown in Table 14. A bus reset will disable all endpoints.

The allocation of FIFO memory takes place only after **all** 16 endpoints have been configured in sequence (from endpoint 0 OUT to endpoint 14). Although the control endpoints have fixed configurations, they must be included in the initialization sequence and configured with their default values (see Table 4). Automatic FIFO allocation starts when endpoint 14 is configured.

**Remark:** If any change is made to an endpoint configuration that affects the allocated memory (size, enable/disable), the FIFO memory contents of **all** endpoints become invalid. Therefore, all valid data must be removed from enabled endpoints before changing the configuration.

Code (hex): 20 to 2F — write (control OUT, control IN, endpoints 1 to 14)

<sup>[2]</sup> Clearing an IN endpoint buffer causes unpredictable behavior of the ISP1183.

<sup>[3]</sup> Reads a copy of the Status register: executing this command does not clear any status bits or interrupt bits.

#### Low-power USB interface device with DMA

Code (hex): 30 to 3F — read (control OUT, control IN, endpoints 1 to 14)

Transaction — write or read 1 byte

Table 14: Endpoint Configuration register: bit allocation

| Bit                     | 7      | 6     | 5      | 4      | 3   | 2    | 1      | 0   |
|-------------------------|--------|-------|--------|--------|-----|------|--------|-----|
| Symbol                  | FIFOEN | EPDIR | DBLBUF | FFOISO |     | FFOS | Z[3:0] |     |
| Reset <sup>[1][2]</sup> | 0      | 0     | 0      | 0      | 0   | 0    | 0      | 0   |
| Access                  | R/W    | R/W   | R/W    | R/W    | R/W | R/W  | R/W    | R/W |

<sup>[1]</sup> The reset value of the control OUT endpoint is fixed as 0x83 for the Endpoint Configuration register.

Table 15: Endpoint Configuration register: bit description

| Bit    | Symbol     | Description                                                                                                                     |
|--------|------------|---------------------------------------------------------------------------------------------------------------------------------|
| 7      | FIFOEN     | Logic 1 indicates an enabled FIFO with allocated memory. Logic 0 indicates a disabled FIFO (no bytes allocated).                |
| 6      | EPDIR      | This bit defines the endpoint direction (0 = OUT, 1 = IN). It also determines the DMA transfer direction (0 = read, 1 = write). |
| 5      | DBLBUF     | Logic 1 indicates that this endpoint has double buffering.                                                                      |
| 4      | FFOISO     | Logic 1 indicates an isochronous endpoint. Logic 0 indicates a bulk or interrupt endpoint.                                      |
| 3 to 0 | FFOSZ[3:0] | This field specifies the FIFO size according to Table 5.                                                                        |

#### 13.1.2 Address register (R/W: B7H/B6H)

This command sets the USB assigned address in the Address register and enables the USB device. The Address register bit allocation is shown in Table 16.

A USB bus reset sets the device address to 00H (internally) and enables the device. The value of the Address register (accessible by the microcontroller) is not altered by the bus reset. In response to the standard USB request (Set Address), the firmware must issue a Write Device Address command, followed by sending an empty packet to the host. The **new** device address is activated when the host acknowledges the empty packet.

Code (hex): B6/B7 — write or read Address register

**Transaction** — write or read 1 byte

Table 16: Address register: bit allocation

| Bit    | 7     | 6           | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-------|-------------|-----|-----|-----|-----|-----|-----|
| Symbol | DEVEN | DEVADR[6:0] |     |     |     |     |     |     |
| Reset  | 0     | 0           | 0   | 0   | 0   | 0   | 0   | 0   |
| Access | R/W   | R/W         | R/W | R/W | R/W | R/W | R/W | R/W |

Table 17: Address register: bit description

| Bit    | Symbol      | Description                                  |
|--------|-------------|----------------------------------------------|
| 7      | DEVEN       | Logic 1 enables the device.                  |
| 6 to 0 | DEVADR[6:0] | This field specifies the USB device address. |

<sup>[2]</sup> The reset value of the control IN endpoint is fixed as 0xC3 for the Endpoint Configuration register.

#### Low-power USB interface device with DMA

#### 13.1.3 Mode register (R/W: B9H/B8H)

This command accesses the ISP1183 Mode register, which consists of 1 byte (bit allocation: see Table 18). In the 16-bit bus mode, the upper byte is ignored.

The Mode register controls the DMA bus width, resume and suspend modes, interrupt activity and SoftConnect operation. It can be used to enable debug mode, in which all errors and Not Acknowledge (NAK) conditions will generate an interrupt.

Code (hex): B8/B9 — write or read Mode register

Transaction — write or read 1 byte

Table 18: Mode register: bit allocation

| Bit    | 7        | 6        | 5      | 4        | 3      | 2      | 1        | 0      |
|--------|----------|----------|--------|----------|--------|--------|----------|--------|
| Symbol | reserved | reserved | GOSUSP | reserved | INTENA | DBGMOD | reserved | SOFTCT |
| Reset  | 0[1]     | 0        | 0      | 0        | 0[1]   | 0[1]   | 0[1]     | 0[1]   |
| Access | R/W      | R/W      | R/W    | R/W      | R/W    | R/W    | R/W      | R/W    |

#### [1] Unchanged by a bus reset.

Table 19: Mode register: bit description

|     | mode regiote | . bit description                                                                                                                                                                                                                                                            |  |  |  |  |
|-----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit | Symbol       | Description                                                                                                                                                                                                                                                                  |  |  |  |  |
| 7   | reserved     | This bit should be always written as logic 0.                                                                                                                                                                                                                                |  |  |  |  |
| 6   | -            | reserved                                                                                                                                                                                                                                                                     |  |  |  |  |
| 5   | GOSUSP       | Writing logic 1 followed by logic 0 will activate the suspend mode.                                                                                                                                                                                                          |  |  |  |  |
| 4   | -            | reserved                                                                                                                                                                                                                                                                     |  |  |  |  |
| 3   | INTENA       | Logic 1 enables all interrupts. Bus reset value: unchanged.                                                                                                                                                                                                                  |  |  |  |  |
| 2   | DBGMOD       | Logic 1 enables the debug mode, in which all NAKs and errors will generate an interrupt. Logic 0 selects normal operation, in which interrupts are generated on every ACK (bulk endpoints) or after every data transfer (isochronous endpoints). Bus reset value: unchanged. |  |  |  |  |
| 1   | -            | reserved                                                                                                                                                                                                                                                                     |  |  |  |  |
| 0   | SOFTCT       | Logic 1 enables SoftConnect (see Section 8.4). This bit is ignored if EXTPUL = 1 in the Hardware Configuration register (see Table 20). Bus reset value: unchanged.                                                                                                          |  |  |  |  |

#### 13.1.4 Hardware Configuration register (R/W: BBH/BAH)

This command accesses the Hardware Configuration register that consists of 2 bytes. The first (lower) byte contains the device configuration and control values, the second (upper) byte holds the clock control bits and the clock division factor. The bit allocation is given in Table 20. A bus reset will not change any of the programmed bit values.

The Hardware Configuration register controls the connection to the USB bus, clock activity and power supply during the suspend state, output clock frequency, DMA operating mode and pin configurations (polarity, signaling mode).

**Code (hex): BA/BB** — write or read Hardware Configuration register **Transaction** — write or read 2 bytes

## Low-power USB interface device with DMA

| Table 20: Hardware Configuration register: bit allocation | Table 20: | Hardware | Configuration re- | gister: bit allocation |
|-----------------------------------------------------------|-----------|----------|-------------------|------------------------|
|-----------------------------------------------------------|-----------|----------|-------------------|------------------------|

| Bit    | 15       | 14     | 13       | 12       | 11     | 10       | 9      | 8        |
|--------|----------|--------|----------|----------|--------|----------|--------|----------|
| Symbol | reserved | EXTPUL | reserved | CLKRUN   |        | rese     | rved   |          |
| Reset  | 0        | 0      | 1        | 0        | 0      | 0        | 1      | 1        |
| Access | R/W      | R/W    | R/W      | R/W      | R/W    | R/W      | R/W    | R/W      |
| Bit    | 7        | 6      | 5        | 4        | 3      | 2        | 1      | 0        |
| Symbol | DAKOLY   | DRQPOL | DAKPOL   | reserved | WKUPCS | reserved | INTLVL | reserved |
| Reset  | 0        | 1      | 0        | 0        | 0      | 1        | 0      | 0        |
| Access | R/W      | R/W    | R/W      | R/W      | R/W    | R/W      | R/W    | R/W      |

Table 21: Hardware Configuration register: bit description

| Table 21: | Hardware Co | infiguration register: bit description                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit       | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15        | -           | reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14        | EXTPUL      | Logic 1 indicates that an external 1.5 k $\Omega$ pull-up resistor is used on pin DP and that SoftConnect is not used. Bus reset value: unchanged.                                                                                                                                                                                                                                                                              |
| 13        | -           | reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12        | CLKRUN      | Logic 1 indicates that the internal clocks are always running, even during the suspend state. Logic 0 switches off the internal oscillator and PLL, when they are not needed. During the suspend state, this bit must be made logic 0 to meet the suspend current requirements. The clock is stopped after a delay of approximately 2 ms, following the setting of bit GOSUSP in the Mode register. Bus reset value: unchanged. |
| 11 to 8   | -           | reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7         | DAKOLY      | Logic 1 selects the DACK-only DMA mode. Logic 0 selects the 8237 compatible DMA mode. Bus reset value: unchanged.                                                                                                                                                                                                                                                                                                               |
| 6         | DRQPOL      | Selects DREQ signal polarity (0 = active LOW, 1 = active HIGH). Bus reset value: unchanged.                                                                                                                                                                                                                                                                                                                                     |
| 5         | DAKPOL      | Selects DACK signal polarity (0 = active LOW, 1 = active HIGH). Bus reset value: unchanged.                                                                                                                                                                                                                                                                                                                                     |
| 4         | reserved    | This bit should be always written as logic 0.                                                                                                                                                                                                                                                                                                                                                                                   |
| 3         | WKUPCS      | Logic 1 enables remote wake-up through a LOW level on input CS_N (For wake-up on CS_N to work, V <sub>BUS</sub> must be present). Bus reset value: unchanged.                                                                                                                                                                                                                                                                   |
| 2         | -           | reserved                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1         | INTLVL      | Selects the interrupt signaling mode on output INT (0 = level, 1 = pulsed). In the pulsed mode, an interrupt produces 166 ns pulse. For details, see Section 12. Bus reset value: unchanged.                                                                                                                                                                                                                                    |
| 0         | reserved    | This bit should be always written as logic 0.                                                                                                                                                                                                                                                                                                                                                                                   |
|           |             |                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# 13.1.5 Interrupt Enable register (R/W: C3H/C2H)

This command individually enables or disables interrupts from all endpoints, as well as interrupts caused by events on the USB bus (SOF, SOF lost, EOT, suspend, resume, reset). A bus reset will not change any of the programmed bit values.

The command accesses the Interrupt Enable register that consists of 4 bytes. The bit allocation is given in Table 22.

# Low-power USB interface device with DMA

Code (hex): C2/C3 — write or read Interrupt Enable register

Transaction — write or read 4 bytes

Table 22: Interrupt Enable register: bit allocation

| Bit    | 31       | 30       | 29     | 28    | 27    | 26     | 25     | 24      |
|--------|----------|----------|--------|-------|-------|--------|--------|---------|
| Symbol |          |          |        | rese  | rved  |        |        |         |
| Reset  | 0        | 0        | 0      | 0     | 0     | 0      | 0      | 0       |
| Access | R/W      | R/W      | R/W    | R/W   | R/W   | R/W    | R/W    | R/W     |
| Bit    | 23       | 22       | 21     | 20    | 19    | 18     | 17     | 16      |
| Symbol | IEP14    | IEP13    | IEP12  | IEP11 | IEP10 | IEP9   | IEP8   | IEP7    |
| Reset  | 0        | 0        | 0      | 0     | 0     | 0      | 0      | 0       |
| Access | R/W      | R/W      | R/W    | R/W   | R/W   | R/W    | R/W    | R/W     |
| Bit    | 15       | 14       | 13     | 12    | 11    | 10     | 9      | 8       |
| Symbol | IEP6     | IEP5     | IEP4   | IEP3  | IEP2  | IEP1   | IEP0IN | IEP0OUT |
| Reset  | 0        | 0        | 0      | 0     | 0     | 0      | 0      | 0       |
| Access | R/W      | R/W      | R/W    | R/W   | R/W   | R/W    | R/W    | R/W     |
| Bit    | 7        | 6        | 5      | 4     | 3     | 2      | 1      | 0       |
| Symbol | reserved | SP_IEEOT | IEPSOF | IESOF | IEEOT | IESUSP | IERESM | IERST   |
| Reset  | 0        | 0        | 0      | 0     | 0     | 0      | 0      | 0       |
| Access | R/W      | R/W      | R/W    | R/W   | R/W   | R/W    | R/W    | R/W     |

Table 23: Interrupt Enable register: bit description

| Bit      | Symbol   | Description                                                 |
|----------|----------|-------------------------------------------------------------|
| 31 to 24 | -        | reserved; must write logic 0                                |
| 23       | IEP14    | Logic 1 enables interrupts from endpoint 14.                |
| 22       | IEP13    | Logic 1 enables interrupts from endpoint 13.                |
| 21       | IEP12    | Logic 1 enables interrupts from endpoint 12.                |
| 20       | IEP11    | Logic 1 enables interrupts from endpoint 11.                |
| 19       | IEP10    | Logic 1 enables interrupts from endpoint 10.                |
| 18       | IEP9     | Logic 1 enables interrupts from endpoint 9.                 |
| 17       | IEP8     | Logic 1 enables interrupts from endpoint 8.                 |
| 16       | IEP7     | Logic 1 enables interrupts from endpoint 7.                 |
| 15       | IEP6     | Logic 1 enables interrupts from endpoint 6.                 |
| 14       | IEP5     | Logic 1 enables interrupts from endpoint 5.                 |
| 13       | IEP4     | Logic 1 enables interrupts from endpoint 4.                 |
| 12       | IEP3     | Logic 1 enables interrupts from endpoint 3.                 |
| 11       | IEP2     | Logic 1 enables interrupts from endpoint 2.                 |
| 10       | IEP1     | Logic 1 enables interrupts from endpoint 1.                 |
| 9        | IEP0IN   | Logic 1 enables interrupts from the control IN endpoint.    |
| 8        | IEP0OUT  | Logic 1 enables interrupts from the control OUT endpoint.   |
| 7        | -        | reserved                                                    |
| 6        | SP_IEEOT | Logic 1 enables interrupt on detection of a short packet.   |
| 5        | IEPSOF   | Logic 1 enables 1 ms interrupts on detection of Pseudo SOF. |
| 4        | IESOF    | Logic 1 enables interrupt on SOF detection.                 |

#### Low-power USB interface device with DMA

Table 23: Interrupt Enable register: bit description...continued

| Bit | Symbol | Description                                                |
|-----|--------|------------------------------------------------------------|
| 3   | IEEOT  | Logic 1 enables interrupt on EOT detection.                |
| 2   | IESUSP | Logic 1 enables interrupt on detection of a suspend state. |
| 1   | IERESM | Logic 1 enables interrupt on detection of a resume state.  |
| 0   | IERST  | Logic 1 enables interrupt on detection of a bus reset.     |

#### 13.1.6 Reset Device (F6H)

This command resets the ISP1183 in the same way as an external hardware reset through input RESET\_N. All registers are initialized to their reset values.

Code (hex): F6 — reset the device

Transaction — none

#### 13.2 Data flow commands

Data flow commands are used to manage the data transmission between USB endpoints and the system microcontroller. Much of the data flow is initiated through an interrupt to the microcontroller. The data flow commands are used to access the endpoints and determine whether the endpoint FIFOs contain valid data.

**Remark:** The IN buffer of an endpoint contains input data **for** the host. The OUT buffer receives output data **from** the host.

## 13.2.1 Endpoint Buffer (R/W: 10H, 12H–1FH/01H–0FH)

This command accesses endpoint FIFO buffers for reading or writing. First, the buffer pointer is reset to the beginning of the buffer. Following the command, a maximum of (N+2) bytes can be written or read, N representing the size of the endpoint buffer. After each read or write action, the buffer pointer is automatically incremented by one (8-bit bus width).

In DMA access, the first two bytes (the packet length) are skipped: transfers start at the third byte of the endpoint buffer. When reading, the ISP1183 can detect the last byte through the EOP condition. When writing to a bulk or interrupt endpoint, the endpoint buffer must be completely filled before sending data to the host.

**Remark:** Reading data after a Write Endpoint Buffer command or writing data after a Read Endpoint Buffer command data will cause unpredictable behavior of the ISP1183.

Code (hex): 01 to 0F — write (control IN, endpoints 1 to 14)

Code (hex): 10, 12 to 1F — read (control OUT, endpoints 1 to 14)

**Transaction** — write or read maximum (N + 2) bytes (isochronous endpoint:  $N \le 1023$ , bulk or interrupt endpoint:  $N \le 64$ )

The data in the endpoint FIFO must be organized as shown in Table 24. Examples of endpoint FIFO access are given in Table 25.

#### Low-power USB interface device with DMA

**Table 24: Endpoint FIFO organization** 

| Byte # (8-bit bus) | Description                |
|--------------------|----------------------------|
| 0                  | packet length (lower byte) |
| 1                  | packet length (upper byte) |
| 2                  | data byte 1                |
| 3                  | data byte 2                |
| :                  | :                          |
| (N + 1)            | data byte N                |

Table 25: Example of endpoint FIFO access

| A0   | Phase   | Bus lines | Byte # | Description                |
|------|---------|-----------|--------|----------------------------|
| HIGH | command | D[7:0]    | -      | command code (00H to 1FH)  |
| LOW  | data    | D[7:0]    | 0      | packet length (lower byte) |
| LOW  | data    | D[7:0]    | 1      | packet length (upper byte) |
| LOW  | data    | D[7:0]    | 2      | data byte 1                |
| LOW  | data    | D[7:0]    | 3      | data byte 2                |
| LOW  | data    | D[7:0]    | 4      | data byte 3                |
| LOW  | data    | D[7:0]    | 5      | data byte 4                |
| :    | :       | :         | :      | :                          |

**Remark:** There is no protection against writing or reading past a buffer's boundary, against writing into an OUT buffer, or reading from an IN buffer. Any of these actions could cause an incorrect operation. Data residing in an OUT buffer is meaningful only after a successful transaction. Exception: during DMA access of a double-buffered endpoint, the buffer pointer automatically points to the secondary buffer after reaching the end of the primary buffer.

# 13.2.2 Endpoint Status register (R: 50H-5FH)

This command reads the status of an endpoint FIFO. The command accesses the Endpoint Status register, the bit allocation of which is shown in Table 26. Reading the Endpoint Status register will clear the interrupt bit set for the corresponding endpoint in the Interrupt register (see Table 46).

All bits of the Endpoint Status register are read-only. Bit EPSTAL is controlled by the Stall or Unstall commands and by the reception of a SETUP token (see Section 13.2.3).

Code (hex): 50 to 5F — read (control OUT, control IN, endpoints 1 to 14)

Transaction — read 1 byte

Table 26: Endpoint Status register: bit allocation

| Bit    | 7      | 6       | 5       | 4        | 3             | 2      | 1      | 0        |
|--------|--------|---------|---------|----------|---------------|--------|--------|----------|
| Symbol | EPSTAL | EPFULL1 | EPFULL0 | DATA_PID | OVER<br>WRITE | SETUPT | CPUBUF | reserved |
| Reset  | 0      | 0       | 0       | 0        | 0             | 0      | 0      | 0        |
| Access | R      | R       | R       | R        | R             | R      | R      | R        |

#### Low-power USB interface device with DMA

|     | <u> </u>  |                                                                                                                                                                                                                                                               |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Symbol    | Description                                                                                                                                                                                                                                                   |
| 7   | EPSTAL    | This bit indicates whether the endpoint is stalled or not $(1 = \text{stalled}, 0 = \text{not stalled}).$                                                                                                                                                     |
|     |           | Set by a Stall Endpoint command. Cleared by an Unstall Endpoint command. The endpoint is automatically unstalled on reception of a SETUP token.                                                                                                               |
| 6   | EPFULL1   | Logic 1 indicates that the secondary endpoint buffer is full.                                                                                                                                                                                                 |
| 5   | EPFULL0   | Logic 1 indicates that the primary endpoint buffer is full.                                                                                                                                                                                                   |
| 4   | DATA_PID  | This bit indicates the data PID of the next packet (0 = DATA0 PID, 1 = DATA1 PID).                                                                                                                                                                            |
| 3   | OVERWRITE | This bit is set by hardware. Logic 1 indicates that a new Setup packet has overwritten the previous setup information, before it was acknowledged or before the endpoint was stalled. This bit is cleared by reading, if writing the setup data has finished. |
|     |           | Firmware must check this bit before sending an Acknowledge Setup command or stalling the endpoint. On reading logic 1, the firmware must stop ongoing setup actions and wait for a new Setup packet.                                                          |
| 2   | SETUPT    | Logic 1 indicates that the buffer contains a Setup packet.                                                                                                                                                                                                    |
| 1   | CPUBUF    | This bit indicates which buffer is currently selected for CPU access (0 = primary buffer, 1 = secondary buffer).                                                                                                                                              |
| 0   | -         | reserved                                                                                                                                                                                                                                                      |
|     |           |                                                                                                                                                                                                                                                               |

#### 13.2.3 Stall or Unstall Endpoint (40H-4FH/80H-8FH)

These commands are used to stall or unstall an endpoint. The commands modify the content of the Endpoint Status register (see Table 26).

A stalled control endpoint is automatically unstalled when it receives a SETUP token, regardless of the packet content. If the endpoint should stay in its stalled state, the microcontroller can restall it with the Stall Endpoint command.

When a stalled endpoint is unstalled (either by the Unstall Endpoint command or by receiving a SETUP token), it is also reinitialized. This flushes the buffer: if it is an OUT buffer, it waits for a DATA 0 PID; if it is an IN buffer, it writes a DATA 0 PID.

Code (hex): 40 to 4F — stall (control OUT, control IN, endpoints 1 to 14)

Code (hex): 80 to 8F — unstall (control OUT, control IN, endpoints 1 to 14)

Transaction — none

**Remark:** When unstalling a stalled endpoint, issue the unstall command two times. The first unstall command will update the Endpoint Status register in RAM. The second unstall command will reset the buffer pointers.

#### 13.2.4 Validate Endpoint Buffer (61H-6FH)

This command signals the presence of valid data for transmission to the USB host, by setting the Buffer Full flag of the selected IN endpoint. This indicates that the data in the buffer is valid and can be sent to the host, when the next IN token is received. For a double-buffered endpoint, this command switches the current FIFO for CPU access.

#### Low-power USB interface device with DMA

**Remark:** For special aspects of the control IN endpoint, see Section 10.5.

Code (hex): 61 to 6F — validate endpoint buffer (control IN, endpoints 1 to 14)

Transaction — none

#### 13.2.5 Clear Endpoint Buffer (70H, 72H–7FH)

This command unlocks and clears the buffer of the selected OUT endpoint, allowing the reception of new packets. Reception of a complete packet causes the Buffer Full flag of an OUT endpoint to be set. Any subsequent packets are refused by returning a NAK condition, until the buffer is unlocked using this command. For a double-buffered endpoint, this command switches the current FIFO for CPU access.

**Remark:** For special aspects of the control OUT endpoint, see Section 10.5.

Code (hex): 70, 72 to 7F — clear endpoint buffer (control OUT, endpoints 1 to 14)

Transaction — none

#### 13.2.6 Check Endpoint Status (D0H-DFH)

This command checks the status of the selected endpoint FIFO without clearing any status or interrupt bits. The command accesses the Endpoint Status Image register, which contains a copy of the Endpoint Status register. The bit allocation of the Endpoint Status Image register is shown in Table 28.

Code (hex): D0 to DF — check status (control OUT, control IN, endpoints 1 to 14)

**Transaction** — write or read 1 byte

Table 28: Endpoint Status Image register: bit allocation

| Bit    | 7      | 6       | 5       | 4        | 3             | 2      | 1      | 0        |
|--------|--------|---------|---------|----------|---------------|--------|--------|----------|
| Symbol | EPSTAL | EPFULL1 | EPFULL0 | DATA_PID | OVER<br>WRITE | SETUPT | CPUBUF | reserved |
| Reset  | 0      | 0       | 0       | 0        | 0             | 0      | 0      | 0        |
| Access | R      | R       | R       | R        | R             | R      | R      | R        |

Table 29: Endpoint Status Image register: bit description

| Bit | Symbol   | Description                                                                                               |
|-----|----------|-----------------------------------------------------------------------------------------------------------|
| 7   | EPSTAL   | This bit indicates whether the endpoint is stalled or not $(1 = \text{stalled}, 0 = \text{not stalled}).$ |
| 6   | EPFULL1  | Logic 1 indicates that the secondary endpoint buffer is full.                                             |
| 5   | EPFULL0  | Logic 1 indicates that the primary endpoint buffer is full.                                               |
| 4   | DATA_PID | This bit indicates the data PID of the next packet (0 = DATA0 PID, 1 = DATA1 PID).                        |

#### Low-power USB interface device with DMA

Table 29: Endpoint Status Image register: bit description...continued

| Bit | Symbol    | Description                                                                                                                                                                                                                                                   |  |  |  |
|-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 3   | OVERWRITE | This bit is set by hardware. Logic 1 indicates that a new Setup packet has overwritten the previous setup information, before it was acknowledged or before the endpoint was stalled. This bit is cleared by reading, if writing the setup data has finished. |  |  |  |
|     |           | Firmware must check this bit before sending an Acknowledge Setup command or stalling the endpoint. On reading logic 1, the firmware must stop ongoing setup actions and wait for a new Setup packet.                                                          |  |  |  |
| 2   | SETUPT    | Logic 1 indicates that the buffer contains a Setup packet.                                                                                                                                                                                                    |  |  |  |
| 1   | CPUBUF    | This bit indicates which buffer is currently selected for CPU access (0 = primary buffer, 1 = secondary buffer).                                                                                                                                              |  |  |  |
| 0   | -         | reserved                                                                                                                                                                                                                                                      |  |  |  |

#### 13.2.7 Acknowledge Setup (F4H)

This command acknowledges to the host that a SETUP packet was received. The arrival of a SETUP packet disables the Validate Buffer and Clear Buffer commands for the control IN and OUT endpoints. The microcontroller needs to re-enable these commands by sending an Acknowledge Setup command, see Section 10.5.

Code (hex): F4 — acknowledge setup

Transaction — none

#### 13.3 DMA commands

#### 13.3.1 DMA Function and Scratch register (R/W: B3H/B2H)

This command accesses the 16-bit DMA Function and Scratch register, which can be used by the firmware to save and restore information. For example, the device status before powering down in the suspend state. The register bit allocation is given in Table 30.

Code (hex): B2/B3 — write or read DMA Function and Scratch register

Transaction — write or read 2 bytes

Table 30: DMA Function and Scratch register: bit allocation

| Bit    | 15         | 14       | 13  | 12         | 11  | 10  | 9   | 8   |  |  |
|--------|------------|----------|-----|------------|-----|-----|-----|-----|--|--|
| Symbol | DMAEN      | reserved |     | SFIRH[4:0] |     |     |     |     |  |  |
| Reset  | 0          | 0        | 0   | 0          | 0   | 0   | 0   | 0   |  |  |
| Access | R/W        | R/W      | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |
| Bit    | 7          | 6        | 5   | 4          | 3   | 2   | 1   | 0   |  |  |
| Symbol | SFIRL[7:0] |          |     |            |     |     |     |     |  |  |
| Reset  | 0          | 0        | 0   | 0          | 0   | 0   | 0   | 0   |  |  |
| Access | R/W        | R/W      | R/W | R/W        | R/W | R/W | R/W | R/W |  |  |

#### Low-power USB interface device with DMA

Table 31: DMA Function and Scratch register: bit description

| Bit      | Symbol     | Description                              |
|----------|------------|------------------------------------------|
| 15       | DMAEN      | Writing logic 1 enables DMA function.    |
| 14 to 13 | -          | reserved; must be logic 0                |
| 12 to 8  | SFIRH[4:0] | Scratch Information register (high byte) |
| 7 to 0   | SFIRL[7:0] | Scratch Information register (low byte)  |

#### 13.3.2 DMA Configuration register (R/W: F1H/F0H)

This command defines the DMA configuration of the ISP1183 and enables or disables DMA transfers. The command accesses the DMA Configuration register, which consists of 2 bytes. The bit allocation is given in Table 32. A bus reset will clear bit DMAEN (DMA disabled), all other bits remain unchanged.

Code (hex): F0/F1 — write or read DMA Configuration

Transaction — write or read 2 bytes

Table 32: DMA Configuration register: bit allocation

| Bit    | 15         | 14     | 13   | 12   | 11           | 10                 | 9    | 8       |
|--------|------------|--------|------|------|--------------|--------------------|------|---------|
| Symbol | CNTREN     | SHORTP |      |      | rese         | erved              |      |         |
| Reset  | 0[1]       | 0[1]   | 0[1] | 0[1] | 0[1]         | O <mark>[1]</mark> | 0[1] | 0[1]    |
| Access | R/W        | R/W    | R/W  | R/W  | R/W          | R/W                | R/W  | R/W     |
| Bit    | 7          | 6      | 5    | 4    | 3            | 2                  | 1    | 0       |
| Symbol | EPDIX[3:0] |        |      |      | DMA<br>START | reserved           | BURS | TL[1:0] |
| Reset  | 0[1]       | 0[1]   | 0[1] | 0[1] | 0            | 0                  | 0[1] | 0[1]    |
| Access | R/W        | R/W    | R/W  | R/W  | R/W          | R/W                | R/W  | R/W     |

<sup>[1]</sup> Unchanged by a bus reset.

Table 33: DMA Configuration register: bit description

| Bit     | Symbol     | Description                                                                                                                                                                                                                    |
|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15      | CNTREN     | Logic 1 enables the generation of an EOT condition, when the DMA Counter register reaches zero. Bus reset value: unchanged.                                                                                                    |
| 14      | SHORTP     | Logic 1 enables the short or empty packet mode. When receiving (OUT endpoint) a short or empty packet, an EOT condition is generated. When transmitting (IN endpoint), this bit should be cleared. Bus reset value: unchanged. |
| 13 to 8 | -          | reserved                                                                                                                                                                                                                       |
| 7 to 4  | EPDIX[3:0] | Indicates the destination endpoint for DMA, see Table 7.                                                                                                                                                                       |

### Low-power USB interface device with DMA

Table 33: DMA Configuration register: bit description...continued

| Bit    | Symbol      | Description                                                                                                                                                                                                       |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3      | DMASTART    | Writing logic 1 starts DMA transfer. Logic 0 forces the end of an ongoing DMA transfer. Reading this bit indicates whether DMA is started (0 = DMA stopped, 1 = DMA started). This bit is cleared by a bus reset. |
| 2      | -           | reserved                                                                                                                                                                                                          |
| 1 to 0 | BURSTL[1:0] | Selects the DMA burst length:                                                                                                                                                                                     |
|        |             | 00 — single-cycle mode (1 byte)                                                                                                                                                                                   |
|        |             | 01 — burst mode (4 bytes)                                                                                                                                                                                         |
|        |             | 10 — burst mode (8 bytes)                                                                                                                                                                                         |
|        |             | 11 — burst mode (16 bytes).                                                                                                                                                                                       |
|        |             | Bus reset value: unchanged.                                                                                                                                                                                       |

#### 13.3.3 DMA Counter register (R/W: F3H/F2H)

This command accesses the DMA Counter register, which consists of 2 bytes. The bit allocation is given in Table 34. Writing to the register sets the number of bytes for a DMA transfer. Reading the register returns the number of remaining bytes in the current transfer. A bus reset will not change the programmed bit values.

The internal DMA counter is automatically reloaded from the DMA Counter register when DMA is re-enabled (DMAEN = 1). For more details, see Section 13.3.2.

Code (hex): F2/F3 — write or read DMA Counter register

**Transaction** — write or read 2 bytes

Table 34: DMA Counter register: bit allocation

| Bit    | 15  | 14  | 13  | 12   | 11      | 10  | 9   | 8   |
|--------|-----|-----|-----|------|---------|-----|-----|-----|
| Symbol |     |     |     | DMAC | RH[7:0] |     |     |     |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
| Bit    | 7   | 6   | 5   | 4    | 3       | 2   | 1   | 0   |
| Symbol |     |     |     | DMAC | RL[7:0] |     |     |     |
| Reset  | 0   | 0   | 0   | 0    | 0       | 0   | 0   | 0   |
| Access | R/W | R/W | R/W | R/W  | R/W     | R/W | R/W | R/W |
|        |     |     |     |      |         |     |     |     |

Table 35: DMA Counter register: bit description

| Bit     | Symbol      | Description                      |
|---------|-------------|----------------------------------|
| 15 to 8 | DMACRH[7:0] | DMA Counter register (high byte) |
| 7 to 0  | DMACRL[7:0] | DMA Counter register (low byte)  |

## 13.4 General commands

#### 13.4.1 Endpoint Error Code (R: A0H-AFH)

This command returns the status of the last transaction of the selected endpoint, as stored in the Error Code register. Each new transaction overwrites the previous status information. The bit allocation of the Error Code register is shown in Table 36.

#### Low-power USB interface device with DMA

Code (hex): A0 to AF — read error code (control OUT, control IN, endpoints 1 to 14)

Transaction — read 1 byte

Table 36: Error Code register: bit allocation

| Bit    | 7      | 6      | 5        | 4 | 3    | 2      | 1 | 0    |
|--------|--------|--------|----------|---|------|--------|---|------|
| Symbol | UNREAD | DATA01 | reserved |   | ERRC | R[3:0] |   | RTOK |
| Reset  | 0      | 0      | 0        | 0 | 0    | 0      | 0 | 0    |
| Access | R      | R      | R        | R | R    | R      | R | R    |

Table 37: Error Code register: bit description

| Bit    | Symbol     | Description                                                                                                             |
|--------|------------|-------------------------------------------------------------------------------------------------------------------------|
| 7      | UNREAD     | Logic 1 indicates that a new event occurred before the previous status was read.                                        |
| 6      | DATA01     | This bit indicates the PID type of the last successfully received or transmitted packet (0 = DATA0 PID, 1 = DATA1 PID). |
| 5      | -          | reserved                                                                                                                |
| 4 to 1 | ERROR[3:0] | Error code. For error description, see Table 38.                                                                        |
| 0      | RTOK       | Logic 1 indicates that data was successfully received or transmitted.                                                   |

**Table 38: Transaction error codes** 

| Error code (binary) | Description                                                                                                                       |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| 0000                | no error                                                                                                                          |
| 0001                | PID encoding error; bits 7 to 4 are not the inverse of bits 3 to 0                                                                |
| 0010                | PID unknown; encoding is valid, but PID does not exist                                                                            |
| 0011                | unexpected packet; packet is not of the expected type (token, data, or acknowledge), or is a SETUP token to a noncontrol endpoint |
| 0100                | token CRC error                                                                                                                   |
| 0101                | data CRC error                                                                                                                    |
| 0110                | timeout error                                                                                                                     |
| 0111                | babble error                                                                                                                      |
| 1000                | unexpected end-of-packet                                                                                                          |
| 1001                | sent or received NAK (Not AcKnowledge)                                                                                            |
| 1010                | sent Stall; a token was received, but the endpoint was stalled                                                                    |
| 1011                | overflow; the received packet was larger than the available buffer space                                                          |
| 1100                | sent empty packet (ISO only)                                                                                                      |
| 1101                | bit stuffing error                                                                                                                |
| 1110                | sync error                                                                                                                        |
| 1111                | wrong (unexpected) toggle bit in DATA PID; data was ignored                                                                       |

#### 13.4.2 Unlock Device (B0H)

This command unlocks the ISP1183 from write-protection mode after a resume. In the suspend state, all registers and FIFOs are write-protected to prevent data corruption by external devices during a resume. Also, the register access for reading is possible only after the Unlock Device command is executed.

#### Low-power USB interface device with DMA

After waking up from the suspend state, the firmware must unlock the registers and FIFOs using this command, by writing the unlock code (AA37H) into the Lock register (8-bit bus: lower byte first). The bit allocation of the Lock register is given in Table 39.

Code (hex): B0 — unlock the device

**Transaction** — write 2 bytes (unlock code)

Table 39: Lock register: bit allocation

| Bit    | 15 | 14                 | 13 | 12      | 11          | 10 | 9 | 8 |  |  |  |
|--------|----|--------------------|----|---------|-------------|----|---|---|--|--|--|
| Symbol |    | UNLOCKH[7:0] = AAH |    |         |             |    |   |   |  |  |  |
| Reset  | 1  | 0                  | 1  | 0       | 1           | 0  | 1 | 0 |  |  |  |
| Access | W  | W                  | W  | W       | W           | W  | W | W |  |  |  |
| Bit    | 7  | 6                  | 5  | 4       | 3           | 2  | 1 | 0 |  |  |  |
| Symbol |    |                    |    | UNLOCKL | [7:0] = 37H |    |   |   |  |  |  |
| Reset  | 0  | 0                  | 1  | 1       | 0           | 1  | 1 | 1 |  |  |  |
| Access | W  | W                  | W  | W       | W           | W  | W | W |  |  |  |

Table 40: Lock register: bit description

| Bit     | Symbol       | Description                                                                                  |
|---------|--------------|----------------------------------------------------------------------------------------------|
| 15 to 0 | UNLOCK[15:0] | Sending data AA37H unlocks the internal registers and FIFOs for writing, following a resume. |

#### 13.4.3 Frame Number register (R: B4H)

This command returns the frame number of the last successfully received SOF. It is followed by reading one or two bytes from the Frame Number register, containing the frame number (lower byte first). The Frame Number register is shown in Table 41.

**Remark:** After a bus reset, the value of the Frame Number register is undefined.

Code (hex): B4 — read frame number

Transaction — read 1 or 2 bytes

Table 41: Frame Number register: bit allocation

| Bit                  | 15         | 14       | 13         | 12 | 11 | 10 | 9 | 8 |  |
|----------------------|------------|----------|------------|----|----|----|---|---|--|
| Symbol               |            | reserved | SOFRH[2:0] |    |    |    |   |   |  |
| Reset <sup>[1]</sup> | 0          | 0        | 0          | 0  | 0  | 0  | 0 | 0 |  |
| Access               | R          | R        | R          | R  | R  | R  | R | R |  |
| Bit                  | 7          | 6        | 5          | 4  | 3  | 2  | 1 | 0 |  |
| Symbol               | SOFRL[7:0] |          |            |    |    |    |   |   |  |
| Reset <sup>[1]</sup> | 0          | 0        | 0          | 0  | 0  | 0  | 0 | 0 |  |
| Access               | R          | R        | R          | R  | R  | R  | R | R |  |

<sup>[1]</sup> Reset value undefined after a bus reset.

#### Low-power USB interface device with DMA

Table 42: Frame Number register: bit description

| Bit      | Symbol     | Description                   |
|----------|------------|-------------------------------|
| 15 to 11 | -          | reserved                      |
| 10 to 8  | SOFRH[2:0] | SOF frame number (upper byte) |
| 7 to 0   | SOFRL[7:0] | SOF frame number (lower byte) |

Table 43: Example of Frame Number register access

| A0   | Phase   | Bus lines | Byte # | Description               |
|------|---------|-----------|--------|---------------------------|
| HIGH | command | D[7:0]    | -      | command code (B4H)        |
| LOW  | data    | D[7:0]    | 0      | frame number (lower byte) |
| LOW  | data    | D[7:0]    | 1      | frame number (upper byte) |

#### 13.4.4 Chip ID register (R: B5H)

This command reads the chip identification code and hardware version number. The firmware must check this information to determine the supported functions and features. This command accesses the Chip ID register, which is shown in Table 44.

Code (hex): B5 — read chip ID Transaction — read 2 bytes

Table 44: Chip ID register: bit allocation

|        | <u> </u> |     |    |        |         |    |   |   |  |
|--------|----------|-----|----|--------|---------|----|---|---|--|
| Bit    | 15       | 14  | 13 | 12     | 11      | 10 | 9 | 8 |  |
| Symbol |          |     |    | CHIPII | DH[7:0] |    |   |   |  |
| Reset  |          | 82H |    |        |         |    |   |   |  |
| Access | R        | R   | R  | R      | R       | R  | R | R |  |
| Bit    | 7        | 6   | 5  | 4      | 3       | 2  | 1 | 0 |  |
| Symbol |          |     |    | CHIPI  | DL[7:0] |    |   |   |  |
| Reset  |          |     |    | 1      | 1H      |    |   |   |  |
| Access | R        | R   | R  | R      | R       | R  | R | R |  |

Table 45: Chip ID register: bit description

| Bit     | Symbol       | Description           |
|---------|--------------|-----------------------|
| 15 to 8 | CHIPIDH[7:0] | chip ID code (82H)    |
| 7 to 0  | CHIPIDL[7:0] | silicon version (11H) |

#### 13.4.5 Interrupt register (R: C0H)

This command indicates the sources of interrupts as stored in the 4-byte Interrupt register. Each individual endpoint has its own interrupt bit. The bit allocation of the Interrupt register is shown in Table 46. Bit BUSTATUS verifies the current bus status in the interrupt service routine. Interrupts are enabled through the Interrupt Enable register, see Section 13.1.5.

While reading the interrupt register, read all the 4 bytes completely.

Code (hex): C0 — read Interrupt register

Transaction — read 4 bytes

# Low-power USB interface device with DMA

Table 46: Interrupt register: bit allocation

| Bit    | 31       | 30     | 29   | 28   | 27   | 26     | 25     | 24     |
|--------|----------|--------|------|------|------|--------|--------|--------|
| Symbol |          |        |      | rese | rved |        |        |        |
| Reset  | 0        | 0      | 0    | 0    | 0    | 0      | 0      | 0      |
| Access | R        | R      | R    | R    | R    | R      | R      | R      |
| Bit    | 23       | 22     | 21   | 20   | 19   | 18     | 17     | 16     |
| Symbol | EP14     | EP13   | EP12 | EP11 | EP10 | EP9    | EP8    | EP7    |
| Reset  | 0        | 0      | 0    | 0    | 0    | 0      | 0      | 0      |
| Access | R        | R      | R    | R    | R    | R      | R      | R      |
| Bit    | 15       | 14     | 13   | 12   | 11   | 10     | 9      | 8      |
| Symbol | EP6      | EP5    | EP4  | EP3  | EP2  | EP1    | EP0IN  | EP0OUT |
| Reset  | 0        | 0      | 0    | 0    | 0    | 0      | 0      | 0      |
| Access | R        | R      | R    | R    | R    | R      | R      | R      |
| Bit    | 7        | 6      | 5    | 4    | 3    | 2      | 1      | 0      |
| Symbol | BUSTATUS | SP_EOT | PSOF | SOF  | EOT  | SUSPND | RESUME | RESET  |
| Reset  | 0[1]     | 0      | 0    | 0    | 0    | 0      | 0      | 0      |
| Access | R        | R      | R    | R    | R    | R      | R      | R      |
|        |          |        |      |      |      |        |        |        |

<sup>[1]</sup> The reset value of this bit depends on the current USB bus status. If the bus is idle, the reset value will be 1.

Table 47: Interrupt register: bit description

| Bit      | Symbol   | Description                                                              |
|----------|----------|--------------------------------------------------------------------------|
| 31 to 24 | -        | reserved                                                                 |
| 23       | EP14     | Logic 1 indicates the interrupt source: endpoint 14.                     |
| 22       | EP13     | Logic 1 indicates the interrupt source: endpoint 13.                     |
| 21       | EP12     | Logic 1 indicates the interrupt source: endpoint 12.                     |
| 20       | EP11     | Logic 1 indicates the interrupt source: endpoint 11.                     |
| 19       | EP10     | Logic 1 indicates the interrupt source: endpoint 10.                     |
| 18       | EP9      | Logic 1 indicates the interrupt source: endpoint 9.                      |
| 17       | EP8      | Logic 1 indicates the interrupt source: endpoint 8.                      |
| 16       | EP7      | Logic 1 indicates the interrupt source: endpoint 7.                      |
| 15       | EP6      | Logic 1 indicates the interrupt source: endpoint 6.                      |
| 14       | EP5      | Logic 1 indicates the interrupt source: endpoint 5.                      |
| 13       | EP4      | Logic 1 indicates the interrupt source: endpoint 4.                      |
| 12       | EP3      | Logic 1 indicates the interrupt source: endpoint 3.                      |
| 11       | EP2      | Logic 1 indicates the interrupt source: endpoint 2.                      |
| 10       | EP1      | Logic 1 indicates the interrupt source: endpoint 1.                      |
| 9        | EP0IN    | Logic 1 indicates the interrupt source: control IN endpoint.             |
| 8        | EP0OUT   | Logic 1 indicates the interrupt source: control OUT endpoint.            |
| 7        | BUSTATUS | It monitors the current USB bus status (0 = awake, 1 = suspend).         |
| 6        | SP_EOT   | Logic 1 indicates that an EOT interrupt has occurred for a short packet. |

# Low-power USB interface device with DMA

Table 47: Interrupt register: bit description...continued

| Bit | Symbol | Description                                                                                                                            |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------|
| 5   | PSOF   | Logic 1 indicates that an interrupt is issued every 1 ms because of the Pseudo SOF; after three missed SOFs, suspend state is entered. |
| 4   | SOF    | Logic 1 indicates that a SOF condition was detected.                                                                                   |
| 3   | EOT    | Logic 1 indicates that an internal EOT condition was generated by the DMA Counter reaching zero.                                       |
| 2   | SUSPND | Logic 1 indicates that an awake to suspend change of state was detected on the USB bus.                                                |
| 1   | RESUME | Logic 1 indicates that a resume state was detected.                                                                                    |
| 0   | RESET  | Logic 1 indicates that a bus reset condition was detected.                                                                             |

### Low-power USB interface device with DMA

# 14. Limiting values

Table 48: Absolute maximum ratings

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                   | Min      | Max                     | Unit |
|------------------|---------------------------------|------------------------------|----------|-------------------------|------|
| V <sub>BUS</sub> | supply voltage                  |                              | -0.5     | +6.0                    | V    |
| $V_{DD(I/O)}$    | I/O supply voltage              |                              | -0.5     | +4.6                    | V    |
| V <sub>I</sub>   | digital input voltage level     |                              | -0.5     | $V_{\rm DD(I/O)} + 0.5$ | V    |
| I <sub>lu</sub>  | latch-up current                | $V_I < 0$ or $V_I > V_{BUS}$ | -        | 100                     | mA   |
| V <sub>esd</sub> | electrostatic discharge voltage | I <sub>LI</sub> < 1 μA       | 1] –2000 | +2000                   | V    |
| T <sub>stg</sub> | storage temperature             |                              | -60      | +150                    | °C   |
| P <sub>tot</sub> | total power dissipation         | $V_{BUS} = 5.5 V$            | -        | 100                     | mW   |

<sup>[1]</sup> Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor (Human Body Model).

# 15. Recommended operating conditions

Table 49: Recommended operating conditions

| Symbol               | Parameter                                  | Conditions     | Min  | Тур | Max           | Unit |
|----------------------|--------------------------------------------|----------------|------|-----|---------------|------|
| $V_{BUS}$            | supply voltage                             | with regulator | 4.0  | 5.0 | 5.5           | V    |
| $V_{DD(I/O)}$        | I/O supply voltage                         |                | 1.65 | -   | 3.6           | V    |
| $V_{I}$              | input voltage                              |                | 0    | -   | $V_{DD(I/O)}$ | V    |
| $V_{O(I/O)}$         | output I/O voltage                         |                | 0    | -   | $V_{DD(I/O)}$ | V    |
| V <sub>I(AI/O)</sub> | input voltage on analog I/O pins DP and DM |                | 0    | -   | 3.6           | V    |
| $V_{O(od)}$          | open-drain output pull-up voltage          |                | 0    | -   | $V_{BUS}$     | V    |
| $T_{amb}$            | ambient temperature                        |                | -40  | -   | +85           | °C   |

#### Low-power USB interface device with DMA

# 16. Static characteristics

#### Table 50: Static characteristics; supply pins

 $V_{BUS} = 4.0 \text{ V}$  to 5.5 V;  $V_{DD(I/O)} = 1.65 \text{ V}$  to 3.6 V;  $V_{GND} = 0 \text{ V}$ ;  $T_{amb} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ; unless otherwise specified.

|                          | ( /                                               |                                                            |            |     |     |      |
|--------------------------|---------------------------------------------------|------------------------------------------------------------|------------|-----|-----|------|
| Symbol                   | Parameter                                         | Conditions                                                 | Min        | Тур | Max | Unit |
| V <sub>REG(3V3)</sub>    | regulated supply voltage                          | $V_{BUS} = 4.0 \text{ V to } 5.5 \text{ V}$                | [1][2] 3.0 | 3.3 | 3.6 | V    |
| I <sub>CC</sub>          | operating supply current                          | $V_{BUS} = 5.0 \text{ V};$ $T_{amb} = 25 ^{\circ}\text{C}$ | -          | 19  | -   | mA   |
| I <sub>CC(susp)</sub>    | suspend supply current                            | $V_{BUS} = 5.0 \text{ V};$ $T_{amb} = 25 ^{\circ}\text{C}$ | [3] _      | -   | 250 | μΑ   |
| I <sub>ref(static)</sub> | V <sub>DD(I/O)</sub> static I/O supply current    | suspend or no V <sub>BUS</sub>                             | -          | -   | 10  | μΑ   |
| I <sub>ref</sub>         | $V_{\text{DD(I/O)}}$ operating I/O supply current |                                                            | -          | -   | 3.5 | mA   |

<sup>[1]</sup> For 3.3 V operation, pin  $V_{\mbox{REG}(3V3)}$  must be connected to pin  $V_{\mbox{BUS}}$ .

Table 51: Static characteristics: digital pins

 $V_{BUS} = 4.0 \text{ V}$  to 5.5 V;  $V_{DD(I/O)} = 1.65 \text{ V}$  to 3.6 V;  $V_{GND} = 0 \text{ V}$ ;  $T_{amb} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol               | Parameter                     | Conditions | Min              | Тур | Max               | Unit      |
|----------------------|-------------------------------|------------|------------------|-----|-------------------|-----------|
| V <sub>IL(I/O)</sub> | LOW-level I/O input voltage   |            | -                | -   | $0.2V_{DD(I/O)}$  | V         |
| V <sub>IH(I/O)</sub> | HIGH-level I/O input voltage  |            | $0.7V_{DD(I/O)}$ | -   | -                 | V         |
| $V_{OL}$             | LOW-level I/O output voltage  |            | -                | -   | $0.22V_{DD(I/O)}$ | V         |
| $V_{OH}$             | HIGH-level I/O output voltage |            | $0.8V_{DD(I/O)}$ | -   | -                 | V         |
| ILI                  | input leakage current         |            | -1               | -   | +1                | μΑ        |
| C <sub>i</sub>       | input capacitance             |            | -                | -   | 10                | pF        |
| Z <sub>i</sub>       | input impedance               |            | 2                | -   | -                 | $M\Omega$ |

<sup>[2]</sup> In the suspend mode, the minimum voltage is 2.7 V.

<sup>[3]</sup> External loading is not included.

### Low-power USB interface device with DMA

Table 52: Static characteristics: analog I/O pins DP and DM<sup>[1]</sup>

 $V_{BUS} = 4.0 \text{ V}$  to 5.5 V;  $V_{DD(I/O)} = 1.65 \text{ V}$  to 3.6 V;  $V_{GND} = 0 \text{ V}$ ;  $T_{amb} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ; unless otherwise specified.

| Symbol           | Parameter                                                        | Conditions                                             | Min               | Тур | Max | Unit      |
|------------------|------------------------------------------------------------------|--------------------------------------------------------|-------------------|-----|-----|-----------|
| Input levels     | S                                                                |                                                        |                   |     |     |           |
| $V_{DI}$         | differential input sensitivity                                   | $ V_{I(DP)} - V_{I(DM)}  \\$                           | 0.2               | -   | -   | V         |
| $V_{CM}$         | differential common mode voltage                                 | includes V <sub>DI</sub> range                         | 0.8               | -   | 2.5 | V         |
| V <sub>IL</sub>  | LOW-level input voltage                                          |                                                        | -                 | -   | 0.8 | V         |
| V <sub>IH</sub>  | HIGH-level input voltage                                         |                                                        | 2.0               | -   | -   | V         |
| Output leve      | els                                                              |                                                        |                   |     |     |           |
| V <sub>OL</sub>  | LOW-level output voltage                                         | $R_L = 1.5 \text{ k}\Omega \text{ to } +3.6 \text{ V}$ | -                 | -   | 0.3 | V         |
| V <sub>OH</sub>  | HIGH-level output voltage                                        | $R_L = 15 \text{ k}\Omega$ to ground                   | 2.8               | -   | 3.6 | V         |
| Leakage cı       | urrent                                                           |                                                        |                   |     |     |           |
| $I_{LZ}$         | OFF-state leakage current                                        |                                                        | -10               | -   | +10 | μΑ        |
| Capacitano       | ce                                                               |                                                        |                   |     |     |           |
| C <sub>IN</sub>  | transceiver capacitance                                          | pin to ground                                          | -                 | -   | 20  | pF        |
| Resistance       | 9                                                                |                                                        |                   |     |     |           |
| R <sub>PU</sub>  | pull-up resistance on DP                                         | SoftConnect = ON                                       | 1                 | -   | 2   | kΩ        |
| Z <sub>DRV</sub> | driver output impedance                                          | steady-state drive                                     | <sup>[2]</sup> 29 | -   | 44  | Ω         |
| Z <sub>INP</sub> | input impedance                                                  |                                                        | 10                | -   | -   | $M\Omega$ |
| Terminatio       | n                                                                |                                                        |                   |     |     |           |
| $V_{TERM}$       | termination voltage for upstream port pull-up (R <sub>pu</sub> ) |                                                        | [3][4] 3.0        | -   | 3.6 | V         |

<sup>[1]</sup> DP is the USB positive data pin; DM is the USB negative data pin.

<sup>[2]</sup> Includes external resistors of 22  $\Omega$  ± 1 % on both DP and DM.

<sup>[3]</sup> This voltage is available at pin V<sub>REG(3V3)</sub>.

<sup>[4]</sup> In the suspend mode, the minimum voltage is 2.7  $\rm V.$ 

#### Low-power USB interface device with DMA

# 17. Dynamic characteristics

**Table 53: Dynamic characteristics** 

 $V_{BUS} = 4.0 \text{ V to } 5.5 \text{ V; } V_{DD(I/O)} = 1.65 \text{ V to } 3.6 \text{ V; } V_{GND} = 0 \text{ V; } T_{amb} = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C; } unless otherwise specified.$ 

| DOO                     | , DD(1/O)                    | , OND , amb                |       |     | •   |      |
|-------------------------|------------------------------|----------------------------|-------|-----|-----|------|
| Symbol                  | Parameter                    | Conditions                 | Min   | Тур | Max | Unit |
| Reset                   |                              |                            |       |     |     |      |
| t <sub>W(RESET_N)</sub> | pulse width on input RESET_N | crystal oscillator running | 50    | -   | -   | μs   |
|                         |                              | crystal oscillator stopped | [1] _ | 3   | -   | ms   |
| Crystal oscil           | llator                       |                            |       |     |     |      |
| f <sub>XTAL</sub>       | crystal frequency            |                            | -     | 6   | -   | MHz  |

<sup>[1]</sup> Dependent on the crystal oscillator start-up time.

#### Table 54: Dynamic characteristics: analog I/O pins DP and DM[1]

 $V_{BUS} = 4.0 \text{ V}$  to 5.5 V;  $V_{DD(I/O)} = 1.65 \text{ V}$  to 3.6 V;  $V_{GND} = 0 \text{ V}$ ;  $T_{amb} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ;  $C_L = 50 \, pF$ ;  $R_{PU} = 1.5 \, k\Omega$  on DP to  $V_{TERM}$ ; unless otherwise specified.

| Symbol             | Parameter                                                                   | Conditions                                                    |        | Min   | Тур | Max    | Unit |
|--------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|--------|-------|-----|--------|------|
| Driver char        | racteristics                                                                |                                                               |        |       |     |        |      |
| t <sub>FR</sub>    | rise time                                                                   | $C_L = 50 \text{ pF};$<br>10 % to 90 % of $ V_{OH} - V_{OL} $ |        | 4     | -   | 20     | ns   |
| t <sub>FF</sub>    | fall time                                                                   | $C_L = 50 \text{ pF};$<br>90 % to 10 % of $ V_{OH} - V_{OL} $ |        | 4     | -   | 20     | ns   |
| FRFM               | differential rise/fall time<br>matching (t <sub>FR</sub> /t <sub>FF</sub> ) |                                                               | [2]    | 90    | -   | 111.11 | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                                             |                                                               | [2][3] | 1.3   | -   | 2.0    | V    |
| Data sourc         | e timing                                                                    |                                                               |        |       |     |        |      |
| t <sub>FEOPT</sub> | source EOP width                                                            |                                                               | [3]    | 160   | -   | 175    | ns   |
| t <sub>FDEOP</sub> | source differential data-to-EOP transition skew                             |                                                               | [3]    | -2    | -   | +5     | ns   |
| Receiver ti        | ming                                                                        |                                                               |        |       |     |        |      |
| t <sub>JR1</sub>   | receiver data jitter tolerance for consecutive transitions                  |                                                               | [3]    | -18.5 | -   | +18.5  | ns   |
| t <sub>JR2</sub>   | receiver data jitter tolerance for paired transitions                       |                                                               | [3]    | -9    | -   | +9     | ns   |
| t <sub>FEOPR</sub> | receiver SE0 width                                                          | accepted as EOP                                               | [3]    | 82    | -   | -      | ns   |
| t <sub>FST</sub>   | width of SE0 during differential transition                                 | rejected as EOP                                               | [3]    | -     | -   | 14     | ns   |
|                    |                                                                             |                                                               |        |       |     |        |      |

<sup>[1]</sup> Test circuit: see Figure 27.

<sup>[2]</sup> Excluding the first transition from Idle state.

<sup>[3]</sup> Characterized only, not tested. Limits guaranteed by design.

# Low-power USB interface device with DMA

# 18. Timing

# 18.1 Parallel I/O timing

Table 55: Dynamic characteristics: parallel interface timing

 $V_{BUS} = V_{REG(3V3)} = 2.7 \text{ V to } 3.9 \text{ V; } V_{DD(1/O)} = 1.8 \text{ V}$ 

| Symbol                              | Parameter                                        | Conditions            | Min    | Max | Unit |
|-------------------------------------|--------------------------------------------------|-----------------------|--------|-----|------|
| Read timing (see                    | Figure 13)                                       |                       |        |     |      |
| t <sub>RHAX</sub>                   | address hold time after RD_N HIGH                | $C_L = 30 \text{ pF}$ | 0      | -   | ns   |
| t <sub>AVRL</sub>                   | address setup time before RD_N LOW               |                       | 0      | -   | ns   |
| t <sub>RHDZ</sub>                   | data outputs high-impedance time after RD_N HIGH |                       | 0      | -   | ns   |
| t <sub>RHSH</sub>                   | chip deselect time after RD_N HIGH               |                       | -2     | -   | ns   |
| t <sub>RHRL</sub>                   | RD_N LOW after RD_N HIGH                         |                       | 65     | -   | ns   |
| t <sub>RLRH</sub>                   | RD_N pulse width                                 |                       | 25     | -   | ns   |
| t <sub>SLRL</sub>                   | CS_N time before RD_N LOW                        |                       | 0      | -   | ns   |
| $t_{RLDV}$                          | data valid time after RD_N LOW                   |                       | -      | 20  | ns   |
| $t_{RC} (t_{RHRL} + t_{RLRH})$      | read cycle time                                  |                       | 90     | -   | ns   |
| Write timing (see                   | Figure 14)                                       |                       |        |     |      |
| $t_{WHAX}$                          | address hold time after WR_N HIGH                |                       | 1      | -   | ns   |
| $t_{AVWL}$                          | address setup time before WR_N LOW               |                       | 0      | -   | ns   |
| t <sub>SLWL</sub>                   | CS_N time before WR_N LOW                        |                       | 0      | -   | ns   |
| $t_{WL}$<br>$(t_{WHWL} + t_{WLWH})$ | write cycle time                                 | [1]                   | 90/180 | -   | ns   |
| t <sub>WLWH</sub>                   | WR_N pulse width                                 |                       | 22     | -   | ns   |
| t <sub>WHWL</sub>                   | WR_N LOW after WR_N HIGH                         | [1]                   | 68/158 | -   | ns   |
| t <sub>WHSH</sub>                   | chip deselect time after WR_N HIGH               |                       | 0      | -   | ns   |
| t <sub>DVWH</sub>                   | data setup time before WR_N HIGH                 |                       | 2      | -   | ns   |
| t <sub>WHDZ</sub>                   | data hold time after WR_N HIGH                   |                       | 1      | -   | ns   |

<sup>[1]</sup> The minimum value for the data flow commands (see Table 13) is 180 ns.

#### Low-power USB interface device with DMA



Fig 13. Parallel interface read timing.



(1) If required, CS\_N can be kept permanently asserted. There is no need to deassert and assert in between the read and write cycles.

Fig 14. Parallel interface write timing.

# 18.2 Access cycle timing

Table 56: Dynamic characteristics: access cycle timing

 $V_{BUS} = V_{REG(3V3)} = 2.7 \text{ V to } 3.9 \text{ V}; V_{DD(I/O)} = 1.8 \text{ V}$ 

| DOO NEO(               | 3V0) , DB(IIO) -                               |                         |                    |     |      |
|------------------------|------------------------------------------------|-------------------------|--------------------|-----|------|
| Symbol                 | Parameter                                      | Conditions              | Min                | Max | Unit |
| Write comm             | and + write data (see Figure 15 and Figure 16) |                         |                    |     |      |
| T <sub>cy(WC-WD)</sub> | cycle time for write command, then write data  | $C_{L} = 30 \text{ pF}$ | <sup>[1]</sup> 100 | -   | ns   |
| $T_{cy(WD-WD)}$        | cycle time for write data                      |                         | 90                 | -   | ns   |
| $T_{cy(WD-WC)}$        | cycle time for write data, then write command  |                         | 90                 | -   | ns   |

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

#### Low-power USB interface device with DMA

Table 56: Dynamic characteristics: access cycle timing...continued

 $V_{BUS} = V_{REG(3V3)} = 2.7 \text{ V to } 3.9 \text{ V; } V_{DD(I/O)} = 1.8 \text{ V}$ 

| Symbol          | Parameter                                      | Conditions | Min | Max | Unit |
|-----------------|------------------------------------------------|------------|-----|-----|------|
| Write comm      | nand + read data (see Figure 17 and Figure 18) |            |     |     |      |
| $T_{cy(WC-RD)}$ | cycle time for write command, then read data   | [          | 100 | -   | ns   |
| $T_{cy(RD-RD)}$ | cycle time for read data                       |            | 90  | -   | ns   |
| $T_{cy(RD-WC)}$ | cycle time for read data, then write command   |            | 90  | -   | ns   |

[1] The minimum value for the data flow commands (see Table 13) is 180 ns.







#### Low-power USB interface device with DMA



# 18.3 DMA timing: single-cycle mode

Table 57: Dynamic characteristics: single-cycle DMA timing

 $V_{BUS} = V_{REG(3V3)} = 2.7 \text{ V to } 3.9 \text{ V}; V_{DD(1/O)} = 1.8 \text{ V}$ 

| Symbol                                | Parameter                            | Conditions | Min | Max | Unit |  |
|---------------------------------------|--------------------------------------|------------|-----|-----|------|--|
| 8237 compat                           | 8237 compatible mode (see Figure 19) |            |     |     |      |  |
| t <sub>ASRP</sub>                     | DREQ off after DACK on               |            | -   | 40  | ns   |  |
| T <sub>cy(DREQ)</sub>                 | cycle time signal DREQ               |            | 90  | -   | ns   |  |
| Read in DAC                           | K-only mode (see Figure 20)          |            |     |     |      |  |
| t <sub>ASRP</sub>                     | DREQ off after DACK on               |            | -   | 40  | ns   |  |
| t <sub>ASAP</sub>                     | DACK pulse width                     |            | 25  | -   | ns   |  |
| t <sub>ASAP</sub> + t <sub>APRS</sub> | DREQ on after DACK off               |            | 90  | -   | ns   |  |
| t <sub>ASDV</sub>                     | data valid after DACK on             |            | -   | 22  | ns   |  |
| t <sub>APDZ</sub>                     | data hold after DACK off             |            | -   | 3   | ns   |  |
| Write in DAC                          | K-only mode (see Figure 21)          |            |     |     |      |  |
| t <sub>ASRP</sub>                     | DREQ off after DACK on               |            | -   | 40  | ns   |  |
| t <sub>ASAP</sub> + t <sub>APRS</sub> | DREQ on after DACK off               |            | 90  | -   | ns   |  |
| t <sub>DVAP</sub>                     | data setup before DACK off           |            | 5   | -   | ns   |  |
| t <sub>APDZ</sub>                     | data hold after DACK off             |            | 3   | -   | ns   |  |



### Low-power USB interface device with DMA





# 18.4 DMA timing: burst mode

Table 58: Dynamic characteristics: burst mode DMA timing

 $V_{BUS} = V_{REG(3V3)} = 2.7 \text{ V to } 3.9 \text{ V; } V_{DD(I/O)} = 1.8 \text{ V}$ 

| Symbol            | Parameter                                                  | Conditions | Min | Max | Unit |
|-------------------|------------------------------------------------------------|------------|-----|-----|------|
| Burst (see        | Figure 22)                                                 |            |     |     |      |
| t <sub>RSIH</sub> | input RD_N or WR_N HIGH after DREQ on                      |            | 22  | -   | ns   |
| t <sub>ILRP</sub> | DREQ off after input RD_N or WR_N LOW                      |            | -   | 60  | ns   |
| t <sub>IHAP</sub> | DACK off after input RD_N or WR_N HIGH                     |            | 0   | -   | ns   |
| t <sub>IHIL</sub> | DMA burst repeat interval (input RD_N or WR_N HIGH to LOW) |            | 90  | -   | ns   |

#### Low-power USB interface device with DMA



# 19. Application information

#### 19.1 Bus-powered mode

In the bus-powered mode, pin VBUSDET\_N is not necessary. See Figure 23.



# 19.2 Hybrid-powered mode

In this mode:

- When the USB cable is pulled out, pin VBUSDET\_N goes HIGH, thereby indicating to the MCU that USB is disconnected. See Figure 24.
- When the USB cable is plugged in, pin VBUSDET\_N goes LOW. This indicates to the MCU that the USB cable is plugged in. The MCU can then prepare to reconfigure all registers of the ISP1183. See Figure 24.

#### Low-power USB interface device with DMA



# 19.3 Self-powered mode

In the self-powered mode, pin VBUSDET\_N cannot be used. The  $V_{BUS}$  sensing can be done in the following two ways:

- Connecting V<sub>BUS</sub> to the MCU; see Figure 25.
  - When VBUSDET goes LOW, the MCU clears bit SOFTCT.
  - When VBUSDET goes HIGH, the MCU sets bit SOFTCT.
- Connecting transistor switching; see Figure 26.
  - When  $V_{\text{BUS}}$  is HIGH,  $V_{\text{REG(3V3)}}$  will bypass to pull up DP. This indicates that the device is connected.
  - When V<sub>BUS</sub> is LOW, pull up DP is switched off. This indicates that the device is disconnected.

**Remark:** The above implementation is necessary to comply with USB-IF requirements.

#### Low-power USB interface device with DMA





### Low-power USB interface device with DMA

# 20. Test information

The dynamic characteristics of the analog I/O ports (DP and DM) as listed in Table 54 were determined using the circuit shown in Figure 27.



#### Low-power USB interface device with DMA

# 21. Package outline

HVQFN32: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 x 5 x 0.85 mm

SOT617-1



Fig 28. HVQFN32 package outline.

Low-power USB interface device with DMA

# 22. Soldering

## 22.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. In these situations reflow soldering is recommended.

### 22.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness ≥ 2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### 22.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

 Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.

9397 750 11804

#### Low-power USB interface device with DMA

- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 22.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

#### 22.5 Package related soldering information

Table 59: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package <sup>[1]</sup>                                                                     | Soldering method                  |                       |  |
|--------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
|                                                                                            | Wave                              | Reflow <sup>[2]</sup> |  |
| BGA, HTSSONT <sup>[3]</sup> , LBGA, LFBGA, SQFP, SSOPT <sup>[3]</sup> , TFBGA, USON, VFBGA | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS | not suitable <sup>[4]</sup>       | suitable              |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                              | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                            | not recommended <sup>[5][6]</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                    | not recommended <sup>[7]</sup>    | suitable              |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                       | not suitable                      | not suitable          |  |

<sup>[1]</sup> For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.

<sup>[2]</sup> All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.

#### Low-power USB interface device with DMA

- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C  $\pm$  10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm
- 8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

# 23. Revision history

#### Table 60: Revision history

| Rev | Date     | CPCN | Description                   |
|-----|----------|------|-------------------------------|
| 01  | 20040224 | -    | Product data (9397 750 11804) |

#### Low-power USB interface device with DMA

### 24. Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### 25. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 26. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors

customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### 27. Trademarks

ACPI — is an open industry specification for PC power management, co-developed by Intel Corp., Microsoft Corp. and Toshiba

GoodLink — is a trademark of Koninklijke Philips Electronics N.V.

IBM — is a registered trademark of Internal Machines Corp.

Intel — is a registered trademark of Intel Corp.

OnNow — is a trademark of Microsoft Corp.

SoftConnect — is a trademark of Koninklijke Philips Electronics N.V.

**Zip** — is a registered trademark of lomega Corp.

## **Contact information**

For additional information, please visit <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>. For sales office addresses, send e-mail to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a>.

9397 750 11804

© Koninklijke Philips Electronics N.V. 2004. All rights reserved.

Fax: +31 40 27 24825

#### Low-power USB interface device with DMA

#### **Contents**

| 1      | General description                              | . 1 | 13.2.1           | Endpoint Buffer (R/W: 10H, 12H-1FH/01H-0FH)      | 32 |
|--------|--------------------------------------------------|-----|------------------|--------------------------------------------------|----|
| 2      | Features                                         | . 1 | 13.2.2           | Endpoint Status register (R: 50H–5FH)            |    |
| 3      | Applications                                     | . 2 | 13.2.3           | Stall or Unstall Endpoint (40H–4FH/80H–8FH)      |    |
| 4      | Abbreviations                                    |     | 13.2.4           | Validate Endpoint Buffer (61H–6FH)               |    |
| 5      | Ordering information                             |     | 13.2.5           | Clear Endpoint Buffer (70H, 72H–7FH)             |    |
|        | •                                                |     | 13.2.6           | Check Endpoint Status (D0H–DFH)                  |    |
| 6      | Block diagram                                    |     | 13.2.7           | Acknowledge Setup (F4H)                          |    |
| 7      | Pinning information                              | . 5 | 13.3             | DMA commands                                     |    |
| 7.1    | Pinning                                          | . 5 | 13.3.1           | DMA Function and Scratch register (R/W: B3H/B2H) | ,  |
| 7.2    | Pin description                                  | . 5 | 13.3.2<br>13.3.3 | DMA Country register (R/W: F1H/F0H)              |    |
| 8      | Functional description                           | . 8 | 13.3.3           | DMA Counter register (R/W: F3H/F2H)              |    |
| 8.1    | Analog transceiver                               | . 8 | 13.4.1           | Endpoint Error Code (R: A0H–AFH)                 |    |
| 8.2    | Philips SIE                                      | . 8 | 13.4.2           | Unlock Device (B0H)                              |    |
| 8.3    | MMU and integrated RAM                           | . 8 | 13.4.3           | Frame Number register (R: B4H)                   |    |
| 8.4    | SoftConnect                                      | . 8 | 13.4.4           | Chip ID register (R: B5H)                        |    |
| 8.5    | Bit clock recovery                               |     | 13.4.5           | Interrupt register (R: C0H)                      |    |
| 8.6    | Voltage regulator                                |     | 14               | Limiting values                                  |    |
| 8.7    | PLL clock multiplier                             |     |                  | _                                                |    |
| 8.8    | PIO and DMA interfaces                           |     | 15               | Recommended operating conditions                 |    |
| 8.9    | V <sub>BUS</sub> indicator                       |     | 16               | Static characteristics                           |    |
| 8.10   | Operation modes                                  |     | 17               | Dynamic characteristics                          |    |
| 8.11   | Power supply                                     |     | 18               | Timing                                           | 48 |
| 8.12   | Crystal oscillator                               |     | 18.1             | Parallel I/O timing                              | 48 |
| 8.13   | Power-on reset                                   |     | 18.2             | Access cycle timing                              | 49 |
| 9      | Interrupts                                       |     | 18.3             | DMA timing: single-cycle mode                    | 51 |
| 10     | Endpoint description                             |     | 18.4             | DMA timing: burst mode                           | 52 |
| 10.1   | Endpoint access                                  |     | 19               | Application information                          | 53 |
| 10.2   | Endpoint FIFO size                               |     | 19.1             | Bus-powered mode                                 | 53 |
| 10.3   | Endpoint initialization                          |     | 19.2             | Hybrid-powered mode                              | 53 |
| 10.4   | Endpoint I/O mode access                         |     | 19.3             | Self-powered mode                                | 54 |
| 10.5   | Special actions on control endpoints             |     | 20               | Test information                                 | 56 |
| 11     | DMA transfer                                     |     | 21               | Package outline                                  | 57 |
| 11.1   | Selecting an endpoint for DMA transfer           |     | 22               | Soldering                                        |    |
| 11.2   | 8237 compatible mode                             |     | 22.1             | Introduction to soldering surface mount packages |    |
| 11.3   | DACK-only mode                                   |     | 22.1             | Reflow soldering                                 |    |
| 11.4   | End-Of-Transfer conditions                       |     | 22.2             | Wave soldering                                   |    |
| 11.4.1 | Bulk endpoints                                   |     | 22.4             | Manual soldering                                 |    |
| 11.4.2 | Isochronous endpoints                            |     | 22.5             | Package related soldering information            |    |
| 12     | Suspend and resume                               |     | 23               | Revision history                                 |    |
| 12.1   | Suspend conditions                               |     | -                | •                                                |    |
| 12.1.1 | Powered-off application                          |     | 24               | Data sheet status                                |    |
| 12.2   | Resume conditions                                |     | 25               | Definitions                                      |    |
| 12.3   | Control bits in suspend and resume               |     | 26               | Disclaimers                                      | 61 |
| 13     | Commands and registers                           |     | 27               | Trademarks                                       | 61 |
| 13.1   | Initialization commands                          | 27  |                  |                                                  |    |
| 13.1.1 | Endpoint Configuration register                  |     |                  |                                                  |    |
|        | (R/W: 30H–3FH/20H–2FH)                           |     |                  |                                                  |    |
| 13.1.2 | Address register (R/W: B7H/B6H)                  |     |                  |                                                  |    |
| 13.1.3 | Mode register (R/W: B9H/B8H)                     |     |                  |                                                  |    |
| 13.1.4 | Hardware Configuration register (R/W: BBH/BAH) . | 29  |                  |                                                  |    |

#### © Koninklijke Philips Electronics N.V. 2004. Printed in The Netherlands

13.1.5 13.1.6

13.2

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

Interrupt Enable register (R/W: C3H/C2H)..... 30

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 24 February 2004 Document order number: 9397 750 11804

