# **D\$1630Y/AB**Partitionable 256K NV SRAM #### **FEATURES** - 10 years minimum data retention in the absence of external power - Data is automatically protected during power loss - Directly replaces 32K x 8 volatile static RAM or EEPROM - Write protects selected blocks of memory when programmed - · Unlimited write cycles - Low-power CMOS - Read and write access times as fast as 70 ns - Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time - Full ±10% V<sub>CC</sub> operating range (DS1630Y) - Optional $\pm 5\% V_{CC}$ operating range (DS1630AB) - Optional industrial temperature range of -40°C to +85°C, designated IND - JEDEC standard 28-pin DIP package - Low Profile Module (LPM) package - Fits into standard 68-pin PLCC surface mountable socket - 255 mils package height - Power Fail Output ( $\overline{\mbox{PFO}}$ ) warms system of impending V $_{\mbox{CC}}$ power failure #### PIN ASSIGNMENT 28-PIN ENCAPSULATED PACKAGE 740 MIL EXTENDED 34-PIN LOW PROFILE MODULE (LPM) #### PIN DESCRIPTION A0 - A14 Address Inputs DQ0 - DQ7 Data In/Data Out CE Chip Enable WE Write Enable OE Output Enable PFO – Power Fail Output (LPM only) V<sub>CC</sub> - Power (+5V) GND - Ground NC - No Connect #### **DESCRIPTION** The DS1630 256K Nonvolatile SRAMs are 262,144-bit, fully static, nonvolatile SRAMs organized as 32,768 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors V<sub>CC</sub> for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. In addition, the device has the ability to unconditionally write protect blocks of memory so that inadvertent write cycles do not corrupt programs and important data. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing. DIP-package DS1630 devices can be used in place of existing 32K x 8 SRAMs directly conforming to the popular bytewide 28-pin DIP standard. The DIP devices also match the pinout of 28256 EEPROMs, allowing direct substitution while enhancing performance. DS1630 devices in the Low Profile Module package are specifically designed for surface mount applications. DS1630 LPM devices also have an additional pin, a Power Fail Output, that can be used to warn a system of impending V<sub>CC</sub> power failure. #### **READ MODE** The DS1630 devices execute a read cycle whenever $\overline{WE}$ (Write Enable) is inactive (high) and $\overline{CE}$ (Chip Enable) and $\overline{OE}$ (Output Enable) are active (low). The unique address specified by the 15 address inputs (A $_0$ - A $_{14}$ ) defines which of the 32,768 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within $t_{ACC}$ (Access Time) after the last address input signal is stable, providing that $\overline{CE}$ and $\overline{OE}$ access times are also satisfied. If $\overline{OE}$ and $\overline{CE}$ access times are not satisfied, then data access must be measured from the later occurring signal ( $\overline{CE}$ or $\overline{OE}$ ) and the limiting parameter is either $t_{CO}$ for $\overline{CE}$ or $t_{OE}$ for $\overline{OE}$ rather than address access. #### **WRITE MODE** The DS1630 devices execute a write cycle whenever the $\overline{WE}$ and $\overline{CE}$ signals are in the active (low) state after address inputs are stable. The latter occurring falling edge of $\overline{CE}$ or $\overline{WE}$ will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of $\overline{CE}$ or $\overline{WE}$ . All address inputs must be kept valid throughout the write cycle. $\overline{WE}$ must return to the high state for a minimum recovery time ( $t_{WB}$ ) before another cycle can be initiated. The $\overline{OE}$ control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{CE}$ and $\overline{OE}$ active) then $\overline{WE}$ will disable the outputs in $t_{ODW}$ from its falling edge. #### **DATA RETENTION MODE** The DS1630AB provides full functional capability for V<sub>CC</sub> greater than 4.75 volts and write protects by 4.5 volts. The DS1630Y provides full functional capability for $V_{\rm CC}$ greater than 4.5 volts and write protects by 4.25 volts. Data is maintained in the absence of V<sub>CC</sub> without any additional support circuitry. The nonvoltile static RAMs constantly monitor $V_{CC}$ . Should the supply voltage decay, the NV SRAMs automatically write protect themselves, all inputs become "don't care," and all outputs become high impedance. As V<sub>CC</sub> falls below approximately 3.0 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when V<sub>CC</sub> rises above approximately 3.0 volts, the power switching circuit connects external $V_{CC}$ to RAM and disconnects the lithium energy source. Normal RAM operation can resume after V<sub>CC</sub> exceeds 4.75 volts for the DS1630AB and 4.5 volts for the DS1630Y. #### FRESHNESS SEAL Each DS1630 is shipped from Dallas Semiconductor with its lithium energy source disconnected, guaranteeing full energy capacity. When $V_{CC}$ is first applied at a level greater than $V_{TP}$ , the lithium energy source is enabled for battery backup operation. ## PARTITION PROGRAMMING MODE The register controlling the partitioning logic is selected by recognition of a specific binary pattern which is sent on address lines A11 – A14. These address lines are the four upper order address lines being sent to RAM. The pattern is sent by 20 consecutive read cycles with the exact pattern as shown in Table 1. Pattern matching must be accomplished using read cycles; any write cycles will reset the pattern matching circuitry. If this pattern is matched perfectly, then the 21st through 24th read cycles will load the partition register. Since there are 16 protectable partitions, the size of each partition is 32K/16 or 2K x 8. Each partition is represented by one of the 16 bits contained in the 21st through 24th read cycles as defined by A11 through A14 and shown in Table 2. A logical 1 in a bit location write protects the corresponding partition. A logical 0 in a bit location disables write protection. For example, if during the pattern match sequence bit 22 on address pin A12 was a 1, this would cause the partition register location for partition 5 to be set to a 1. This in turn would cause the DS1630 devices to internally inhibit WE for all write accesses where A14 A13 A12 A11=0101. Note that while programming the partition register, data which is being accessed from the RAM should be ignored, since the purpose of the 24 read cycles is to program the partition register, not to access data from RAM. # PATTERN MATCH TO WRITE PARTITION REGISTER Table 1 | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | |--------------------|---|---|---|---|---|---|---|---|---|-----|------|-----|------|----|----|----|----|----|----|----|----|----|----|----| | A11 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | Х | Х | Х | Х | | A12 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Х | Х | Х | Х | | A13 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Х | Х | Х | Х | | A14 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | Х | Х | Х | Х | | FIRST BITS ENTERED | | | | | | | | | L | AST | BITS | ENT | ΓERE | ĒD | / | / | • | | | | | | | | # PARTITION REGISTER MAPPING Table 2 | Address<br>Pin | Bit number in pat-<br>tern match<br>sequence | Partition Number | Address State Affected<br>(A <sub>14</sub> A <sub>13</sub> A <sub>12</sub> A <sub>11</sub> ) | |----------------|----------------------------------------------|------------------|----------------------------------------------------------------------------------------------| | A11 | BIT 21 | PARTITION 0 | 0000 | | A12 | BIT 21 | PARTITION 1 | 0001 | | A13 | BIT 21 | PARTITION 2 | 0010 | | A14 | BIT 21 | PARTITION 3 | 0011 | | A11 | BIT 22 | PARTITION 4 | 0100 | | A12 | BIT 22 | PARTITION 5 | 0101 | | A13 | BIT 22 | PARTITION 6 | 0110 | | A14 | BIT 22 | PARTITION 7 | 0111 | | A11 | BIT 23 | PARTITION 8 | 1000 | | A12 | BIT 23 | PARTITION 9 | 1001 | | A13 | BIT 23 | PARTITION 10 | 1010 | | A14 | BIT 23 | PARTITION 11 | 1011 | | A11 | BIT 24 | PARTITION 12 | 1100 | | A12 | BIT 24 | PARTITION 13 | 1101 | | A13 | BIT 24 | PARTITION 14 | 1110 | | A14 | BIT 24 | PARTITION 15 | 1111 | ## **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -0.5V to +7.0V0°C to 70°C, -40°C to +85°C for IND parts -40°C to +70°C, -40°C to +85°C for IND parts 260°C for 10 seconds ## RECOMMENDED DC OPERATING CONDITIONS (t<sub>A</sub>: See Note 10) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------|-----------------|------|-----|-----------------|-------|-------| | DS1630 Power Supply Voltage | $V_{\rm CC}$ | 4.5 | 5.0 | 5.5 | ٧ | | | DS1630AB Power Supply Voltage | $V_{\rm CC}$ | 4.75 | 5.0 | 5.25 | ٧ | | | Logic 1 | V <sub>IH</sub> | 2.2 | | V <sub>CC</sub> | ٧ | | | Logic 0 | V <sub>IL</sub> | 0.0 | | +0.8 | ٧ | | ## DC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub>=5V $\pm$ 10% for DS1630Y) (t<sub>A</sub>: See Note 10) (V<sub>CC</sub>=5V $\pm$ 5% for DS1630AB) | PARAMETER | SYMBLE | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------------------------------|-------------------|--------------|------|--------------|-------|-------| | Input Leakage Current | I <sub>IL</sub> | <b>-1</b> .0 | | +1.0 | μΑ | | | I/O Leakage Current<br>CE ≥ V <sub>IH</sub> ≤ V <sub>CC</sub> | I <sub>IO</sub> | <b>−1</b> .0 | | +1.0 | μА | | | Output Current @ 2.4V | I <sub>OH</sub> | <b>-1</b> .0 | | | mA | | | Output Current @ 0.4V | l <sub>OL</sub> | 2.0 | | | mA | 14 | | Standby Current CE = 2.2V | I <sub>CCS1</sub> | | 5.0 | <b>1</b> 0.0 | mA | | | Standby Current CE = V <sub>CC</sub> - 0.5V | I <sub>CCS2</sub> | | 3.0 | 5.0 | mA | | | Operating Current | I <sub>CCO1</sub> | | | 85 | mA | | | Write Protection Voltage (DS1630Y) | V <sub>TP</sub> | 4.25 | 4.37 | 4.5 | ٧ | | | Write Protection Voltage (DS1630AB) | V <sub>TP</sub> | 4.50 | 4.62 | 4.75 | ٧ | | $(t_A = 25^{\circ}C)$ CAPACITANCE | PARAMETER | SYMBLE | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|-----------------|-----|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | | 5 | 10 | pF | | | Input/Output Capacitance | CNO | | 5 | 10 | pF | | $This is a stress \ rating \ only \ and \ functional \ operation \ of the \ device \ at \ these \ or \ any \ other \ conditions \ above \ those$ indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # AC ELECTRICAL CHARACTERISTICS $(V_{CC} = 5V \pm 5\% \text{ for DS1630AB})$ (t<sub>A</sub>: See Note 10) ( $V_{CC} = 5V \pm 10\% \text{ for DS1630Y})$ | | | (.A. 000 . | 00 | | | | | |------------------------------------|------------------|------------|----------------|-----------------|-----|----------|----------| | | | | 0Y-70<br>AB-70 | DS163<br>DS1630 | | | | | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Read Cycle Time | t <sub>RC</sub> | 70 | | 85 | | ns | | | Access Time | tacc | | 70 | | 85 | ns | | | OE to Output Valid | t <sub>OE</sub> | | 35 | | 45 | ns | | | CE to Output Valid | tco | | 70 | | 85 | ns | | | OE or CE to Output Valid | t <sub>COE</sub> | 5 | | 5 | | ns | 5 | | Output High Z from Deselection | t <sub>OD</sub> | | 25 | | 30 | ns | 5 | | Output Hold from Address<br>Change | toH | 5 | | 5 | | ns | | | Write Cycle Time | twc | 70 | | 85 | | ns | | | Write Pulse Width | t <sub>WP</sub> | 55 | | 65 | | ns | 3 | | Address Setup Time | t <sub>AW</sub> | 0 | | 0 | | ns | | | Write Recovery Time | tw <sub>R1</sub> | 10<br>10 | | 10<br>10 | | ns<br>ns | 12<br>13 | | Output High Z from WE | todw | | 25 | | 30 | ns | 5 | | Output Active from WE | toew | 5 | | 5 | | ns | 5 | | Data Setup Time | t <sub>DS</sub> | 30 | | 35 | | ns | 4 | | Data Hold Time | t <sub>DH1</sub> | 5<br>5 | | 5<br>5 | | ns<br>ns | 12<br>13 | | | | | 0Y-100<br>AB-100 | | 0Y-120<br>AB-120 | | | |------------------------------------|------------------|----------|------------------|----------|------------------|----------|----------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Read Cycle Time | t <sub>RC</sub> | 100 | | 120 | | ns | | | Access Time | tACC | | 100 | | 120 | ns | | | OE to Output Valid | t <sub>OE</sub> | | 50 | | 60 | ns | | | CE to Output Valid | tco | | 100 | | 120 | ns | | | OE or CE to Output Valid | t <sub>COE</sub> | 5 | | 5 | | ns | 5 | | Output High Z from Deselection | t <sub>OD</sub> | | 35 | | 35 | ns | 5 | | Output Hold from Address<br>Change | t <sub>OH</sub> | 5 | | 5 | | ns | | | Write Cycle Time | twc | 100 | | 120 | | ns | | | Write Pulse Width | t <sub>WP</sub> | 75 | | 90 | | ns | 3 | | Address Setup Time | t <sub>AW</sub> | 0 | | 0 | | ns | | | Write Recovery Time | twR1<br>twR2 | 10<br>10 | | 10<br>10 | | ns<br>ns | 12<br>13 | | Output High Z from WE | t <sub>ODW</sub> | | 35 | | 35 | ns | 5 | | Output Active from WE | toew | 5 | | 5 | | ns | 5 | | Data Setup Time | t <sub>DS</sub> | 40 | | 50 | | ns | 4 | | Data Hold Time | t <sub>DH1</sub> | 5<br>5 | | 5<br>5 | | ns<br>ns | 12<br>13 | ## AC ELECTRICAL CHARACTERISTICS (t<sub>A</sub>: See Note 10) $(V_{CCI}=4.50V \text{ to } 5.50V)^*$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------|-----------------|------------|-----|-----|-------|-------| | Address Setup | t <sub>AS</sub> | 0 | | | ns | | | Address Hold | t <sub>AH</sub> | 50 | | | ns | | | Read Recovery | t <sub>RR</sub> | <b>1</b> 0 | | | ns | | | CE Pulse Width | t <sub>CW</sub> | 75 | | | ns | | <sup>\*</sup>For loading partition register ## TIMING DIAGRAM: LOADING PARTITION REGISTER ## READ CYCLE ## WRITE CYCLE 1 SEE NOTES 2, 3, 4, 6, 7, 8 AND 12 ## WRITE CYCLE 2 ## POWER-DOWN/POWER-UP CONDITION ## POWER-DOWN/POWER-UP TIMING (t<sub>A</sub>: See Note 10) | | | | | | 171 | | |-------------------------------------------------|------------------|-----|-----|-----|-------|-------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | CE, WE at V <sub>IH</sub> before<br>Power–Down | t <sub>PD</sub> | 0 | | | μs | 11 | | V <sub>CC</sub> slew from V <sub>TP</sub> to 0V | t <sub>F</sub> | 300 | | | μs | | | V <sub>CC</sub> slew from 0V to V <sub>TP</sub> | t <sub>R</sub> | 0 | | | μs | | | CE, WE at V <sub>IH</sub> after Power–Up | t <sub>REC</sub> | 25 | | | ms | | $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|-----------------|-----|-----|-----|-------|-------| | Expected Data Retention Time | t <sub>DR</sub> | 10 | | | years | 9 | ## WARNING: Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. ## NOTES: - 1. WE is high for a read cycle. - 2. $\overline{OE} = V_{IH}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during write cycle, the output buffers remain in a high impedance state. - 3. $t_{WP}$ is specified as the logical AND of $\overline{CE}$ and $\overline{WE}$ . $t_{WP}$ is measured from the latter of $\overline{CE}$ or $\overline{WE}$ going low to the earlier of $\overline{CE}$ or $\overline{WE}$ going high. - 4. $t_{DS}$ is measured from the earlier of $\overline{CE}$ or $\overline{WE}$ going high. - 5. These parameters are sampled with a 5 pF load and are not 100% tested. - 6. If the $\overline{\text{CE}}$ low transition occurs simultaneously with or later than the $\overline{\text{WE}}$ low transition in Write Cycle 1, the output buffers remain in a high impedance state during this period. - 7. If the $\overline{\text{CE}}$ high transition occurs prior to or simultaneously with the $\overline{\text{WE}}$ high transition in Write Cycle 1, the output buffers remain in a high impedance state during this period. - 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state during this period. - Each DS1630 has a built-in switch that disconnects the lithium source until V<sub>CC</sub> is first applied by the user. The expected t<sub>DR</sub> is defined as accumulative time in the absence of V<sub>CC</sub> starting from the time power is first applied by the user. - 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0°C to 70°C for industrial products (IND), this range is –40°C to +85°C. - 11. In a power down condition the voltage on any pin may not exceed the voltage on V<sub>CC</sub>. - 12. tw<sub>B1</sub>, t<sub>DH1</sub> are measured from WE going high. - 13. tw<sub>B2</sub>, t<sub>DH2</sub> are measured from $\overline{\text{CE}}$ going high. - 14. The power fail output signal (PFO) is driven active (V<sub>OL</sub>=0.4V) when the V<sub>CC</sub> trip point occurs. While active, the PFO pin can sink 4 mA and will maintain a maximum output voltage of 0.4 volts. When inactive, the voltage output of PFO is 2.4 volts minimum and will source a current of 1 mA. This signal is only present on the LPM package variations. - 15. DS1630 modules are recognized by Underwriters Laboratory (U.L.®) under file E99151(R). #### DC TEST CONDITIONS Outputs Open t Cycle = 200 ns All voltages are referenced to ground #### **AC TEST CONDITIONS** Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0 – 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5 ns #### ORDERING INFORMATION # DS1630Y/AB NONVOLATILE SRAM, 28-PIN 740 MIL EXTENDED MODULE | PKG | 28- | P IN | |------|-----------------------|----------------| | DIM | MIN | MAX | | A IN | 1 480 | 1 500 | | MM | 37 60 | 38 10 | | B IN | 0 720 | 0 740 | | MM | 18 29 | 18 80 | | C IN | 0 355 | 0 375 | | MM | 9 02 | 9 52 | | D IN | 0 080 | 0 110 | | MM | 2 03 | 2 79 | | E IN | 0 015 | 0 025 | | MM | 0 38 | 0 63 | | F IN | 0 120 | 0 160 | | MM | 3 05 | 4 06 | | G IN | 0 090 | 0 110 | | MM | 2 29 | 2 79 | | H IN | 0 590<br><b>14</b> 99 | 0 630<br>16 00 | | J IN | 0 008<br>0 20 | 0 012<br>0 30 | | K IN | 0 015 | 0 021 | | MM | 0 38 | 0 53 | # DS1630Y/AB 34-PIN LOW PROFILE MODULE (LPM) | PKG | INCHES | | | | | | |-----|--------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0 955 | 0 980 | | | | | | В | 0 840 | 0 855 | | | | | | С | 0 230 | 0 250 | | | | | | D | 0 975 | 0 995 | | | | | | Е | 0 047 | 0 053 | | | | | | F | 0 015 | 0 025 | | | | | Dallas Semiconductor Low Profile Modules must be inserted into 68-pin PLCC sockets for proper operation. Direct surface-mounting of these products by reflow soldering will destroy internal lithium batteries. For recommended PLCC sockets, contact the Dallas Semiconductor factory.