# FEMTOCLOCKS™ CRYSTAL-TO-LVDS FREQUENCY SYNTHESIZER ICS844008I-15 #### GENERAL DESCRIPTION The ICS844008I-15 is an 8 output LVDS Synthesizer optimized to generate PCI Express™ reference clock frequencies and is a member of the HiPerClocks™ family of high performance clock solutions from IDT. Using a 25MHz parallel resonant crystal, the following frequencies can be generated based on F\_SEL pin: 100MHz or 125MHz. The ICS844008I-15 uses IDT's $3^{\rm rd}$ generation low phase noise VCO technology and can achieve <1ps typical rms phase jitter, easily meeting PCI Express jitter requirements. The ICS844008I-15 is packaged in a 32-pin LQFP package. #### **F**EATURES - · Eight LVDS outputs - · Crystal oscillator interface - Supports the following output frequencies: 100MHz or 125MHz - VCO: 500MHz - RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.42ps (typical) - Full 3.3V supply modes - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages #### FREQUENCY SELECT FUNCTION TABLE | Input<br>Frequency<br>(MHz) | F_SEL | M Divider<br>Value | N Divider<br>Value | M/N Divider<br>Value | Output<br>Frequency<br>(MHz) | |-----------------------------|-------|--------------------|--------------------|----------------------|------------------------------| | 25MHz | 0 | 20 | 4 | 5 | 125 | | 25MHz | 1 | 20 | 5 | 4 | 100 (default) | # **BLOCK DIAGRAM** 1 # PIN ASSIGNMENT TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |------------------|------------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | Q0, nQ0 | Output | | Differential output pair. LVDS interface levels. | | 3, 12,<br>22, 27 | V <sub>DD</sub> | Power | | Core supply pin. | | 4, 5 | Q1, nQ1 | Ouput | | Differential output pair. LVDS interface levels. | | 6, 13,<br>19, 29 | GND | Power | | Power supply ground. | | 7, 8 | Q2, nQ2 | Output | | Differential output pair. LVDS interface levels. | | 9 | F_SEL | Input | Pullup | Frequency select pin LVCMOS/LVTTL interface levels. | | 10, 11 | Q3, nQ3 | Output | | Differential output pair. LVDS interface levels. | | 14, 15 | Q4, nQ4 | Output | | Differential output pair. LVDS interface levels. | | 16 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. | | 17, 18 | nQ5, Q5 | Output | | Differential output pair. LVDS interface levels. | | 20, 21 | nQ6, Q6 | Output | | Differential output pair. LVDS interface levels. | | 23, 24 | nQ7, Q7 | Output | | Differential output pair. LVDS interface levels. | | 25 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 26 | nPLL_SEL | Input | Pulldown | Selects between the PLL and XTAL as input to the dividers. When LOW, selects PLL (PLL Enable). When HIGH, selects the XTAL (PLL Bypass). LVCMOS/LVTTL interface levels. | | 28 | OE2 | Input | Pullup | Output enable for Q5/nQ5:Q7/nQ7 outputs. LVCMOS/LVTTL interface levels. | | 30, 31 | XTAL_OUT,<br>XTAL_IN | Input | | Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input. | | 32 | OE1 | Input | Pullup | Output enable for Q0/nQ0:Q4/nQ4 outputs. LVCMOS/LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | TABLE 3A. OE1 FUNCTION TABLE | Input | Outputs | |-------|------------------------------| | OE1 | Q0:Q4, nQ0:nQ4 | | 0 | Places outputs in Hi-Z state | | 1 | Normal operation | TABLE 3B. OE2 FUNCTION TABLE | Input | Outputs | |-------|------------------------------| | OE2 | Q5:Q7, nQ5:nQ7 | | 0 | Places outputs in Hi-Z state | | 1 | Normal operation | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, $V_{\rm DD}$ 4.6V Inputs, $V_1$ -0.5V to $V_{DD}$ + 0.5V Outputs, I<sub>o</sub> Continuous Current 10mA Surge Current 15mA Package Thermal Impedance, $\theta_{JA}$ 65.7°C/W (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|----------------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> - 0.15 | 3.3 | $V_{_{ m DD}}$ | V | | I <sub>DD</sub> | Power Supply Current | | | | 150 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 15 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $_{DD}$ = $V_{DDA}$ = 3.3V±5%, TA = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|-----------------|---------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | | $V_{DD} = 3.3V$ | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | | $V_{DD} = 3.3V$ | -0.3 | | 0.8 | V | | | Input | MR, nPLL_SEL | $V_{_{DD}} = V_{_{IN}} = 3.465$ | | | 150 | μΑ | | ¹ <sub>IH</sub> | High Current | OE1, OE2, F_SEL | $V_{_{DD}} = V_{_{IN}} = 3.465$ | | | 5 | μΑ | | | Input | MR, nPLL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | I <sub>IL</sub> | Low Current | OE1, OE2, F_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | Table 4C. LVDS DC Characteristics, $_{DD} = V_{DDA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------------------|-----------------|---------|---------|---------|-------| | V <sub>od</sub> | Differential Output Voltage | | 260 | 360 | 460 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>os</sub> | Offset Voltage | | 1.2 | 1.3 | 1.5 | V | | ΔV <sub>os</sub> | V <sub>os</sub> Magnitude Change | | | | 50 | mV | | l <sub>oz</sub> | High Impedance Leakage Current | | -10 | ±1 | 10 | μΑ | | I <sub>OFF</sub> | Power Off Leakage | | -20 | ±1 | 20 | μΑ | | I <sub>OSD</sub> | Differential Output Short Circuit Current | | | -3.5 | -5 | mA | | I <sub>os</sub> | Output Short Circuit Current | | | -3.5 | -5 | mA | TABLE 5. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | ıl | | | Frequency | | | 25 | | MHz | | Parts per Million (ppm); NOTE 1 | | | | 100 | ppm | | Equivalent Series Resistance (ESR) | | | | 40 | Ω | | Shunt Capacitance | | | | 5 | pF | | Drive Level | | | | 100 | μW | NOTE: Characterized using an 18pF parallel resonant crystal. NOTE 1: When used with recommended 50ppm crystal and external trim caps adjusted for user PC board. Table 6. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|----------------------------|----------------------------|---------|---------|---------|-------| | f | Output Fraguency | FSEL = 0 | | 125 | | MHz | | OUT | Output Frequency | FSEL = 1 | | 100 | | MHz | | tsk(o) | Output Skew; NOTE 1, 2 | | | | 110 | ps | | tsk(b) | Bank Skew; NOTE 2, 3 | Q0/nQ0:Q4/nQ4 | | | 50 | ps | | isk(b) | Balik Skew, NOTE 2, 3 | Q5/nQ5:Q7/nQ7 | | | 50 | ps | | tjit(cc) | Cycle-to-Cycle Jitter | | | | 25 | ps | | fiit(CX) | RMS Phase Jitter (Random); | 125MHz, (1.875MHz - 20MHz) | | 0.42 | | ps | | <i>t</i> jit(Ø) | NOTE 4 | 100MHz, (1.875MHz - 20MHz) | | 0.46 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 100 | | 600 | ps | | odc | Output Duty Cycle | | 45 | | 55 | % | Minimum and Maximum values are design target specs. NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at V<sub>DD</sub>/2. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew within a bank of outputs at the same voltages and with equal load conditions. NOTE 4: Please refer to the Phase Noise Plot. TYPICAL PHASE NOISE AT 125MHz # PARAMETER MEASUREMENT INFORMATION #### 3.3V Core/3.3V OUTPUT LOAD AC TEST CIRCUIT #### **RMS PHASE JITTER** #### **OUTPUT SKEW** CYCLE-TO-CYCLE JITTER #### BANK SKEW #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ### OUTPUT RISE/FALL TIME DIFFERENTIAL OUTPUT VOLTAGE SETUP # PARAMETER MEASUREMENT INFORMATION, CONTINUED #### **OFFSET VOLTAGE SETUP** DIFFERENTIAL OUTPUT VOLTAGE SETUP # HIGH IMPEDANCE LEAKAGE CURRENT SETUP DIFFERENTIAL OUTPUT SHORT CIRCUIT SETUP **OUTPUT SHORT CIRCUIT CURRENT SETUP** POWER OFF LEAKAGE SETUP # **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS844008I-15 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\text{DD}}$ and $V_{\text{DDA}}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu\text{F}$ and a $0.01\mu\text{F}$ bypass capacitor should be connected to each $V_{\text{DDA}}$ . FIGURE 1. POWER SUPPLY FILTERING #### CRYSTAL INPUT INTERFACE The ICS844008I-15 has been characterized with an 18pF parallel resonant crystals. The capacitor values shown in Figure 2 below were determined using a 25MHz parallel resonant crystal and were chosen to minimize the ppm error. FIGURE 2. CRYSTAL INPUT INTERFACE #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### LVCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVDS All unused LVDS outputs should be terminated with $100\Omega$ resistor between the differential pair. #### 3.3V LVDS DRIVER TERMINATION A general LVDS interface is shown in Figure 3. In a $100\Omega$ differential transmission line environment, LVDS drivers require a matched load termination of $100\Omega$ across near the receiver input. For a multiple LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. FIGURE 3. TYPICAL LVDS DRIVER TERMINATION #### SCHEMATIC EXAMPLE Figure 4 shows an example of 844008I-15 application schematic. In this example, the device is operated at $V_{\tiny DD}$ =3.3V. The 18pF parallel resonant 25MHz crystal is used. The C1 = 27pF and C2 = 27pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. Two examples of LVDS for receiver without built-in termination are shown in this schematic. FIGURE 4. ICS844008I-15 SCHEMATIC EXAMPLE # POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS844008I-15. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS844008I-15 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. • Power (core)<sub>MAX</sub> = $V_{DD_MAX}$ \* ( $I_{DD_MAX}$ + $I_{DDA_MAX}$ ) = 3.465V \* (150mA + 15mA) = **571.73mW** #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: $Tj = \theta_{JA} * Pd\_total + T_A$ Tj = Junction Temperature $\theta_{\text{\tiny JA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>a</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{AB}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 65.7°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.572W \* 65.7°C/W = 122.5°C. This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{_{JA}}$ for 32-Lead LQFP, Forced Convection # θ<sub>JA</sub> by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 65.7°C/W 55.9°C/W 52.4°C/W # RELIABILITY INFORMATION Table 8. $\theta_{_{JA}} vs.$ Air Flow Table for 32 Lead LQFP | θ <sub>JA</sub> by Velocity (Meters per Second) | | | | | |-------------------------------------------------|---------------------|----------|----------|----------| | | | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC S | tandard Test Boards | 65.7°C/W | 55.9°C/W | 52.4°C/W | #### TRANSISTOR COUNT The transistor count for ICS844008I-15 is: 2609 #### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP TABLE 9. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | |-----------------------------------------------|----------------|------------|---------|--|--|--| | 0,4150 | | ВВА | | | | | | SYMBOL | МІМІМИМ | NOMINAL | MAXIMUM | | | | | N | | 32 | | | | | | Α | | | 1.60 | | | | | A1 | 0.05 | | 0.15 | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | b | 0.30 0.37 0.45 | | | | | | | С | 0.09 0.20 | | | | | | | D | | 9.00 BASIC | | | | | | D1 | | 7.00 BASIC | | | | | | D2 | | 5.60 Ref. | | | | | | E | | 9.00 BASIC | | | | | | E1 | | 7.00 BASIC | | | | | | E2 | | 5.60 Ref. | | | | | | е | | 0.80 BASIC | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | θ | 0° | | 7° | | | | | ccc | | | 0.10 | | | | Reference Document: JEDEC Publication 95, MS-026 #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |--------------------|--------------|--------------------------|--------------------|---------------| | ICS844008BYI-15LF | ICS4008BI15L | 32 Lead "Lead-Free" LQFP | tube | -40°C to 85°C | | ICS844008BYI-15LFT | ICS4008BI15L | 32 Lead "Lead-Free" LQFP | 1000 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851