# IP5311CX5

Dual-channel integrated passive filter network with ESD protection to IEC 61000-4-2 level 4

Rev. 01 — 30 November 2009

**Product data sheet** 

## 1. Product profile

## 1.1 General description

IP5311CX5 is a dual-channel RC low-pass filter array which is designed to provide filtering of undesired RF signals in the 10 MHz to 6000 MHz frequency band. In addition, IP5311CX5 incorporates diodes to provide protection to downstream components from ElectroStatic Discharge (ESD) voltages as high as  $\pm$ 15 kV contact according the IEC 61000-4-2 model, far exceeding standard level 4.

The device is optimized for loudspeaker applications using speakers of 10  $\Omega$  to 32+  $\Omega$  impedance.

IP5311CX5 is fabricated using monolithic silicon technology and integrates several resistors, bidirectional diodes and two high density capacitors in a single Wafer-Level Chip-Scale Package (WLCSP). These features make the IP5311CX5 ideal for use in applications requiring the utmost in miniaturization such as mobile phone handsets, cordless telephones and personal digital devices.

## **1.2 Features**

- Pb-free, RoHS compliant and free of halogen and antimony (Dark Green compliant)
- Dual-channel integrated RC filter network with high density capacitors (2 × 5 nF)
- Integrated ESD protection withstanding ±15 kV contact discharge, far exceeding IEC 61000-4-2 level 4
- WLCSP with 0.4 mm pitch

www.DataSheet4U.com

## 1.3 Applications

- Cellular and Personal Communication System (PCS) mobile handsets
- Cordless telephones
- Wireless data (WAN/LAN) systems



## 2. Pinning information

## 2.1 Pinning



## 2.2 Pin description

## Table 1. Pinning

|    | Description                                         |
|----|-----------------------------------------------------|
| A1 | filter channel 1 internal 2 kV amplifier connection |
| A2 | filter channel 1 external 15 kV speaker connection  |
| C1 | filter channel 2 internal 2 kV amplifier connection |
| C2 | filter channel 2 external 15 kV speaker connection  |
| B1 | not connected (missing ball)                        |
| B2 | ground                                              |

### www.DataSheet4U.com

## 3. Ordering information

| Table 2.         Ordering information |         |                                                                            |                |  |  |
|---------------------------------------|---------|----------------------------------------------------------------------------|----------------|--|--|
|                                       | Package | Package                                                                    |                |  |  |
|                                       | Name    | Description                                                                | Version        |  |  |
| IP5311CX5/LF                          | WLCSP5  | wafer level chip-size package; 5 bumps; 1.16 $\times$ 0.8 $\times$ 0.61 mm | IP5311CX5/LF   |  |  |
| IP5311CX5/LF/P                        | WLCSP5  | wafer level chip-size package; 5 bumps; 1.16 $\times$ 0.8 $\times$ 0.61 mm | IP5311CX5/LF/P |  |  |

## 4. Functional diagram



## 5. Limiting values

### Table 3.Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                    | Parameter                 | Conditions                                         |                | Max  | Unit |
|---------------------------|---------------------------|----------------------------------------------------|----------------|------|------|
| VI                        | input voltage             |                                                    | -0.5           | +4.5 | V    |
| V <sub>ESD</sub>          | electrostatic discharge   | pins A2 and C2 to ground                           |                |      |      |
|                           | voltage                   | contact discharge                                  | <u>[1]</u> –15 | +15  | kV   |
|                           |                           | air discharge                                      | <u>[1]</u> –15 | +15  | kV   |
|                           |                           | IEC 61000-4-2 level 4;<br>pins A2 and C2 to ground |                |      |      |
|                           |                           | contact discharge                                  | -8             | +8   | kV   |
|                           |                           | air discharge                                      | -15            | +15  | kV   |
|                           |                           | IEC 61000-4-2 level 1;<br>pins A1 and C1 to ground |                |      |      |
|                           |                           | contact discharge                                  | -2             | +2   | kV   |
|                           |                           | air discharge                                      | -2             | +2   | kV   |
| I <sub>ch</sub>           | channel current (DC)      |                                                    | -              | 92   | mA   |
| P <sub>ch</sub>           | channel power dissipation | continuous power                                   | -              | 100  | mW   |
| P <sub>tot</sub>          | total power dissipation   | continuous power                                   | -              | 200  | mW   |
| T <sub>stg</sub>          | storage temperature       |                                                    | -55            | +150 | °C   |
| T <sub>reflow(peak)</sub> | peak reflow temperature   | 10 s maximum                                       | -              | 260  | °C   |
| T <sub>amb</sub>          | ambient temperature       |                                                    | -35            | +85  | °C   |

 Device is qualified with 1000 pulses of ±15 kV contact discharges each, according to the IEC61000-4-2 model and far exceeds the specified level 4 (8 kV contact discharge).

## 6. Characteristics

### Table 4. Channel characteristics

 $T_{amb} = 25 \ ^{\circ}C$ ; unless otherwise specified.

| Symbol             | Parameter                 | Conditions                                       |            |      | Тур   | Max  | Unit |
|--------------------|---------------------------|--------------------------------------------------|------------|------|-------|------|------|
| R <sub>s(ch)</sub> | channel series resistance |                                                  |            | 13.5 | 15    | 16.5 | Ω    |
| C <sub>1</sub>     | capacitance 1             | high density;                                    |            | 4    | 5     | 6    | nF   |
| C <sub>2</sub>     | capacitance 2             | $V_{bias(DC)} = 0 V;$<br>f = 100 kHz             |            | 4    | 5     | 6    | nF   |
| C <sub>d</sub>     | diode capacitance         | $V_{bias(DC)} = 0 V;$<br>f = 100 kHz             | <u>[1]</u> | -    | 14    | -    | pF   |
| $V_{BR}$           | breakdown voltage         | positive direction;<br>I <sub>test</sub> = 1 mA  |            | 14   | 16.5  | -    | V    |
|                    |                           | negative direction;<br>I <sub>test</sub> = –1 mA |            | -    | -16.5 | -14  | V    |
| I <sub>LR</sub>    | reverse leakage current   | per channel; $V_I = 3.0 V$                       |            | -    | -     | 60   | nA   |
|                    |                           | per channel; $V_{l} = -3.0 V$                    |            | -60  | -     | -    | nA   |

[1] Guaranteed by design.

www.DataSheet4U.com

## 7. Application information

## 7.1 Insertion loss

The insertion loss measurement configuration of a typical 50  $\Omega$  NetWork Analyzer (NWA) system for evaluation of the IP5311CX5 is shown in Figure 3.

The insertion loss of both channels at frequencies up to 6 GHz is displayed in Figure 4.





## 7.2 Crosstalk

The crosstalk measurement configuration of a typical 50  $\Omega$  NWA system for evaluation of the IP5311CX5 is shown in Figure 5.

The measured crosstalk within the IP5311CX5 in a 50  $\Omega$  NWA system from one channel to the other channel is shown in Figure 6. In all cases, unused connections are terminated with 50  $\Omega$  to ground.



(2) Channel 2 to channel 1 (pins A2 and C1).



www.DataSheet4U.com

## 7.3 Voltage dependency of high density capacitors

The high density capacitors integrated in IP5311CX5 show a voltage dependency similar to some higher value discrete ceramic capacitors.

When used in an average mobile application, the typical voltage swing across the capacitance will be in the range of -0.5 V to +4 V. In this event, the capacitor values change proportional to the bias voltage as depicted in <u>Figure 7</u>.

The measurement is performed several times, starting at the 'starting point' at 0 V, increasing to 4 V (arrow 1), decreasing to -0.5 V (following arrow 2) and back to +4 V (arrow 3).

When measuring the capacitance over voltage for voltage swings of e.g. -20 V to +20 V, a hysteresis in the capacitance over V<sub>bias(DC)</sub> can be observed (see Figure 8), which is inherent to the integration process for the high density capacitors in this product.

Again, the measurement starts at 'starting point', following arrow 1 up to  $V_{bias(DC)} = 20 \text{ V}$ , from there along arrow 2 down to  $V_{bias(DC)} = -20 \text{ V}$  and back via arrow 3 and arrow 4.

001aak632 001aak633 1.15 1.25 C/C(0V) C/C(0V) З 1 1 05 starting point 0.75 3 starting 0.95 point 0.5 www.DataShost 0.25 2 0 75 0 3.5 4.5 V<sub>bias(DC)</sub> (V) 10 V<sub>bias(DC)</sub> (V) -0.5 0.5 1.5 2.5 3.5 \_20 -10 0 20 Relative capacitance C/C<sub>(0V)</sub> of high density Fig 8. Relative capacitance C/C<sub>(0V)</sub> of high density Fig 7. capacitors for  $-0.5 \text{ V} \le \text{V}_{\text{bias(DC)}} \le +4 \text{ V}$ capacitors for  $-20 \text{ V} \leq V_{\text{bias(DC)}} \leq +20 \text{ V}$ 

Values of  $C_1$  and  $C_2$  specified in Table 4 are based on measurements at the starting point.

## 8. Package outline



### Fig 9. Package outline IP5311CX5/LF (WLCSP5)

IP5311CX5\_1

#### 9. Soldering of WLCSP packages

## 9.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note AN10439 "Wafer Level Chip Scale Package" and in application note AN10365 "Surface mount reflow soldering description".

Wave soldering is not suitable for this package.

All NXP WLCSP packages are lead-free.

## 9.2 Board mounting

Board mounting of a WLCSP requires several steps:

- 1. Solder paste printing on the PCB
- 2. Component placement with a pick and place machine
- 3. The reflow soldering itself

## 9.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 10) than a PbSn process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process ٠ window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 5.

#### Table 5. Lead-free process (from J-STD-020C)

|            | Package ref | Package reflow temperature (°C)<br>Volume (mm <sup>3</sup> ) |        |  |
|------------|-------------|--------------------------------------------------------------|--------|--|
|            | Volume (mm  |                                                              |        |  |
|            | < 350       | 350 to 2000                                                  | > 2000 |  |
| < 1.6      | 260         | 260                                                          | 260    |  |
| 1.6 to 2.5 | 260         | 250                                                          | 245    |  |
| > 2.5      | 250         | 245                                                          | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 10.

www.DataSheet4U.com

IP5311CX5 1



For further information on temperature profiles, refer to application note AN10365 "Surface mount reflow soldering description".

### 9.3.1 Stand off

The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate
- The bump height on the chip

www.DataSheet4U.com

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

## 9.3.2 Quality of solder joint

A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

### 9.3.3 Rework

In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.

Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note *AN10365 "Surface mount reflow soldering description"*.

## 9.3.4 Cleaning

Cleaning can be done after reflow soldering.

## **10.** Abbreviations

| Table 6. | Abbreviations                       |
|----------|-------------------------------------|
|          | Description                         |
| DUT      | Device Under Test                   |
| ESD      | ElectroStatic Discharge             |
| LAN      | Local Area Network                  |
| NWA      | NetWork Analyzer                    |
| PCS      | Personal Communication System       |
| RoHS     | Restriction of Hazardous Substances |
| WAN      | Wide Area Network                   |
| WLCSP    | Wafer-Level Chip-Scale Package      |

## www.DataSheeeyision history

| Table 7. | Revision hist | ory          |                    |               |            |
|----------|---------------|--------------|--------------------|---------------|------------|
|          |               | Release date | Data sheet status  | Change notice | Supersedes |
| IP5311CX | 5_1           | 20091130     | Product data sheet | -             | -          |

## **12. Legal information**

## 12.1 Data sheet status

| Objective [short] data sheet   | Development   | This document contains data from the objective specification for product development. |
|--------------------------------|---------------|---------------------------------------------------------------------------------------|
| Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

## 12.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

## 12.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

#### www.Data infor

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

## 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **13. Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

## 14. Contents

| 1              | Product profile 1                   |
|----------------|-------------------------------------|
| 1.1            | General description 1               |
| 1.2            | Features                            |
| 1.3            | Applications 1                      |
| 2              | Pinning information 2               |
| 2.1            | Pinning 2                           |
| 2.2            | Pin description 2                   |
| 3              | Ordering information 2              |
| 4              | Functional diagram 3                |
| 5              | Limiting values 3                   |
| 6              | Characteristics 4                   |
| 7              | Application information 5           |
| 7.1            | Insertion loss                      |
| 7.2            | Crosstalk 6                         |
| 7.3            | Voltage dependency of high density  |
|                | capacitors                          |
| 8              | Package outline 8                   |
| 9              | Soldering of WLCSP packages         |
| 9.1            | Introduction to soldering WLCSP     |
|                | packages 9                          |
| 9.2            | Board mounting                      |
| 9.3            | Reflow soldering                    |
| 9.3.1<br>9.3.2 | Stand off                           |
| 9.3.2<br>9.3.3 | Quality of solder joint             |
| 9.3.4          | Cleaning                            |
| 10             | Abbreviations                       |
| 10             | Revision history                    |
| 12             | Legal information                   |
| 12.1           | Data sheet status                   |
|                | et4 Definitions                     |
| 12.2           | Disclaimers                         |
| 12.0           | Trademarks                          |
| 13             | Contact information 12              |
| 14             | Contents                            |
| 1-1            | ••••••••••••••••••••••••••••••••••• |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2009.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 30 November 2009 Document identifier: IP5311CX5\_1

All rights reserved.

