This data sheet contains advance information and specifications are subject to change without notice. # LOW VOLTAGE INFRARED REMOTE CONTROL TRANSMITTER (RC-5) #### GENERAL DESCRIPTION The SAA3006 is intended as a general purpose (RC-5) infrared remote control system for use where only low supply voltages are available. The device can generate 2048 different commands and utilizes a keyboard with a single-pole switch per key. The commands are arranged so that 32 systems can be addressed, each system containing 64 different commands. The circuit response to legal (one key pressed at a time) and illegal (more than one key pressed at a time) keyboard operation is specified later in this publication (see KEY ACTIVITIES). #### **Features** - Low supply voltage requirements - Very low current consumption - For infrared transmission link - Transmitter for 32 x 64 commands - One transmitter controls 32 systems - Transmission biphase technique - Short transmission times; speed-up of system reaction time - Single-pin oscillator input - Input protection - Test mode facility ## QUICK REFERENCE DATA | Supply voltage range | $v_{DD}$ | 2 to 7 | ٧ | |-------------------------------------|------------------|----------------------------------|----| | Input voltage range | $V_{I}$ | $0.5 \text{ to } (V_{DD} + 0.5)$ | ٧* | | Input current | ± II | max. 10 | mΑ | | Output voltage range | ٧o | $-0.5$ to $(V_{DD} + 0.5)$ | V* | | Output current | ± IO | max. 10 | mΑ | | Operating ambient temperature range | T <sub>amb</sub> | -25 to +85 | оС | w.DataSheet4U.com ## **PACKAGE OUTLINE** 28-lead DIL; plastic (SOT117). July 1983 <sup>\*</sup> V<sub>DD</sub> + 0,5 V not to exceed 9 V. Fig. 1 Block diagram. **DEVELOPMENT DATA** - (1) Control inputs for operating modes, test modes and reset. - (2) Remote signal outputs. - (3) Keyboard command code matrix 8 x 8. - (4) Keyboard system code matrix 4 x 8. Fig. 3 Keyboard interconnection. # **FUNCTIONAL DESCRIPTION** # Combined system mode (SSM = LOW) The X and Z-lines are active HIGH in the quiescent state. Legal key operation either in the X-DR or Z-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the DR-outputs are switched off and two scan cycles are started, switching on the DR-outputs one by one. When a Z- or X-input senses a LOW level, a latch-enable signal is fed to the system address or command latches, depending on whether sensing was found in the Z- or X-input matrix. After latching a system address number, the device will generate the last command (i.e. all command bits '1') in the chosen system as long as the key is pressed. Latching of a command number causes the device to generate this command together with the system address number stored in the system address latch. Releasing the key will reset the internal action if no data is transmitted at that time. Once the transmission is started, the signal will be finished completely. ## Single system mode (SSM = HIGH) The X-lines are active HIGH in the quiescent state; the pull-up transistors of the Z-lines are switched off and the inputs are disabled. Only legal key operation in the X-DR matrix starts the debounce cycle. When the contact is made for two bit times without interruption, the oscillator-enable signal is latched and the key may be released. Interruption within the two bit times resets the internal action. At the end of the debounce time, the pull-up transistors in the X-lines are switched off, those in the Z-lines are switched on during the first scan cycle. The wired connection in the Z-matrix is then translated into a system address number and stored in the system address latch. At the end of the first scan cycle the pull-up transistors in the Z-lines are switched off and the inputs are disabled again, while the transistors in the X-lines are switched on. The second scan cycle produces the command number which, after latching, is transmitted together with the system address number. #### Inputs The command inputs X0 to X7 carry a logical '1' in the quiescent state by means of an internal pull-up transistor. When SSM is LOW, the system inputs Z0 to Z3 also carry a logical '1' in the quiescent state by means of an internal pull-up transistor. When SSM is HIGH, the transistors are switched off and no current flows via the wired connection in the Z-DR matrix. #### Oscillator The oscillator is formed by a ceramic resonator (catalogue number 2422 540 98021 or equivalent) feeding the single-pin input OSC. Direct connection is made for supply voltages in the range 2 to 5,25 V but it is necessary to fit a 10 k $\Omega$ resistor in series with the resonator when using supply voltages in the range 2,6 to 7 V. # Key-release detection An extra control bit is added which will be complemented after key-release. In this way the decoder gets an indication that shows if the next code is to be considered as a new command. This is very important for multi-digit entry (e.g. by channel numbers or Teletext/Viewdata pages). The control bit will only be complemented after finishing at least one code transmission. The scan cycles are repeated before every code transmission, so that, even by 'take-over' of key operation during code transmission, the correct system and command numbers are generated. # **FUNCTIONAL DESCRIPTION (continued)** # Outputs The output DATA carries the generated information according to the format given in Fig. 4 and Tables 2 and 3. The code is transmitted in biphase; definitions of logical '1' and '0' are given in Fig. 5. The code consists of four parts: - Start part formed by 2 bits (two times a logical '1'); - Control part formed by 1 bit; - System part formed by 5 bits; - Command part formed by 6 bits. The output MDATA carries the same information as output DATA but is modulated on a carrier frequency of 1/12 of the oscillator frequency, so that each bit is presented as a burst of 32 pulses. To reduce power consumption, the carrier frequency has a 25% duty cycle. In the quiescent state, both outputs are non-conducting (3-state outputs). The scan drivers DR0 to DR7 are of the open drain N-channel type and are conducting in the quiescent state of the circuit. After a legal key operation all the driver outputs go into the high ohmic state; a scanning procedure is then started so that the outputs are switched into the conducting state one after the other. #### Reset action The circuit will be reset immediately when a key release occurs during: - debounce time; - between two codes. When a key release occurs during scanning of the matrix, a reset action will be accomplished if: - the key is released while one of the driver outputs is in the low-ohmic '0' state; - the key is released before detection of that key; - there is no wired connection in the Z-DR matrix while SSM is HIGH. ### Test pin The test pins TP1 and TP2 are used for testing in conjunction with inputs Z2 and Z3 as shown in Table 1. Table 1 Test functions | TP1 | TP2 | Z2 | <b>Z</b> 3 | function | |--------------|--------------------------|------------------------------|------------------------------|--------------------------------------------------------------| | LOW<br>LOW | LOW<br>HIGH | matrix input<br>matrix input | matrix input<br>matrix input | normal scan + output frequency six times faster than normal | | HIGH<br>HIGH | output fOSC <sup>6</sup> | LOW<br>HIGH | LOW<br>HIGH | reset output frequency 3 x 2 <sup>7</sup> faster than normal | #### **KEY ACTIVITIES** Every connection of one X-input and one DR-output is recognized as a legal keyboard operation and causes the device to generate the corresponding code. Activating more than one X-input at a time is an illegal keyboard operation and no circuit action is taken (oscillator does not start). When SSM is LOW, every connection of one Z-input and one DR-output is recognized as a legal key-board operation and causes the device to generate the corresponding code. Activating two or more Z-inputs, or Z-inputs and X-inputs, at one time is an illegal keyboard operation and no circuit action is taken. When SSM is HIGH, a wired connection must be made between a Z-input and a DR-output. If no connection is made, the code is not generated. When one X or Z-input is connected to more than one DR-output, the last scan signal is considered legal. The maximum allowable value of the contact series resistance of the keyboard switches is 7 k $\Omega$ . Fig. 4 DATA output format (RC-5). Fig. 5 Biphase transmission code; 1 bit time = $3 \times 2^8 \times T_{OSC}$ (typically 1,778 ms) where $T_{OSC}$ is the oscillator period time. July 1983 Table 2 Command matrix X-DR | code<br>no. | X-lines<br>X | command bits C | | |-------------|-----------------|--------------------|-------------| | 110. | 0 1 2 3 4 5 6 7 | DR 0 1 2 3 4 5 6 7 | 5 4 3 2 1 0 | | 0 | • | • | 0 0 0 0 0 0 | | 1 | • | • | 0 0 0 0 0 1 | | 2 | • | • | 0 0 0 0 1 0 | | 3 | • | • | 0 0 0 0 1 1 | | 4 | • | • | 0 0 0 1 0 0 | | 5 | • | • | 0 0 0 1 0 1 | | 6 | • | • | 0 0 0 1 1 0 | | 7 | • | • | 0 0 0 1 1 1 | | 8 | • | • | 0 0 1 0 0 0 | | 9 | • | • | 0 0 1 0 0 1 | | 10 | • | • | 0 0 1 0 1 0 | | 11 | • | • | 0 0 1 0 1 1 | | 12 | • | • | 0 0 1 1 0 0 | | 13 | • | • | 0 0 1 1 0 1 | | 14 | • | • | 0 0 1 1 1 0 | | 15 | • | • | 0 0 1 1 1 1 | | 16 | www.Data | Sheet4U.c | 010000 | | 17 | • | • | 0 1 0 0 0 1 | | 18 | • | • | 0 1 0 0 1 0 | | 19 | • | • | 0 1 0 0 1 1 | | 20 | • | • | 0 1 0 1 0 0 | | 21 | • | • | 0 1 0 1 0 1 | | 22 | • | • | 0 1 0 1 1 0 | | 23 | • | • | 0 1 0 1 1 1 | | 24 | • | • | 0 1 1 0 0 0 | | 25 | • | • | 0 1 1 0 0 1 | | 26 | • | • | 0 1 1 0 1 0 | | 27 | • | • | 0 1 1 0 1 1 | | 28 | • | • | 0 1 1 1 0 0 | | 29 | • | • | 0 1 1 1 0 1 | | 30 | • | • | 0 1 1 1 1 0 | | 31 | • | • | 0 1 1 1 1 1 | # Low voltage infrared remote control transmitter (RC-5) | | code | X-lines | | | | | | DR-lines | | | | | | | command bits | | | | | | | | | |------------------|------|---------|----|---|---|---|---|----------|-----|---|---|---|----|--------------|--------------|----|---|---|----|---------|---|---|---| | | no. | | 1 | _ | | | _ | c | 7 | _ | 1 | 2 | DF | ≀<br>4 | 5 | 6 | 7 | 5 | 4 | C.<br>3 | 2 | 1 | 0 | | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | <del>-</del> | | 0 | | | - | | | | - | | | 32 | | | | | • | | | | • | | | | | | | | 1 | 0 | 0 | 0 | 0 | 0 | | | 33 | | | | | • | | | | | • | | | | | | | 1 | 0 | 0 | 0 | 0 | 1 | | | 34 | | | | | • | | | | | | • | | | | | | 1 | 0 | 0 | 0 | 1 | 0 | | | 35 | | | | | • | | | | | | | • | | | | | 1 | 0 | 0 | 0 | 1 | 1 | | | 36 | | | | | • | | | | | | | | • | | | | 1 | 0 | 0 | 1 | 0 | 0 | | : | 37 | | | | | • | | | | | | | | | • | | | 1 | 0 | 0 | 1 | 0 | 1 | | | 38 | | | | | • | | | | | | | | | | • | | 1 | 0 | 0 | 1 | 1 | 0 | | | 39 | | | | | • | | | | | | | | | | | • | 1 | 0 | 0 | 1 | 1 | 1 | | | 40 | | | | | | • | | | • | | | | | | | | 1 | 0 | 1 | 0 | 0 | 0 | | | 41 | | | | | | • | | | | • | | | | | | | 1 | 0 | 1 | 0 | 0 | 1 | | | 42 | | | | | | • | | | | | • | | | | | | 1 | 0 | 1 | Ö | 1 | 0 | | | 43 | | | | | | • | | | | | | • | | | | | 1 | 0 | 1 | 0 | 1 | 1 | | ₹ | 44 | | | | | | • | | | | | | | • | | | | 1 | 0. | 1 | 1 | 0 | 0 | | [A | 45 | | | | | | • | | | | | | | | • | | | 1 | 0 | 1 | 1 | 0 | 1 | | 5 | 46 | | | | | | • | | | | | | | | | • | | 1 | 0 | 1 | 1 | 1 | 0 | | DEVELOPMENT DATA | 47 | ļ | | | | | • | | | | | | | | | | • | 1 | 0 | 1 | 1 | 1 | 1 | | ΓO | 48 | | | | | | | • | | • | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | | | 49 | | 14 | | | | | • | 21 | a | • | h | | | 12 | 11 | | | | 0<br>0 | 0 | 0 | 1 | | ۵ | 50 | | | | | | Н | • | CII | | | • | | U | | | | 1 | 1 | 0 | 0 | 1 | 0 | | | 51 | | | | | | | • | | İ | | | • | | | | | 1 | 1 | 0 | 0 | 1 | 1 | | | 52 | | | | | | | • | | | | | | • | | | | 1 | 1 | 0 | 1 | 0 | 0 | | | 53 | | | | | | | • | | | | | | | • | | | 1 | 1 | 0 | 1 | 0 | 1 | | | 54 | | | | | | | • | | | | | | | | • | | 1 | 1 | 0 | 1 | 1 | 0 | | | 55 | | | | | | | • | | | | | | | | | • | 1 | 1 | 0 | 1 | 1 | 1 | | | 56 | | | | | | | | • | • | | | | | | | | 1 | 1 | 1 | 0 | 0 | 0 | | | 57 | | | | | | | | • | | • | | | | | | | 1 | 1 | 1 | 0 | 0 | 1 | | | 58 | | | | | | | | • | | | • | | | | | | 1 | 1 | 1 | 0 | 1 | 0 | | | 59 | | | | | | | | • | | | | • | | | | | 1 | 1 | 1 | 0 | 1 | 1 | | | 60 | | | | | | | | • | | | | | • | | | | 1 | 1 | 1 | 1 | 0 | 0 | | | 61 | | | | | | | | • | | | | | | • | | | 1 | 1 | 1 | 1 | 0 | 1 | | | 62 | | | | | | | | • | | | | | | | • | | 1 | 1 | 1 | 1 | 1 | 0 | | | 63 | | | | | | | | • | | | | | | | | • | 1 | 1 | 1 | 1 | 1 | 1 | Table 3 System matrix Z-DR | system<br>no. | | Z-lines DR-lines Z. DR | | | | | | | | | | | | sys | stem<br>S | bits | | |---------------|------|------------------------|------------|---|-----|-----|----|---|-----|----|---|----|---|-----|-----------|------|---| | | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 3 | 2 | 1 | 0 | | 0 | • | | | | • | | | | | | | | 0 | 0 | 0 | 0 | 0 | | 1 | • | | | | | • | | | | | | | 0 | 0 | 0 | 0 | 1 | | 2 | • | | | | | | • | | | | | | 0 | 0 | 0 | 1 | 0 | | 3 | • | | | | | | | • | | | | | 0 | 0 | 0 | 1 | 1 | | 4 | • | | | | | | | | • | | | | 0 | 0 | 1 | 0 | 0 | | 5 | • | | | | | | | | | • | | | 0 | 0 | 1 | 0 | 1 | | 6 | • | | | | | | | | | | • | | 0 | 0 | 1 | 1 | 0 | | 7 | • | | | | | | | | | | | • | 0 | 0 | 1 | 1 | 1 | | 8 | | • | | | • | | | | | | | | 0 | 1 | 0 | 0 | 0 | | 9 | | • | | | | • | | | | | | | 0 | 1 | 0 | 0 | 1 | | 10 | | • | | | | | • | | | | | | 0 | 1 | 0 | 1 | 0 | | 11 | | • | | | | | | • | | | | | 0 | 1 | 0 | 1 | 1 | | 12 | | • | | | | | | | • | | | | 0 | 1 | 1 | 0 | 0 | | 13 | | • | | | | | | | | • | | | 0 | 1 | 1 | 0 | 1 | | 14 | | • | | į | | | | | | | • | | 0 | 1 | 1 | 1 | 0 | | 15 | | • | | | | | | | | | | • | 0 | 1 | 1 | 1 | 1 | | 16 | \/\/ | | <i>j</i> • | | 1 | 3.5 | Sh | | et. | 41 | | CC | 1 | 0 | 0 | 0 | 0 | | 17 | | | • | | ACC | • | | | | | | | 1 | 0 | 0 | 0 | 1 | | 18 | | | • | | | | • | | | | | | 1 | 0 | 0 | 1 | 0 | | 19 | | | • | | | | | • | | | | | 1 | 0 | 0 | 1 | 1 | | 20 | | | • | | | | | | • | | | | 1 | 0 | 1 | 0 | 0 | | 21 | | | • | | | | | | | • | | | 1 | 0 | 1 | 0 | 1 | | 22 | | | • | | | | | | | | • | | 1 | 0 | 1 | 1 | 0 | | 23 | | | • | | | | | | | | | • | 1 | 0 | 1 | 1 | 1 | | 24 | | | | • | • | | | | | | | | 1 | 1 | 0 | 0 | 0 | | 25 | | | | • | | • | | | | | | | 1 | 1 | 0 | 0 | 1 | | 26 | | | | • | | | • | | | | | | 1 | 1 | 0 | 1 | 0 | | 27 | | | | • | | | | • | | | | | 1 | 1 | 0 | 1 | 1 | | 28 | | | | • | | | | | • | | | | 1 | 1 | 1 | 0 | 0 | | 29 | | | | • | | | | | | • | | | 1 | 1 | 1 | 0 | 1 | | 30 | | | | • | | | | | | | • | | 1 | 1 | 1 | 1 | 0 | | 31 | | | | • | | | | | | | | • | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | 604 July 1983 # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range with respect to VSS | $v_{DD}$ | -0,5 | to 8,5 V | |--------------------------------------------------|------------------|------|------------------------------| | Input voltage range | $v_{l}$ | -0,5 | to (V <sub>DD</sub> +0,5) V* | | Input current | +1 | max. | 10 mA | | Output voltage range | $v_0$ | -0,5 | to (V <sub>DD</sub> +0,5) V* | | Output current | +10 | max. | 10 mA | | Power dissipation output OSC | PO | max. | 50 mW | | Power dissipation per output (all other outputs) | PO | max. | 100 mW | | Total power dissipation per package | P <sub>tot</sub> | max. | 200 mW | | Operating ambient temperature range | $T_{amb}$ | -25 | to +85 °C | | Storage temperature range | $T_{stg}$ | -55 | to +150 °C | ## **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). www.DataSheet4U.com <sup>\*</sup> V<sub>DD</sub> + 0,5 V not to exceed 9 V. # **CHARACTERISTICS** $V_{SS} = 0 \text{ V}$ ; $T_{amb} = -25 \text{ to } 85 \text{ }^{\circ}\text{C}$ unless otherwise specified | parameter | V <sub>DD</sub> (V) | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|-----------------------|------------|-----------------------|------| | Supply voltage | _ | V <sub>DD</sub> | 2 | _ | 7 | V | | Supply current at I <sub>O</sub> = 0 mA for all outputs; X0 to X7 and Z3 at V <sub>DD</sub> ; all other inputs at V <sub>DD</sub> or V <sub>SS</sub> ; excluding leakage current from open drain N-channel outputs; T <sub>amb</sub> = 25 °C | 7 | I <sub>DD</sub> | _ | _ | 10 | μΑ | | Inputs | | | | - | | | | Keyboard inputs X and Z with<br>P-channel pull-up transistors | | | | | | | | Input current (each input) at<br>V <sub>I</sub> = 0 V; TP = SSM = LOW | 2 to 7 | -11 | 10 | _ | 600 | μΑ | | Input voltage HIGH | 2 to 7 | VIH | 0,7 x V <sub>DD</sub> | _ | $V_{DD}$ | V | | Input voltage LOW | 2 to 7 | VIL | 0 | _ | 0,3 x V <sub>DD</sub> | V | | Input leakage current<br>at $T_{amb} = 25 ^{\circ}C$ ; TP = HIGH;<br>$V_{I} = 7 ^{\circ}V$ | | IIR | <del>-</del> | - | 1 | μΑ | | V <sub>1</sub> = 0 V | | -IIR | - | _ | 1 | μΑ | | SSM, TP1 and TP2 Input voltage HIGH | a Sh | eet4 | 0,7 x V <sub>DD</sub> | <u>o</u> r | $v_{DD}$ | v | | Input voltage LOW | 2 to 7 | VIL | 0 | _ | 0,3 x V <sub>DD</sub> | v | | Input leakage current<br>at T <sub>amb</sub> = 25 °C;<br>V <sub>I</sub> = 7 V | | l <sub>IR</sub> | _ | | 1 | μΑ | | V <sub>I</sub> = 0 V | | -I <sub>IR</sub> | _ | _ | 1 | μΑ | | osc | | ''' | | | | | | Input leakage current | | | | | | | | at $T_{amb} = 25 ^{\circ}\text{C}$ ; $V_{l} = 0 \text{V}$ ;<br>TP1 = HIGH; Z2 = Z3 = LOW | 2 to 7 | -11 | - | - | 2 | μΑ | | ∢ | |--------------| | $\mathbf{F}$ | | ⋖ | | | | $\vdash$ | | Z | | Ш | | ₹ | | ~ | | = | | O | | | | Ш | | > | | ú | | | | parameter | V <sub>DD</sub> (V) | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------|---------------------|-----------------|----------------------|--------------|------|------| | Outputs | | | | | | | | DATA and MDATA | | | | | | | | Output voltage HIGH at -I <sub>OH</sub> = 0,4 mA | 2 to 7 | Voн | V <sub>DD</sub> –0,3 | _ | _ | v | | Output voltage LOW at IOL = 0,6 mA | 2 to 7 | VOL | _ | <del>-</del> | 0,3 | V | | Output leakage current at: $V_0 = 7 V$ | | <sup>I</sup> OR | - | - | 10 | μΑ | | V <sub>O</sub> = 0 V | | -lor | _ | _ | 20 | μΑ | | T <sub>amb</sub> = 25 °C;<br>V <sub>O</sub> = 7 V | i | IOR | _ | _ | 1 | μΑ | | V <sub>O</sub> = 0 V | | -lor | | _ | 2 | μΑ | | DR0 to DR7, TP2 | | | | | | | | Output voltage LOW at IOL = 0,3 mA | 2 to 7 | v <sub>oL</sub> | _ | _ | 0,3 | V | | Output leakage current<br>at V <sub>O</sub> = 7 V | 7 | I <sub>OR</sub> | _ | _ | 10 | μA | | at V <sub>O</sub> = 7 V<br>T <sub>amb</sub> = 25 °C<br>OSC | | lor | _ | _ | 1 | μΑ | | Oscillator current at OSC = V <sub>DD</sub> | 7 | losc | 4,5 | _ | 30 | μΑ | | Oscillator WW.Da | ataS | hee | t4U. | CO | m | | | Maximum oscillator frequency at $C_L = 40 \text{ pF}$ (Figs 6 and 7) | 2 | fosc | - | _ | 450 | kHz | | Free-running oscillator frequency<br>at T <sub>amb</sub> = 25 °C | 2 | fosc | 10 | _ | 120 | kHz | Fig. 6 Typical normalized input frequency as a function of the load (keyboard) capacitance. Fig. 7 Test circuit for measurement of maximum oscillator frequency. July 1983 607