

# CPMF-1200-S080B

# Z-FETTM Silicon Carbide MOSFET

N-Channel Enhancement Mode Bare Die

| $\mathbf{V}_{	extsf{DS}}$ | = 1200 V  |
|---------------------------|-----------|
| $R_{DS(on)}$              | = 80 mΩ   |
| $\mathbf{Q}_{g}$          | = 90.8 nC |

#### **Features**

- Industry Leading R<sub>DS(on)</sub>
- High Speed Switching
- Low Capacitances
- Easy to Parallel
- Simple to Drive

#### **Benefits**

- Higher System Efficiency
- Reduced Cooling Requirements
- Avalanche Ruggedness
- Increase System Switching Frequency

# Gate Source Source

**Package** 



DIE

# Applications

- Solar Inverters
- Motor Drives
- Military and Aerospace

| Part Number     | Package |
|-----------------|---------|
| CPMF-1200-S080B | DIE     |

# **Maximum Ratings**

| Symbol                            | Parameter                                  | Value          | Unit | Test Conditions                                                          | Note |  |
|-----------------------------------|--------------------------------------------|----------------|------|--------------------------------------------------------------------------|------|--|
| $I_{D}$                           | Continuous Drain Current                   | 46             | А    | $V_{GS}@20V, T_C = 25^{\circ}C$                                          | 1    |  |
| I <sub>D</sub>                    | Continuous Diam Current                    | 25.9           |      | $V_{GS}@20V, T_{C} = 100^{\circ}C$                                       | 1    |  |
| $I_{Dpulse}$                      | Pulsed Drain Current                       | 85             | А    | Pulse width $t_p$ limited by $T_{jmax}$<br>$T_C = 25$ °C, $tp = 1ms$     | 1    |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy              | 2.2            | J    | I <sub>D</sub> = 20A, V <sub>DD</sub> = 50 V,<br>L = 9.5 mH              |      |  |
| E <sub>AR</sub>                   | Repetitive Avalanche Energy                | 1.5            | J    | t <sub>AR</sub> limited by T <sub>jmax</sub>                             |      |  |
| ${ m I}_{\sf AR}$                 | Repetitive Avalanche Current               | 20             | А    | $I_D = 20A$ , $V_{DD} = 50$ V, $L = 3$ mH $t_{AR}$ limited by $T_{jmax}$ |      |  |
| $V_{GS}$                          | Gate Source Voltage                        | -5/+25         | V    |                                                                          |      |  |
| P <sub>tot</sub>                  | Power Dissipation                          | 275            | W    | T <sub>c</sub> =25°C                                                     | 1    |  |
| T <sub>J</sub> , T <sub>stg</sub> | Operating Junction and Storage Temperature | -55 to<br>+135 | °C   |                                                                          |      |  |
| TL                                | Solder Temperature                         | 260            | °C   | 1.6mm (0.063") from case for 10s                                         |      |  |

#### Note:

1. Assumes a thermal resistance junction to case of  $\leq$  0.4 °C/W.



### **Electrical Characteristics**

| Symbol               | Parameter                              | Min. | Тур.       | Max. | Unit  | Test Conditions                                           | Note    |
|----------------------|----------------------------------------|------|------------|------|-------|-----------------------------------------------------------|---------|
| $V_{(BR)DSS}$        | Drain-Source Breakdown Voltage         | 1200 |            |      | V     | $V_{GS} = 0V$ , $I_D = 100\mu A$                          |         |
| \/                   | Gate Threshold Voltage                 |      | 2.5        | 4    | V     | $V_{DS} = V_{GS}$ , $I_{D} = 1$ mA, $T_{J} = 25$ °C       | 2       |
| $V_{GS(th)}$         | Gate Tilleshold Voltage                |      | 1.7        |      | ]     | $V_{DS} = V_{GS}$ , $I_{D} = 1$ mA, $T_{J} = 135$ °C      |         |
| $I_{	extsf{DSS}}$    | Zero Gate Voltage Drain Current        |      | 1          | 100  | μA    | $V_{DS} = 1200V$ , $V_{GS} = 0V$ , $T_{J} = 25^{\circ}C$  |         |
| IDSS                 | Zero Gate voltage Drain Current        |      | 10         | 250  | μΑ    | $V_{DS} = 1200V$ , $V_{GS} = 0V$ , $T_{J} = 135^{\circ}C$ |         |
| $I_{GSS}$            | Gate-Source Leakage Current            |      |            | 250  | nA    | $V_{GS} = 20V$ , $V_{DS} = 0V$                            |         |
| D                    | Drain-Source On-State Resistance       |      | 80         | 110  | mΩ    | $V_{GS} = 20V, I_{D} = 20A, T_{J} = 25^{\circ}C$          |         |
| R <sub>DS(on)</sub>  | Drain Source on State Resistance       |      | 110        | 130  | 11175 | $V_{GS} = 20V, I_{D} = 20A, T_{J} = 135^{\circ}C$         |         |
| g <sub>fs</sub>      | <br>  Transconductance                 |      | 7.3        |      | S     | $V_{DS}$ = 20V, $I_{DS}$ = 20A, $T_1$ = 25°C              | fig. 3  |
| 9rs                  | Transconductance                       |      | 6.7        |      |       | $V_{DS}$ = 20V, $I_{DS}$ = 20A, $T_{J}$ = 135°C           | ing. 5  |
| C <sub>iss</sub>     | Input Capacitance                      |      | 1915       |      |       | $V_{GS} = 0V$                                             |         |
| C <sub>oss</sub>     | Output Capacitance                     |      | 120        |      | pF.   | V <sub>DS</sub> = 800V                                    | fig. 5  |
| C <sub>rss</sub>     | Reverse Transfer Capacitance           |      | 13         |      |       | f = 1MHz                                                  |         |
|                      | ·                                      |      |            |      |       | $V_{AC} = 25mV$                                           |         |
| t <sub>d(on)i</sub>  | Turn-On Delay Time                     |      | 17.2       |      |       |                                                           |         |
| t <sub>r</sub>       | Rise Time                              |      | 13.6       |      |       | $V_{DD} = 800V$                                           |         |
| t <sub>d(off)i</sub> | Turn-Off Delay Time                    |      | 62         |      | ns    | $V_{GS} = -2/20V$                                         |         |
| t <sub>fi</sub>      | Fall Time                              |      | 35.6       |      |       | $I_D = 20A$                                               | fig. 11 |
| Eon                  | Turn-On Switching Loss (25°C) (135°C)  |      | 530<br>422 |      | μJ    | $R_G = 6.8\Omega$<br>$L = 856\mu H$                       |         |
| E <sub>Off</sub>     | Turn-Off Switching Loss (25°C) (135°C) |      | 320<br>329 |      | μJ    | Per JEDEC24 Page 27                                       |         |
| $R_{G}$              | Internal Gate Resistance               |      | 5          |      | Ω     | $V_{GS} = 0V, f = 1MHz, V_{AC} = 25mV$                    |         |

Note: 2. The recommended on-state VGS is +20V and the recommended off-state VGS is between -2V and -5V

## **Reverse Diode Characteristics**

| Symbol          | Parameter                     | Тур. | Max. | Unit        | Test Conditions                                                   | Note       |                                              |  |
|-----------------|-------------------------------|------|------|-------------|-------------------------------------------------------------------|------------|----------------------------------------------|--|
| V               | Diodo Forward Voltago         | 3.5  |      |             | $V_{GS} = -5V$ , $I_F = 10A$ , $T_J = 25$ °C                      |            |                                              |  |
| $V_{sd}$        | Diode Forward Voltage         | 3.1  |      | □         ∨ |                                                                   | V          | $V_{GS} = -2V, I_F = 10A, T_J = 25^{\circ}C$ |  |
| t <sub>rr</sub> | Reverse Recovery Time         | 220  |      | ns          | V <sub>GS</sub> = -5V, I <sub>F</sub> =20A, T <sub>J</sub> = 25°C |            |                                              |  |
| Qrr             | Reverse Recovery Charge       | 142  |      | nC          | $V_{R} = 800V,$                                                   | fig. 12,13 |                                              |  |
| $I_{rrm}$       | Peak Reverse Recovery Current | 2.3  |      | Α           | d <i>i</i> <sub>F</sub> /d <i>t</i> = 100A/μs                     |            |                                              |  |

# **Gate Charge Characteristics**

| Symbol   | Parameter             | Тур. | Max. | Unit | Test Conditions                 | Note  |
|----------|-----------------------|------|------|------|---------------------------------|-------|
| Qgs      | Gate to Source Charge | 23.8 |      |      | $V_{DD} = 800V$                 | fig 0 |
| $Q_{gd}$ | Gate to Drain Charge  | 43.1 |      | nC   | $I_D = 20A$                     | fig.8 |
| Qg       | Gate Charge Total     | 90.8 |      |      | $V_{GS} = -2/20V$ Per JEDEC24-2 |       |



## **Typical Performance**



Fig 1. Typical Output Characteristics  $T_1 = 25^{\circ}C$ 



Figure 3. Typical Transfer Characteristics



Fig 2. Typical Output Characteristics  $T_1 = 135$ °C



Fig 4. Normalized On-Resistance vs. Temperature



Fig 5A and 5B. Typical Capacitance vs. Drain - Source Voltage



# **Typical Performance**



Fig 6. Inductive Switching Energy(Turn-on) vs. T



Fig 7. Inductive Switching Energy(Turn-off) vs. T



Fig 8. Typical Gate Charge Characteristics @ 25°C



Fig 9. Typical Avalanche Waveform



# **Clamped Inductive Switch Testing Fixture**





Fig 10. Switching Waveform Test Circuit

Fig 11. Switching Test Waveform Times



Fig 12. Body Diode Recovery Waveform



Fig 13. Body Diode Recovery Test





Fig 14. Avalanche Test Circuit



Fig 15. Theoretical Avalanche Waveform



#### **Mechanical Parameters**

| Parameter                              | Тур               | Unit |
|----------------------------------------|-------------------|------|
| Die Dimensions (L x W)                 | 4.08 x 4.08       | mm   |
| Exposed Source Pad Metal Dimensions    | 0.98 x 2.09 (x 2) | mm   |
| Gate Pad Dimensions                    | 0.84 x 0.60       | mm   |
| Chip Thickness                         | 365 ± 25          | μm   |
| Frontside (Source) metallization (Al)  | 4                 | μm   |
| Frontside (Gate) metallization (Al)    | 4                 | μm   |
| Backside (Drain) metallization (Ni/Ag) | 0.8 / 0.6         | μm   |

#### **Chip Dimensions**



| Part Number     | Package |
|-----------------|---------|
| CPMF-1200-S080B | DIE     |



This product has not been designed or tested for use in, and is not intended for use in, applications implanted into the human body nor in applications in which failure of the product could lead to death, personal injury or property damage, including but not limited to equipment used in the operation of nuclear facilities, life-support machines, cardiac defibrillators or similar emergency medical equipment, aircraft navigation or communication or control systems, air traffic control systems, or weapons systems.

Copyright © 2010-2011 Cree, Inc. All rights reserved. The information in this document is subject to change without notice. Cree, the Cree logo is a registered trademark of Cree, Inc.

<sup>\*</sup> The levels of environmentally sensitive, persistent biologically toxic (PBT), persistent organic pollutants (POP), or otherwise restricted materials in this product are below the maximum concentration values (also referred to as the threshold limits) permitted for such substances, or are used in an exempted application, in accordance with EU Directive 2002/95/EC on the restriction of the use of certain hazardous substances in electrical and electronic equipment (RoHS), as amended through April 21, 2006.

<sup>\*</sup> The die-on-tape method of delivering these SiC die may be considered a means of temporary storage only. Due to an increase in adhesion over time, die stored for an extended period may affix too strongly to the tape. These die should be stored in a temperature-controlled nitrogen dry box soon after receipt. Cree will further recommend that all die be removed from tape to a waffle pack, to a similar storage medium, or used in production within 2 – 3 weeks of delivery to assure 100% release of all die without issues.



#### Applications Information:

The Cree SiC DMOSFET has removed the upper voltage limit of silicon MOSFETs. However, there are some differences in characteristics when compared to what is usually expected with high voltage silicon MOSFETs. These differences need to be carefully addressed to get maximum benefit from the SiC DMOSFET. In general, although the SiC DMOSFET is a superior switch compared to its silicon counterparts, it should not be considered as a direct drop-in replacement in existing applications.

There are two key characteristics that need to be kept in mind when applying the SiC DMOSFETs; modest transconductance and no turn-off tail. The modest transconductance requires that  $V_{\rm GS}$  needs to be 20V to optimize performance. This can be seen the Output and Transfer Characteristics shown in Figures 1-3. The modest transconductance also affects the transition where the device behaves as a voltage controlled resistance to where it behaves as a voltage controlled current source as a function of  $V_{\rm DS}$ . The result is that the transition occurs over higher values of  $V_{\rm DS}$  than is usually experienced with Si MOSFETs and IGBTs. This might affect the operation anti-desaturation circuits, especially if the circuit takes advantage of the device entering the constant current region at low values of forward voltage.

The modest transconductance needs to be carefully considered in the design of the gate drive circuit. The first obvious requirement is that the gate driver be capable of a 22V (or higher) swing. The recommended on state  $V_{GS}$  is +20V and the recommended off state  $V_{\rm GS}$  is between -2V to -5V. Please carefully note that although the gate voltage swing is higher than typical silicon MOSFETs and IGBTs, the total gate charge of the SiC DMOSFET is considerably lower. In fact, the product of gate voltage swing and gate charge for the SiC DMOSFET is lower than comparable silicon devices. The gate voltage must have a fast dV/dt to achieve fast switching times which indicates that a very low impedance driver is necessary. Lastly, the fidelity of the gate drive pulse must be carefully controlled. The nominal threshold voltage is 2.3V and the device is not fully on  $(dV_{ps}/dt \approx 0)$  until the  $V_{cs}$  is above 16V. This is a noticeably wider range than what is typically experienced with silicon MOSFETs and IGBTs. The net result of this is that the SiC DMOSFET has a somewhat lower 'noise margin'. Any excessive ringing that is present on the gate drive signal could cause unintentional turn-on or partial turn-off of the device. The gate resistance should be carefully selected to insure that the gate drive pulse is adequately dampened. To first order, the gate circuit can be approximated as a



$$\zeta = \frac{R_{LOOP}}{2} \sqrt{\frac{C_{GATE}}{L_{LOOP}}} \gg 1$$

$$\therefore R_{LOOP} \geqslant 2\sqrt{rac{L_{LOOP}}{C_{GATE}}}$$

As shown, minimizing  $L_{\text{LOOP}}$  minimizes the value of  $R_{\text{LOOP}}$  needed for critical dampening. Minimizing  $L_{\text{LOOP}}$  also minimizes the rise/fall time. Therefore, it is strongly recommended that the gate drive be located as close to the SiC DMOSFET as possible to minimize  $L_{\text{LOOP}}$ . An external resistance of 6.8  $\Omega$  was used to characterize this device. Lower values of external gate resistance can be used so long as the gate pulse fidelity is maintained. In the event that no external gate resistance is used, it is suggested that the gate current be checked to indirectly verify that there is no ringing present in the gate circuit. This can be accomplished with a very small current transformer. A recommended setup is a two-stage current transformer as shown below:



The two stage current transformer first stage consists of 10 turns of AWG 30 wire on a small high permeability core. A Ferroxcube 3E27 material is recommended. The second stage is a small wide bandwidth current transformer, such as the Tektronix CT-2. Lastly, a separate source return should be used for the gate drive as shown below:



Stray inductance on source lead causes load di/dt to be fed back into gate drive which causes the following:

- Switch di/dt is limited
- Could cause oscillation



Kelvin gate connection with separate source return is highly recommended



A significant benefit of the SiC DMOSFET is the elimination of the tail current observed in silicon IGBTs. However, it is very important to note that the current tail does provide a certain degree of parasitic dampening during turn-off. Additional ringing and overshoot is typically observed when silicon IGBTs is replaced with SiC DMOSFETs. The additional voltage overshoot can be high enough to destroy the device. Therefore, it is critical to manage the output interconnection parasitics (and snubbers) to keep the ringing and overshoot from becoming problematic.

#### **ESD RATINGS**

| ESD Test | Total Devices Sampled    | Resulting Classification |
|----------|--------------------------|--------------------------|
| ESD-HBM  | All Devices Passed 1000V | 2 (>2000V)               |
| ESD-MM   | All Devices Passed 400V  | C (>400V)                |
| ESD-CDM  | All Devices Passed 1000V | IV (>1000V)              |