# THOMSON COMPOSANTS MILITAIRES ET SPATIAUX # NMOS 8-BIT MICROPROCESSOR #### DESCRIPTION The EF 6803 is an 8-bit single-chip microprocessor unit MPU) which significantly enhances the capabilities of 6800 amily of parts derived drom the 6801 microcomputer. It includes an upgraded 6800 microprocessor unit (MPU) which upward-source and object-code compatibility. Execution times of key instructions have been improved and several new instructions have been added including an unsigned multiply. The MPU can be expanded to a 64 K byte address space. It is TTL compatible and requires one +5 volt power supply. 128 bytes of RAM, a Serial Communications Interface (SCI), parallel I/O, and a three function programmable timer. The EF 6803 can be considered as an 6801 MCU operating in modes 2 or 3. The 6801 provides eight different operating modes (0 to 7), described in this data sheet. The EF 6803 provides two operating modes (modes 2 and 3 of 6801). #### MAIN FEATURES - Enhanced EF 6800 instruction set. - 8 x8 multiply instruction. - Serial Communications Interface (SCI). - Upward source and object code compatibility with the 6800. - 16 bit three-function programmable timer. - Single-chip or expanded operation to 64 K byte address space. - Bus compatibility with the 6800 family. - 128 bytes of RAM. - 64 bytes of RAM retainable during powerdown. - 29 parallel I/O and two handshake control lines. - Internal clock generator with divide-by-four output. - Complete development system support on DEVICE®. - Temperature ranges: - 0°C to +70°C, - -40°C to +85°C. - 55°C to + 125°C. # SCREENING / QUALITY This product is manufactured in full compliance with: - MIL-STD-883 class B. - NFC 96883 (class G). - TMS standard. C Suffix **DIL 40** Ceramic Side Brazed J Suffix **DIL 40** Cerdip > E Suffix LCCC 44 Leadless Ceramic Chip Carrier PIN CONNECTIONS (see chapter 10) See the Ordering Information at the end of the data sheet. June 1992 1/48 # SUMMARY - A GENERAL DESCRIPTION - 1 BLOCK DIAGRAM - **B DETAILED SPECIFICATION** - 1 SCOPE - 2 APPLICABLE DOCUMENT - 2.1 MIL-STD-883 - 3 REQUIREMENTS - 3.1 General - 3.2 Design and construction - 3.3 Electrical characteristics - 3.4 Thermal characteristics (at 25°C) - 3.5 Mechanical and environment - 3.6 Marking - 4 QUALITY CONFORMANCE INSPECTION - 4.1 MII-STD-883 # 5 - ELECTRICAL CHARACTERISTICS - 5.1 General requirements - 5.2 Static characteristics - 5.3 Dynamic (switching) characteristics - 5.4 Test conditions specific to the device # 6 - FUNCTIONAL DESCRIPTION - 6.1 Introduction - 6.2 6801/6803 operating modes - 6.3 6801/6803 interrupts - 6.4 Functional pin descriptions - 6.5 RAM control register - 6.6 Programmable timer - 6.7 Serial communications interface (SCI) - 6.8 Rate and mode control register (RMCR) - 6.9 Transmit/receive control and status register (TRCSR) - 6.10 Instruction set - 6.11 Summary of cycle-by-cycle operation # 7 - PREPARATION FOR DELIVERY - 7.1 Packaging - 7.2 Certificate of compliance - 8 HANDLING # 9 - PACKAGE MECHANICAL DATA - 9.1 40 pins DIL Ceramic Side Brazed - 9.2 40 pins DIL Cerdip - 9.3 44 pins Leadless Ceramic Chip Carrier # 10 - TERMINAL CONNECTIONS - 10.1 DIL 40 Pin assignment - 10.2 LCCC 44 Pin assignment # 11 - ORDERING INFORMATION - 11.1 Hi-REL product - 11.2 Standard product 2/48 # A - GENERAL DESCRIPTION #### BLOCK DIAGRAM he EF 6803 is a high-performance microprocessor implemented in HCMOS, low power, small geometry process. This process illows CMOS and HMOS (high density NMOS) gates to be combined on the same device. CMOS structures are used where peed and low power is required, and HMOS structures are used where minimum silicon area is desired. This technology enales the EF 6803 to be very fast while consuming less power (less than 1.5 watts) and still have a reasonably small die size. The size of the EF 6803 silicon die is 5.4 × 9.2 mm. It utilizes about 190.000 transistors, 103.000 of which are actually implemented. igure 1 is a block diagram of the EF 6803. The processor can be divided into two main sections: the bus controller and the hicromachine. This division reflects the autonomy with which the sections operate. (1) No functioning ROM in EF6803 Figure 1: 6801/6803 block diagram. # **B** - DETAILED SPECIFICATIONS #### 1 · SCOPE This drawing describes the specific requirements for the microprocessor EF 6803 1 and 1.5 MHz, in compliance with MIL-STD-883 class B or CECC 90000. #### 2. APPLICABLE DOCUMENTS #### 2.1 - MIL-STD-883 - 1) MIL-STD-883 : test methods and procedures for electronics. - MIL-M-38510 : general specifications for microcircuits. ## 3 - REQUIREMENTS #### 3.1 · General The microcircuits are in accordance with the applicable document and as specified herein. #### 3.2 - Design and construction # 3.2.1 - Terminal connections Depending on the package, the terminal connections shall be is shown in § 10.1 and §10.2. # 3.2.2 · Lead material and finish Lead material and finish shall be any option of MIL-M-38510 except finish C (as described in 3.5.6.1 of 38510). #### 3.2.3 · Package The macrocircuits are packaged in a hermetically sealed ceramic packages which are conform to case outlines o MIL-M-38510 appendix C (when defined): - 40 leads DIL Ceramic Side Brazed, - 40 leads DIL Ceramic Cerdip. - 44 terminals SQ LCCC. The precise case outlines are described on Figures § 9.1, 9.2 and 9.3. ## 3.3 · Electrical characteristics # 3.3.1 - Absolute maximum ratings (See Table 1) #### Table 1 | Symbol | Par | Parameter | | Min | Max | Unit | |-------------------|-----------------------|----------------------------------------|--------------------------------------------|-------|-------|------| | Vcc | Supply voltage | Supply voltage | | - 0.3 | + 7.0 | V | | VI | Input voltage | Input voltage | | -0.3 | + 7.0 | V | | P <sub>dmax</sub> | Max power dissipation | | $T_{case} = -55^{\circ}C / + 125^{\circ}C$ | | 1.5 | W | | | | M suffix : EF 6803/EF 68A03 | f = 1 and 1.5 MHz | - 55 | + 125 | °C | | T <sub>case</sub> | Operating temperature | V suffix: EF 6803/EF 68A03 | f = 1 and 1.5 MHz | 40 | +85 | °C | | | | No suffix : EF 6803/EF 68A03/ EF 68B03 | f = 1, 1.5 and 2 MHz | 0 | +70 | °C | | T <sub>stg</sub> | Storage temperature | | | - 55 | + 150 | °C | | Тj | Junction temperature | | | | + 170 | °C | | Tleads | Lead temperature | | Max 5 sec. soldering | | + 270 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electrical fields ; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation it is recommended that Vin and Vout be constrained to the range VSS ≤ (Vin or # 4 · Thermal characteristics (at 25°C) #### ble 2 | Package | Symbol | Parameter | Value | Unit | |--------------------------|--------------|------------------------------------------------------------------------------------------------|---------|--------------| | DIL 40<br>J and C suffix | θ JA | Thermal resistance - Ceramic junction to ambient Thermal resistance - Ceramic junction to case | 45<br>7 | °C/W | | LCCC 44<br>E suffix | θ JA<br>θ JC | Thermal resistance - Ceramic junction to ambient Thermal resistance - Ceramic junction to case | 40<br>8 | ∘C\M<br>∘C\M | #### ower considerations he average chip-junction temperature, TJ, in °C can be obtained from : $$T_{J} = T_{A} + (P_{D} \bullet \theta_{JA}) \tag{1}$$ A = Ambient Temperature, °C. IA = Package Thermal Resistance, Junction-to-Ambient, °C/W. D = PINT + PI/O INT = ICC × VCC, Watts - Chip Internal Power. I/O = Power Dissipation on Input and Output Pins — User Determined. or most applications $P_{I/O} < P_{INT}$ and can be neglected. n approximate reliationship between PD and TJ (if PI/O is neglected) is: $$P_D = K : (T_J + 273)$$ olving equations (1) and (2) for K gives: $$K = P_D \bullet (T_A + 273) + \theta_{JA} \bullet P_D^2$$ (3 (2) here K is a constant pertaining to the particular part K can be determined from equation (3) by measuring PD (at equilibrium) or a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for ny value of TA. he total thermal resistance of a package ( $\theta$ JA) can be separated into two components, $\theta$ JC and $\theta$ CA, representing the barrier b heat flow from the semiconductor junction to the package (case), surface ( $\theta$ JC) and from the case to the outside ambient (CA). These terms are related by the equation : $$\theta_{JA} = \theta_{JC} + \theta_{CA}$$ (4) JC is device related and cannot be influenced by the user. However, $\theta_{CA}$ is user dependent and can be minimized by such hermal management techniques as heat sinks, ambient air cooling and thermal convection. Thus, good thermal management in the part of the user can significantly reduce $\theta_{CA}$ so that $\theta_{JA}$ approximately equals $\theta_{JC}$ . Substitution of $\theta_{JC}$ for $\theta_{JA}$ in equaon (1) will result in a lower semiconductor junction temperature. ## .5 - Mechanical and environment he microcircuits shall meet all mechanical environmental requirements of either MIL-STD-833 for class B devices or ECC 90000 devices. #### .6 - Marking marking he document where are defined the marking are identified in the related reference documents. Each microcircuit are legible ind permanently marked with the following information as minimum: - .6.1 · Thomson logo - .6.2 Manufacturer's part number - .6.3 Class B identification - .6.4 Date-code of inspection lot - .6.5 · ESD Identifier if available - .6.6 · Country of manufacturing # 4 - QUALITY CONFORMANCE INSPECTION # 4.1 · MIL-STD-883 Is in accordance with MIL-M-38510 and method 5005 of MIL-STD-883. Group A and B inspections are performed on each production lot. Group C and D inspection are performed on a periodical basis. #### 5 · ELECTRICAL CHARACTERISTICS #### 5.1 · General requirements All static and dynamic electrical characteristics are specified for inspection purpose, and the relevant measurements conditions are given below: Table 3: Static electrical characteristics for all electrical variants. See § 5.2. Table 4: Dynamic electrical characteristics. See § 5.3. #### 5.2 · Static characteristics # Table 3 - DC electrical characteristics V<sub>CC</sub> = 5.0 V<sub>dc</sub> $\pm 5$ % ; V<sub>SS</sub> = 0 V<sub>dc</sub> ; T<sub>c</sub> = $-55^{\circ}$ C / $+125^{\circ}$ C or $-40^{\circ}$ C / $+85^{\circ}$ C and 0°C / $+70^{\circ}$ C (unless otherwise specified) | Symbol | Characteristic | | 6803<br>+70°C | | EF 6803 EF 6803 -55°C / +125°C | | | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------------------------------|--------------------------------|----------------------------------------------|--------------|----------| | | | Min | Max | Min | Max | Min | Max | | | VIH | Input high voltage RESET Other inputs | VSS +4.0<br>VSS +2.0 | VCC<br>VCC | V <sub>SS</sub> +4.0<br>V <sub>SS</sub> +2.2 | Vcc<br>Vcc | V <sub>SS</sub> +4.0<br>V <sub>SS</sub> +2.2 | VCC<br>VCC | ۷ | | ٧ <sub>IL</sub> | Input low voltage All inputs | V <sub>SS</sub> -0.3 | V <sub>SS</sub> +0.8 | V <sub>SS</sub> -0.3 | V <sub>SS</sub> +0.8 | V <sub>SS</sub> -0.3 | VSS +0.8 | ٧ | | lin | Input load current Port 4 (Vin = 0 to 2.4 V) SCI | | 0.5<br>0.8 | | 0.8<br>1.0 | | 0.8<br>1.0 | mA<br>mA | | lin | Input leakage current (Vin = 0 to 5.25 V) NMI, IRQ1, RESET | | 2.5 | | 5.0 | | 5.0 | μА | | ITSI | Hi-Z (off state) input current<br>(Vin = 0.5 to 2.4 V) Ports 1, 2 and 3 | | 10 | | 20 | | 20 | μΑ | | Vон | Output high voltage $(l_{load} = -65 \mu\text{A}, \text{V}_{CC} = \text{min})^*$ E, Port 4, SC1, SC2 $(l_{load} = -100 \mu\text{A}, \text{V}_{CC} = \text{min})$ Other outputs | VSS +2.4<br>VSS +2.4 | | V <sub>SS</sub> +2.4<br>V <sub>SS</sub> +2.4 | | VSS +2.4<br>VSS +2.4 | | V<br>V | | VOL | Output low voltage (I <sub>load</sub> = 2.0 mA, V <sub>CC</sub> = min) All outputs | | V <sub>SS</sub> +0.5 | | V <sub>SS</sub> +0.6 | | VSS +0.6 | ٧ | | ЮН | Darlington drive current (V <sub>Q</sub> = 1.5 V) Port 1 | 1.0 | 4.0 | 1.0 | 5.0 | 1.0 | 5.0 | mA | | PINT | Internal power dissipation<br>(Measured at T <sub>A</sub> = T <sub>L</sub> in steady-state operation) | | 1200 | | 1500 | | 1500 | mW | | C <sub>in</sub> | Input capacitance Port 3, Port 4, SCI ( $V_{in}=0$ , $T_{A}=25^{\circ}$ C, $f_{O}=1.0$ MHz) Other inputs | | 12.5<br>10 | | 12.5<br>10 | | 12.5<br>10 | pF<br>pF | | V <sub>SBB</sub><br>V <sub>SB</sub> | V <sub>CC</sub> Standby Powerdown Powerup | 4.0<br>4.75 | 5.25<br>5.25 | 4.0<br>4.75 | 5.25<br>5.25 | 4.0<br>4.75 | 5.25<br>5.25 | V<br>V | | ISSB | Standby current Powerdown | | 6.0 | | 8.0 | | 8.0 | mA | <sup>\*</sup> Negociable to $-100 \mu A$ (for further information contact the factory). # 5.3 - Dynamic (switching) characteristics The limits and values given in this section apply over the full case temperature range $-55^{\circ}$ C to $+125^{\circ}$ C and $V_{CC}$ in the range 4.75 V to 5.25 V V<sub>IL</sub> = 0.8 V and $V_{IH}$ = 2.0 V. 6/48 324 # able 4 · Control timing CC = 5.0 V $\pm 5$ % ; VSS = 0 ; f = 1 and 1.5 MHz: $-40^{\circ}$ C $\leqslant$ T<sub>C</sub> $\leqslant$ +85°C and $-55^{\circ}$ C $\leqslant$ T<sub>C</sub> $\leqslant$ +125°C f = 2 MHz: $0^{\circ}$ C $\leqslant$ T<sub>C</sub> $\leqslant$ +70°C only | Symbol | 1 | EF ( | 5803 | EF 6 | 8A03 | EF 68B03 | | Unit | |-----------------|----------------------------------|------|------|------|------|----------|-----|------| | | Characteristic | Min | Max | Min | Max | Min | Max | | | fo | Frequency of operation | 0.5 | 1.0 | 0.5 | 1.5 | 0.5 | 2.0 | MHz | | fXTAL | Crystal frequency | 2.0 | 4.0 | 2.0 | 6.0 | 2.0 | 8.0 | MHz | | 4f <sub>O</sub> | External oscillator frequency | 2.0 | 4.0 | 2.0 | 6.0 | 2.0 | 8.0 | MHz | | trc | Crystal oscillator start up time | 100 | | 100 | | 100 | | ms | | tPCS | Processor control setup time | 200 | | 140 | | 110 | | ns | able 5 - Peripheral port timing (refer to Figure 2) $CC = 5.0 \text{ V} \pm 5 \%$ ; VSS = 0; f = 1 and 1.5 MHz: $-40^{\circ}\text{C} \leqslant T_{\text{C}} \leqslant +85^{\circ}\text{C}$ and $-55^{\circ}\text{C} \leqslant T_{\text{C}} \leqslant +125^{\circ}\text{C}$ f = 2 MHz: $0^{\circ}\text{C} \leqslant T_{\text{C}} \leqslant +70^{\circ}\text{C}$ only | | · - · · · _ | | | | | | | | |--------|----------------------------------------------------------------------|------|------|------|------|------|------|------| | | | EF ( | 6803 | EF 6 | BA03 | EF 6 | 8B03 | Unit | | Symbol | Characteristic | Min | Max | Min | Max | Min | Max | | | tPDSU | Peripheral data setup time | 200 | | 150 | | 100 | | ns | | tPDH | Peripheral data hold time | 200 | | 150 | | 100 | _ | ns | | tOSD1 | Delay time, enable positive transition to OS3negative transition | | 350 | | 300 | | 250 | ns | | tOSD2 | Delay time, enable positive transition to OS3 positive transition | | 350 | | 300 | | 250 | ns | | tpWD | Delay time, enable negative transition to peripheral data valid | | 350 | | 300 | | 250 | ns | | tcmos | Delay time, enable negative transition to peripheral CMOS data valid | | 2.0 | | 2.0 | | 2.0 | μS | | tpwis | Input strobe pulse width | 200 | | 150 | | 100 | | ns | | tiH | Input data hold time | 50 | | 40 | | 30 | | ns | | tis | Input data setup time | 20 | | 20 | | 20 | | ns | \*Port 3 Non-Latched Operation (LATCH ENABLE = 0) #### NOTES: - 1 10 k Pullup resistor required for Port 2 to reach 0.7 VCC - 2 Not applicable to P21 - 3 Port 4 cannot be pulled above VCC Figure 2: Data setup and hold times (MPU read). Figure 3: Data setup and hold times (MPU write). Note: Timing measurements are referenced to and from a low voltage of 0.8 volt and a high voltage of 2.0 volts, unless otherwise specified. Table 6 - Bus timing (see Notes 1 and 2) $V_{CC} = 5.0 \; V \; \pm 5 \; \% \quad ; \quad V_{SS} = 0 \quad ; \quad f = 1 \; \text{and} \; 1.5 \; \text{MHz} \; ; \; -40 ^{\circ}\text{C} \leqslant T_{C} \leqslant +85 ^{\circ}\text{C} \quad \text{and} \quad -55 ^{\circ}\text{C} \leqslant T_{C} \leqslant +125 ^{\circ}\text{C}$ $f = 2 \text{ MHz} : 0^{\circ}\text{C} \leqslant T_{\text{C}} \leqslant +70^{\circ}\text{C} \text{ only}$ | ident. | Symbol | Characteristic | EF | 6803 | EF 6 | 88A03 | EF 68B03 | | 11_1 | |--------|---------------------------------|------------------------------------------------|-----|------|-------|-------|----------|------|------| | Number | - J.I.I. | Orialactoristic | Min | Max | Min | Max | Min | Max | Unit | | 1 | tcyc | Cycle time | 1.0 | 2.0 | 0.667 | 2.0 | 0.5 | 2.0 | μS | | 2 | PWEL | Pulse width, E low | 430 | 1000 | 300 | 1000 | 210 | 1000 | ns | | 3 | PWEH | Pulse width, E high | 450 | 1000 | 300 | 1000 | 220 | 1000 | ns | | 4 | t <sub>r</sub> , t <sub>f</sub> | Clock rise and fall time | | 25 | | 25 | | 20 | ns | | 9 | t <sub>AH</sub> | Address hold time | 20 | | 20 | | 10 | | ns | | 12 | tAV | Non-muxed address valid to E - Note 3 | 200 | | 115 | | 70 | | ns | | 17 | tDSR | Read data setup time | 80 | | 60 | | 40 | | ns | | 18 | tDHR | Read data hold time | 10 | | 10 | | 10 | - | ns | | 19 | tDDW | Write data delay time | | 225 | | 170 | | 120 | ns | | 21 | tDHW | Write data hold time | 20 | | 20 | | 10 | | ns | | 22 | <sup>†</sup> AVM | Muxed address valid time<br>to E rise - Note 3 | 200 | | 115 | | 80 | | ns | | 24 | <sup>t</sup> ASL | Muxed address valid time to AS fall - Note 3 | 60 | | 40 | | 20 | | ns | | 25 | tAHL | Muxed address hold time | 20 | | 20 | | 10 | | ns | | 26 | <sup>t</sup> ASD | Delay time, E to AS rise<br>Note 3 | 90* | | 60* | | 45* | | ns | | 27 | PWASH | Pulse width, AS high - Note 3 | 220 | | 140 | | 110 | | ns | | 28 | t <sub>ASED</sub> | Delay time, AS to E rise<br>Note 3 | 90 | | 60 | | 45 | | ns | | 29 | tACC | Usable access time | 595 | | 380 | | 270 | | ns | Note 1: Voltage levels shown are VL $\leqslant$ 0.5 V, VH $\geqslant$ 2.4 V, unless otherwise specified. Note 2: Measurement points shown are 0.8 V and 2.0 V, unless otherwise specified. Note 3: At specified cycle time. <sup>\*</sup> tASD parameters listed assume external TTL clock drive with 50 % ±5 % duty cycle. Devices driven by an external TTL clock with 50 % ±1 % duty cycle or which use a crystal have the following tASD specifications: 100 ns min (1.0 MHz devices), 65 ns min (1.5 MHz devices), 50 ns min (2 MHz devices). Note 1: Usable access time is computed by 12+3-17+4. Note 2: Memory devices should be enabled only during E high to avoid Port 3 bus contention. Figure 4: Bus timing. Table 7 · Mode programming (refer to Figure 5) $V_{CC} = 5.0 \text{ V} \pm 5 \%$ ; $V_{SS} = 0$ ; f = 1 and 1.5 MHz: for V and M suffix f = 2 MHz: for civil 0-70°C version | Characteristic | Symbol | Min | Max | Unit | |----------------------------------------------------------|------------------|-------|-----|----------| | Mode Programming Input Voltage Low* | VMPL | _ | 1.8 | ٧ | | Mode Programming Input Voltage High | ∨мрн | 4.0 | _ | ٧ | | Mode Programming Diode Differential (If Diodes are Used) | VMPDD | 0.6 | - | V | | RESET Low Pulse Width | PWRSTL | 3.0 | - | E-Cycles | | Mode Programming Setup Time | <sup>1</sup> MPS | . 2.0 | - | E-Cycles | | Mode Programming Hold Time | | | | | | RESET Rise Time ≥ 1 µs | <sup>t</sup> MPH | 0 | - | ns | | RESET Rise Time < 1 µs | | 100 | - | | \*For TA =--40°C to + 105°C, VMPL = 1.7 V. Figure 5: Mode programming timing. # THOMSON COMPOSANTS MILITAIRES ET SPATIAUX- ## 5.4 - Test conditions specific to the device #### 5.4.1 · Loading network Figures 6 and 7 here below show the loading network applicable to the previous timing tables. Figure 6: CMOS load. Figure 7: Timing test load ports 1, 2, 3, 4. ## 6 - FUNCTIONAL DESCRIPTION #### 6.1 - Introduction The EF 6803 microprocessor unit (MPU) is an enhanced EF 6800 MPU with additional capabilities and greater throughput. It is upward source and object code compatible with the EF 6800. The programming model in depicted in Figure 8, where Accumulator D is a concatenation of Accumulators A and B. A list of new operations added to the 6800 isntruction set are shown in Table 8. The EF 6803 can be considered 6801 that operates in Modes 2 and 3 Only. The 6801 is an 8-bit monolithic microcomputer which can be configured to function in a wide variety of applications. The facility which provides this extraordinary flexibility is its ability to be hardware programmed into eight different operating modes. The operating mode controls the configuration of 18 of the 40 MCU pins, available on-chip resources, memory map, location (internal or external) of interrupt vectors, and type of external bus. The configuration of the remaining 22 pins is not dependent on the operating mode. Twenty-nine pins are organized as three 8-bit ports and one 5-bit port. Each port consists of at least a Data Register and a write-only Data Direction Register. The Data Direction Register is used to define whether corresponding bits in the Data Register are configured as an input (clear) or output (set). The term «port», by itself, refers to all of the hardware associated with the port. When the port is used as a «data port» or «I/O port», it is controlled by the port Data Direction Register and the programmer has direct access to the port pins using the port Data Register. Port pins are labled as Pij where i identifies one of four ports and j indicates the particular bit. Figure 8: Programming model. # .2 - 6801/6803 operating modes he 6801 provides eight different operating modes (Modes 0 through 7), the EF 6803 provides two operating modes (Modes 2 nd 3). The operating modes are hardware selectable and determine the device memory map, the configuration of Port 3, ort 4, SC1, SC2, and the physical location of the interrupt vectors. #### .2.1 - Fundamental modes he eight operating modes can be grouped into three fundamental modes which refer to the type of bus it supports: Single hip, Expanded Non-Multiplexed, and Expanded Multiplexed. Single chip modes include 4 and 7, Expanded Non-Multiplexed n Mode 5 and the remaining five are Expanded Multiplexed modes. Table 9 summarizes the characteristics of the operating hodes. #### .2.1.1 - 6801 Single-Chip Modes (4,7) n the Single-Chip Mode, the four MCU ports are configured as parallel input/output data ports, as shown in Figure 9. The MCU unctions as a monolithic microcomputer in these two modes without external address or data buses. A maximum of 29 I/O nes and two Port 3 control lines are provided. Peripherals or another MCU can be interfaced to Port 3 in a loosely coupled ual processor configuration, as shown in Figure 10. able 8 - New instructions | Instruction | Description | |--------------|---------------------------------------------------------------------------------------------------------------------------------| | ABX | Unsigned addition of Accumulator B to Index Register | | ADDD | Adds (without carry) the double accumulator to memory and leaves the sum in the double accumulator | | ASLD or LSLD | Shifts the double accumulator left (towards MSB) one bit; the LSB is cleared and the MSB is shifted into the C-bit | | BHS | Branch if Higher or Same; unsigned conditional branch (same as BCC) | | BLO | Branch if Lower; Unsigned conditional branch (same as BCS) | | BRN | Branch Never | | JSR | Additional addressing mode: direct | | LDD | Loads double accumulator from memory | | LSL | Shifts memory or accumulator left (towards MSB) one bit; the LSB is cleared and the MSB is shifted into the C-bit (same as ASL) | | LSRD | Shifts the double accumulator right (towards LSB) one bit; the MSB is cleared and the LSB is shifted into the C-bit | | MUL | Unsigned multiply; multiplies the two accumulators and leaves the product in the double accumulator | | PSHX | Pushes the Index Register to stack | | PULX | Pulls the Index Register from stack | | STD | Stores the double accumulator to memory | | SUBD | Subtracts memory from the double accumulator and leaves the difference in the double accumulator | | CPX | Internal processing modified to permit its use with any conditional branch instruction | n Single-Chip Test Mode (4), the RAM responds to \$XX80 through \$XXFF and the ROM is removed from the internal address nap. A test program must first be loaded into the RAM using modes 0, 1, 2, or 6. If the MCU is Reset and then programmed nto Mode 4, execution will begin at \$XXFE:XXFF. Mode 5 can be irreversibly entered from Mode 4 without asserting RESET by etting bit 5 of the Port 2 Data Register. This mode is used primarily to test Ports 3 and 4 in the Single-Chip and Non-Multi-lexed Modes. # .2.1.2 - 6801 expanded Non-Multiplexed Mode (5) modest amount of external memory space is provided in the Expanded Non-Multiplexed Mode while significant on-chip reources are retained. Port 3 functions as an 8-bit bidirectional data bus and Port 4 is configured initially as an input data port. ny combination of the eight least-significant address lines may be obtained by writing to the Port 4 Data Direction Register. Stated alternatively, any combination of A0 to A7 may be provided while retaining the remainder as input data lines. Internal bullup resistors pull the Port 4 lines high until the port is configured. Figure 11 illustrates a typical system configuration in the Expanded Non-Multiplexed Mode. The MCU interfaces directly with 800 family parts and can access 256 bytes of external address space at \$100 through \$1FF. IOS provides an address decode a external memory (\$100-\$1FF) and can be used as a memory page select or chip select line. #### Table 9 - Summary of 6801/6803 operating modes #### Common to all modes: Reserved register area Port 1 Port 2 Programmable timer Serial communications interface # Single chip mode 7 (6801 only) 128 bytes of RAM; 2048 bytes of ROM Port 3 is a parallel I/O with two control lines Port 4 is a parallel I/O port SC1 is input strobe 3 (IS3) SC2 is output strobe 3 (OS3) ## Expanded non-multiplexed mode 5 (6801 only) 128 bytes of RAM; 2048 bytes of ROM 256 bytes of external memory space Port 3 is an 8-bit data bus Port 4 is an input port/address bus SC1 is input/output select (IOS) SC2 is read/write (R/W) # Expanded multiplexed modes 1,2, 3, 6 · see Note Four memory space options (64 K address space): (1) No internal RAM or ROM (mode 3) (2) Internal RAM, no ROM (mode 2) (3) Internal RAM and ROM (mode 1) (4) Internal RAM, ROM with partial address bus (mode 6) Port 3 is a multiplexed address / data bus Port 4 is an address bus (input/address in mode 6) SC1 is address strobe (AS) SC2 is read/write (R/W) # Test modes 0 and 4 (6801 only) Expanded multiplexed test mode 0 May be used to test RAM and ROM Single chip and non-multiplexed test mode 4 (1) May be changed to mode 5 without going through reset (2) May be used to test Ports 3 and 4 as I/O ports Note: The EF 6803 operates only in modes 2 and 3. #### 6.2.1.3 - Expanded-Multiplexed Modes (0, 1, 2, 3, 6)\* A 64 K byte memory space is provided in the expanded multiplexed modes, In each of the expanded multiplexed modes Po 3 functions as a time multiplexed address/data bus with address valid on the negative edge of Address Strobe (AS), and dat valid while E is high. In Modes 0 to 3, Port 4 provides address lines A8 to A15. In Mode 6, however, Port 4 initially is configure at RESET as an input data port. The port 4 Data Direction Register can then be changed to provide any combination of addres lines, A8 to A15. Stated alternatively, any subset of A8 to A15 can be provided while retaining the remaining port 4 lines a input data lines. Internal pullup resistors pull the Port 4 lines high until software configures the port. In Mode 0, the Reset vector is external for the first two E-cycles after the positive edge of RESET, and internal thereafter, I addition, the internal and external data buses are connected so there must be no memory map overlap in order to avoid poter tial bus conflicts. Mode 0 is used primarily to verify the ROM pattern and monitor the internal data bus witht the automate test equipment. Only the 6801 can operate in each of the expanded multiplexed modes. The EF 6803 operates only in Modes 2 and 3. Figure 12 depicts a typical configuration for the Expanded-Multiplexed Modes. Address Strobe can be used to control a transparent D-type latch to capture address A0-A7, as shown in Figure 13. This allows Port 3 to function as a Data Bus when E i high. Figure 10: Single-chip dual processor configuration. ◆ (D0-D7) ◆ (A0-A7) ◆ (OS ◆ R/W ACIA 줕 Ā EF6801 Š **EXTAL2** XTAL1 VCC Standby-RESET. 100 Port 1, 81/0 Port 2 5 1/0 SCI 8 Data Lines Port 3 Address Lines Port 4 108 Ē EF6801 ₩Ş ပ္ပ **EXTAL2** VCC Standby -RESET -8 I/O Lines Serial I/O 16-Bit Timer Port 2 5 1/0 Lines Port 1 Figure 11: Expanded non-multiplexed configuration. Figure 9: Single-chip mode. # 6.2.2 · Programming the mode The operating mode is determined at RESET by the levels asserted on P22, P21, and P20. These levels are latched into PC2, PC1, and PC0 of the program control register on the positive edge of RESET. The operating mode may be read from the Port 2 Data Register as shown below, and programming levels and timing must be met as shown in Figure 4. A brief outline of the operating mode is shown in Table 10. ## PORT 2 DATA REGISTER | _ 7 | 6 | 5 | 4 | 3 | 2 | . 1 | . 0 | | |-----|-----|-----|-----|-----|-----|-----|-----|--------| | PC2 | PC1 | PC0 | P24 | P23 | P22 | P21 | P20 | \$0003 | Circultry to provide the programming levels is dependent primarily on the normal system usage of the three pins. If configured as output, the circuit shown in Figure 14 may be used; otherwise, three-state buffers can be used to provide isolation while programming the mode. Table 10 · Mode selection summary | Mode* | P22<br>PC2 | P21<br>PC1 | P20<br>PC0 | ROM | RAM | Interrupt<br>Vectors | Bus<br>Mode | Operating<br>Mode | |-------|------------|------------|------------|------------------|------|----------------------|-----------------------|--------------------------------| | 7 | н | н | н | 1 | 1 | ŀ | 1 | Single Chip | | 6 | Н | Н | L | ı | 1 | ı | MUX <sup>(5, 6)</sup> | Multiplexed/Partial Decode | | 5 | н | L | н | 1 | 1 | l l | NMUX(5, 6) | Non-Multiplexed/Partial Decode | | 4 | н | L | L | i <sup>(2)</sup> | J(1) | 1 | 1 | Single Chip Test | | 3 | L | н | Н | E | E | E | MUX <sup>(4)</sup> | Multiplexed/No RAM or ROM | | 2 | L | н | L | E | | E | MUX <sup>(4)</sup> | Multiplexed/RAM | | 1 | L | L | н | ı | 1 | E | MUX <sup>(4)</sup> | Multiplexed/RAM & ROM | | 0 | L | L | L | ı | 1 | <b>(3)</b> | MUX <sup>(4)</sup> | Multiplexed Test | #### Legend: l — Internal E — External MUX — Multiplexed NMUX — Non-Multiplexed L — Logic "0" H — Logic "1" ## Notes - (1) Internal RAM is addressed at \$XX80 - (2) Internal ROM is disabled - (3) RESET vector is external for 2 cycles after RESET goes high - (4) Addresses associated with Ports 3 and 4 are considered external in Modes 0, - (5) Addresses associated with Port 3 are considered external in Modes 5 and 6 - (6) Port 4 default is user data input, address output is optional by writing to Port 4 Data Direction Register <sup>\*</sup>The EF6803 operates only in Modes 2 and 3 NOTE: To avoid data bus (Port 3) contention in the expanded multiplexed modes, memory devices should be enabled only during E high time. Figure 12: Expanded multiplexed configuration. Figure 13: Typical latch arrangement. Figure 14: Typical mode programming circuit. ## 6.2.3 · Memory maps The 6801 family can provide up to 64 K byte address space depending on the operating mode. A memory map for each oper ting mode is shown in Figure 15. The first 32 locations of each map are reserved for th internal register area, as shown in Table 11, with exceptions as indicated. Figure 15: 6801/6803 memory maps (sheet 1 of 3). Figure 15: 6801/6803 memory maps (sheet 2 of 3). 5 Figure 15: 6801/6803 memory maps (sheet 3 of 3). #### 6.3 - 6801/6803 interrupts The 6801 Family supports two types of interrupt requests: maskable and non-maskable. A Non-Maskable interrupt (\overline{NMI}) is always recognized and acted upon at the completion of the current instruction. Maskable interrupts are controlled by the Condition Code Register I-bit and by individual enable bits. The I-bit controls maskable interrupts. Of the maskable interrupts, there are two types: IRQ1 and IRQ2. The Programmable Timer and Serial Communications Interface use an internal IRQ2 interrupt line, as shown in Figure 1. External devices (and IS3) use IRQ1. An IRQ1 interrupt is serviced before IRQ2 if both are pending. All IRQ2 interrupts use hardware prioritized vectors. The single SCI interrupt and three timer interrupts are serviced in a prioritized order and each is vectored to a separate location. All interrupt vector locations are shown in Table 12. The Interrupt flowchart is depicted in Figure 16 and is common to every interrupt excluding reset. During interrupt servicing the Program Counter, Index Register, A Accumulator, B Accumulator, and Condition Code Register are pushed to the stack. The l-bit is set to inhibit maskable interrupts and a vector is fetched corresponding to the current highest priority interrupt. The vector is transferred to the Program Counter and instruction execution is resumed. Interrupt and RESET timing are illustrated in Figures 17 and 18. #### 6.4 - Functional pin descriptions VCC and Vss V<sub>CC</sub> and V<sub>SS</sub> provide power to a large portion of the MCU. The power supply should provide +5 volts (±5 %) to V<sub>CC</sub>, and V<sub>SS</sub> should be tied to ground. Total power dissipation (including V<sub>CC</sub> Standby), will not exceed P<sub>D</sub> milliwatts. VCC Standby VCC Standby provides power to the standby portion (\$80 through \$8F) of the RAM and the STBY PWR and RAME bits of the RAM Control Register. Voltage requirements depend on whether the device is in a powerup or powerdown state. In the power-up state, the power supply should provide +5 volts (±5 %) and must reach VSB volts before RESET reaches 4.0 volts. During powerdown, VCC standby must remain above VSBB (min) to sustain the standby RAM and STBY PWR bit. While in power-down operation, the standby current will not exceed ISBB. It is typical to power both V<sub>CC</sub> and V<sub>CC</sub> Standby from the same source during normal operation. A diode must be used between them to prevent supplying power to V<sub>CC</sub> during powerdown operation. V<sub>CC</sub> Standby should be tied to ground in Mode 3. Table 11 - Internal register area | Register | Address | |----------------------------------------------|---------| | Port 1 Data Direction Register*** | 00 | | Port 2 Data Direction Register *** | 01 | | Port 1 Data Register | 02 | | Port 2 Data Register | 03 | | Port 3 Data Direction Register*** | 04* | | Port 4 Data Direction Register *** | 05** | | Port 3 Data Register | 06* | | Port 4 Data Register | 07** | | Timer Control and Status Register | 08 | | Counter (High Byte) | 09 | | Counter (Low Byte) | OA | | Output Compare Register (High Byte) | ОВ | | Output Compare Register (Low Byte) | oc | | Input Capture Register (High Byte) | 00 | | Input Capture Register (Low Byte) | OE . | | Port 3 Control and Status Register | OF* | | Rate and Mode Control Register | 10 | | Transmit/Receive Control and Status Register | 11 | | Receive Data Register | 12 | | Transmit Data Register | 13 | | RAM Control Register | 14 | | Reserved | 15-1F | <sup>\*</sup>External addresses in Modes 0, 1, 2, 3, 5, 6; cannot be accessed in Mode 5 (No IOS) Table 12 - MCU interrupt vector locations | MSB | LSB | Interrupt | |------|------|--------------------------| | FFFE | FFFF | RESET | | FFFC | FFFD | NMI | | FFFA | FFFB | Software Interrupt (SWI) | | FFF8 | FFF9 | IRQ1 (or IS3) | | FFF6 | FFF7 | ICF (Input Capture)* | | FFF4 | FFF5 | OCF (Output Compare)* | | FFF2 | FFF3 | TOF (Timer Overflow)* | | FFF0 | FFF1 | SCI (RDRF + ORFE + TDRE) | <sup>\*</sup>IRQ2 Interrupt <sup>\*\*</sup>External addresses in Modes 0, 1, 2, 3 <sup>\*\*\*1 =</sup> Output, 0 = Input 5 Figure 16: Interrupt flowchart. Figure 18: Reset timing. KTAL1 and EXTAL2 hese two input pins interface either a crystal or TTL compatible clock to the MCU internal clock generator. Divide-by-four cir-cultry is included which allows use of the inexpensive 3.58 MHz or 4.4336 MHz Color Burst TV crystals. A 20 pF capacitor hould be tied from each crystal pin to ground to ensure reliable startup and operation. Alternatively, EXTAL2 may be driven by an external TTL compatible clock at 4f<sub>0</sub> with a duty cycle of 50 % (±5 %) with XTAL1 connected to ground. he internal oscillator is designed to interface with an AT-cut quartz crystal resonator operated in parallel resonance mode in he frequency range specified for fXTAL. The cristal should be mounted as close as possible to the input pins to minimize out-ut distortion and startup stabilization time. The MCU is compatible with most commercially available crystals. Nominal crysal parameters are shown in Figure 19. his input is used to reset the internal state of the device and provide an orderl startup procedure. During powerup, RESET nust be held below 0.8 volts: (1) at least tp<sub>C</sub> after V<sub>CC</sub> reaches <u>4.75 volts</u> in order to provide sufficient time for the clock geneator to stabilize, and (2) until V<sub>CC</sub> Standby reaches <u>4.75 volts</u>. RESET must be held low at least three E-cycles if asserted duing powerup operation. **(Enable)**This is an output clock used primarily for bus synchronization, It is TTL compatible and is the slightly skewed divide-by-four esult of the device input clock frequency. It will drive one Schottky TTL load and 90 pF, and all data given in cycles is referened to this clock unless otherwise noted. MMI (Non-Maskable-Interrupt) An NMI negative edge requests an MCU interrupt sequence, but the current instruction will be completed before it responds o the request. The MCU will then begin an interrupt sequence. <u>Finally,</u> a vector is fetched from \$FFFC and \$FFFD, transferred o the Program Counter and instruction execution is resumed. NMI typically requires a 3.3 kΩ (nominal) resistor to VCC. There s no internal NMI pullup resistor. NMI must be held low for at least one E-cycle to be recognized under all conditions. RQ1 (Maskable interrupt request 1) RQ1 is a level-sensitive input which can be used to request an interrupt sequence. The MPU will complete the current instrucion before it responds to the request. If the interrupt mask bit (I-bit) in the Condition Code Register is clear, the MCU will begin in interrupt sequence. A vector is fetched from \$FFF8 and \$FFF9, transferred to the Program Counter, and instruction execuion is resumed. RQ1 typically requires an external 3.3 KΩ (nominal) resistor to V<sub>CC</sub> for wire-OR applications. IRQ1 has no internal pullup resisoг. C1 and SC2 (strobe control 1 and 2) he function of SC1 and SC2 depends on the operating mode. SC1 is configured as an output in all modes except single chip node, whereas SC2 is always an output. SC1 and SC2 can drive one Schottky load and 90 pF. SC1 and SC2 In Single-Chip Mode n Single-Chip Mode, SC1 and SC2 are configured as an input and output, respectively, and both function as Port 3 control lines. SC1 functions as IS3 and can be used to indicate that Port 3 input data is ready or output data has been accepted. Three potions associated with IS3 are controlled by Port 3 Control and Status Register and are discussed in the Port 3 description. If unused, IS3 can remain unconnected. C2 is configured as OS3 and can be used to strobe output data or acknowledge input data or acknowledge input data. It is controlled by Output Strobe Select (OSS) in the Port 3 Control and Status Register. The strobe is generated by a read OSS = 0) or write (OSS = 1) to the Port 3 Data Register. SC1 and SC2 in Expanded Non-Multiplexed Mode n the Expanded Non-Multiplexed Mode, both SC1 and SC2 are configured as outputs. SC1 functions as Input/Output Select IOS) and is asserted only when \$0100 through \$01FF is sensed on the internal address bus. SC2 is configured as Read/Write and is used to control the direction of data bus transfers. An MPU read is enabled when Read/Write and E are high. SC1 and SC2 In Expanded Multiplexed Mode in the Expanded Multiplexed Modes, both SC1 and SC2 are configured as outputs. SC1 functions as Address Strobe and can pe used to demultiplex the eight least significant addresses and the data bus. A latch controlled by Address Strobe captures address on the negative edge, as shown in Figure 13. SC2 is configured as Read/Write and is used to control the direction of data bus transfers. An MPU read is enabled when Read/-Write and E are high. Port 1 is a mode independent 8-bit I/O port with each line an input or output as defined by the Port 1 Data Direction Register. The TTL compatible three-state output buffers can drive on Schottky TTL load <u>and 30 pF, Darlington transistors, or CMOS devi</u>ces using external pullup resistors. It is configured as a data input port by RESET. Unused lines can remain unconnected. P20-P24 (Port 2) Port 2 is a mode-independent, 5-bit, multipurpose I/O port. The voltage levels present on P20, P21, and P22 on the rising edge of RESET determine the operating mode of the MCU. The entire port is then configured as a data input port. The Port 2 lines can be selectively configured as a data output lines by setting the appropriate bits in the Port 2 Data Direction Register. The Port 2 Data Register is used to move data through the port. However, if P21 is configured as an output, it will be fied to the imer Output Compare function and cannot be used to provide output from the Port 2 Data Register. Port 2 can also be used to provide an interface for the Serial Communications Interface and the timer Input Edge function. These configurations are described in the Programmable Timer and Serial Communications Interface (SCI) section. he Port 2 three-state, TTL-compatible output buffers are capable of driving one Schottky TTL load and 30 pF, or CMOS devies using external pullup resistors. | | | POF | RT 2 D | ATA | REGIS | TER | | | |-----|-----|-----|--------|-----|-------|-----|-----|--------| | _ 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PC2 | PC1 | PC0 | P24 | P23 | P22 | P21 | P20 | \$0003 | # (a) Nominal Recommended Crystal Parameters #### Nominal Crystal Parameters\* | | 3.58 MHz | 4.00 MHz | 5.0 MHz | 6.0 MHz | 8.0 MHz | |----------------|----------|----------|--------------|--------------|--------------| | RS | 80 Q | 50 ℃ | 30-50 Q | 30-50 ₪ | 20-40 🛭 | | G Co | 3.5 pF | 6.5 pF | 4-6 pF | 4-6 pF | 4-6 pF | | C <sub>1</sub> | 0.015 pF | 0.025 pF | 0.01-0.02 pF | 0.01-0.02 pF | 0.01-0.02 pF | | Q | >40 K | >30 K | >20 K | >20 K | >20 K | \*NOTE: These are representative AT-cut crystal parameters only. Crystals of other types of cut may also be used. Figure 19: 6801/6803 oscillator characteristics a) Nominal recommanded crystal parameters. Figure 19: 6801/6803 oscillator characteristics b) Oscillator stabilization time (t<sub>RC</sub>). 24/48 P30-P37 (Port 3) ort 3 can be configured as an I/O port, a bidirectional 8-bit data bus, or a multiplexed address/data bus depending on the opeating mode. The TTL compatible three-state output buffers can drive on Schottky TTL load and 90 pF. Unused lines can remain unconnected Port 3 in Single-Chip Mode Port 3 is an 8-bit I/Ó port in the Single-Chip Mode, with each line configured by the Port 3 Data Direction Register. There are also two lines, IS3 and OS3, which can be used to control Port 3 data transfers. Three Port 3 options are controlled by the Port 3 Control and Status Register and are available only in Single-Chip Mode: (1) Port 3 input data can be latched using IS3 as a control signal, (2) OS3 can be generated by either an MPU read or write to the Port 3 Data Register, and (3) an IRQ1 interrupt can be enabled by an IS3 negative edge. ## Port 3 control and status register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------------|-----------------------|---|-----|-----------------|---|---|---|--------| | IS3<br>Flag | IS3<br>IRQ1<br>Enable | х | oss | Latch<br>Enable | x | х | x | \$000F | Bit 0-2 not used. - LATCH ENABLE. This bit controls hie input latch for Port 3. If set, input data is latched by an IS3 negative edge. The Bit 3 latch is transparent after a read of the Port 3 Data Register. LATCH ENABLE is cleared during reset. - OSS (Output Strobe Select). This bit determines whether OS3 will be generated by a read or write of the Port 3 Data Re-Bit 4 gister. When clear, the strobe is generated by a read; when set, it is generated by a write. OSS is cleared during reset. - Bit 5 Not used. - IS3 IRQ1 ENABLE. When set, an IRQ1 interrupt will be enabled whenever IS3 FLAG is set; when clear, the interrupt is Bit 6 inhibited. This is cleared during reset. - IS3 FLAG. This read-only status bit is set by an IS3 negative edge. It is cleared by a read of the Port 3 Control and Sta-Bit 7 tus Register (with IS3 FLAG set) followed by a read or write to the Port 3 Data Register or during reset. Port 3 In Expanded Non-Multiplexed Mode Port 3 is configured as a bidirection data bus (D7-D0) in the Expanded Non-Multiplexed Mode. The direction of data transfers s controlled by Read/Write (SC2). Data is clocked by E (Enable). **Port 3 In Expanded Multiplexed Mode** Port 3 is configured as a time multiplexed address (A0-A7) and data bus (D7-D0) in the Expanded Multiplexed Modes, where Address Strobe (AS) can be used to demultiplex the two buses. Port 3 is held in a high impedance state between valid address and data to prevent bus conflicts. P40-P47 (Port 4) Port 4 is configured as an 8-bit I/O port, as address outputs, or as data inputs depending on the operating mode. Port 4 can drive on Schottky TTL load and 90 pF and is the only port with internal pullup resistors. Unused lines can remain unconnec- Port 4 In Single-Chip Mode In Single-Chip Mode, Port 4 functions as an 8-bit I/O port with each line configured by the Port 4 Data Direction Resgister. Interhal pullup resistors allow the port to directly interface with CMOS at 5 volt levels. External pullup resistors to more than 5 volts, however, cannot be used. Port 4 in Expanded Non-Multiplexed Mode Port 4 is configured from reset as an 8-bit input port, where the Port 4 Data Direction Register can be written to provide any pr all of eight address lines, A0 to A7. Internal pullup resistors pull the lines high until the Port 4 Data Direction Register is con- Port 4 In Expanded Multiplexed Mode In all Expanded Multiplexed modes except Mode 6, Port 4 functions as half of the address bus and provides A8 to A15. In Mode 6, the port is configured from reset as an 8-bit parallel input port, where the Port 4 Data Direction Register can be written to provide any or all of upper address lines A8 to A15. Internal pullup resistors pull the lines high until the Port 4 Data Direction Register is configured, where bit 0 controls A8. RAM control register (\$14) The RAM Control Register includes two bits which can be used to control RAM accesses and determine the adequacy of the standby power source during powerdown operation. It is intended that RAME be cleared and STBY PWR be set as part of a bowerdown procedure. ## 6.5 - RAM control register | 7_ | 6 | 5 | 4 | 3 | 2 | 1 | | |-------------|---|---|---|---|---|---|---| | STBY<br>PWR | | × | X | X | х | x | х | Bit 0-5 Not used. Bit 6 RAME RAM Enable. This read/write bit can be used to remove the entire RAM from the internal memory map. RAME is set (enabled) during reset provided standby power is available on the positive edge of RESET. If RAME is set and not in mode 3, the RAM is clear, any access to a RAM address is external. If RAM is included in the internal map. Bit 7 STBY PWR Standby Power. This bit is a read/write status bit which, when once set, remains set as long as V<sub>CC</sub> standby remains above V<sub>SBB</sub> (minimum). As long as this bit is set following a period of standby operation, the standby power supply has adequately preserved the data in the standby RAM. If this bit is cleared during a period of standby operation, it indicates that V<sub>CC</sub> standby had fallen to a level sufficiently below V<sub>SBB</sub> (minimum) to suspect that data in the standby RAM is not valid. This bit can be set only by software and is not affected during reset. #### 6.6 · Programmable timer The programmable timer can be used to perform input waveform measurements while independently generating an output waveform. Pulse widths can vary from several microseconds to many seconds. A block diagram of the timer is shown in Figure 20. Counter (\$09:0A) The key timer element is a 16-bit free-running counter which is incremented by E (enable). It is cleared during reset and is readonly with one exception: a write to the counter (\$09) will preset it to \$FFF8. This feature, intended for testing, can disturb serial operations because the counter provides the SCI internal bit rate clock. TOF is set whenever the counter contains all ones. Output compare register (\$0B:0C) The output compare register is a 16-bit read/write register used to control an output waveform or provide ar arbitrary timeout flag. It is compared with the free-running counter on each E cycle. When a match occurs, OCF is set and OLVL is clocked to an output level register. If port 2, bit 1, is configured as an output, OLVL will appear at P21 and the output compare register and OLVL can then be changed for the next and OLVL is clocked to an output level register. If Port 2, bit 1, is configured as an output, OLVL will appear at P21 and the Output Compare Register and OLVL can then be changed for the next compare. The function is inhibited for one cycle after a write to its high byte (\$0B) to ensure a valid compare. The Output Compare Register is set to \$FFF at RESET. Figure 20: Block diagram of programmable timer. nput capture register (\$0D:0E) he Input Capture Register is a 16-bit read-only register used to store the free-running counter when a «proper» input transition ccurs as defined by IEDG. Port 2, bit 0 should be configured as an input, but the edge detect circuit always senses P20 even when configured as an output. An input capture can occur independently of ICF : the register always contains the most current alue. Counter transfer is inhibited, however, between accesses of a double byte MPU read. The input pulse width must be at east two E-cycles to ensure an input capture under all conditions. imer control and status register (\$08) he Timer Control and Status Register (TCSR) is an 8-bit register of which all bits readable, while only bits 0-4 can be written. he three most significant bits provide the timer status and indicate if: - a proper level transition has been detected. a match has occured between the free-running counter and the output compare register, - the free-running counter has overflowed. ach of the three events can generate an IRQ2 interrupt and is controlled by an individual enable bit in the TCSR. #### imer Control and Status Register (TCSR) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|-----|-----|------|------|------|------|------|--------| | ICF | OCF | TOF | EICI | EOCI | ETOI | IEDG | OLVL | \$0008 | Bit 0 OLVL Output level, OLVL is clocked to the output level register by a successful output compare and will appear at P21 if Bit 1 of the Port 2 Data Direction Register is set. It is cleared during reset. Bit 1 EIDG Input Edge, IEDG is cleared during reset and controls which level transition will trigger a counter transfer to the Input Capture Register. IEDG = 0 Transfer on a negative-edge IEDG = 1 Transfer on a positive-edge. Bit 2 ETOI Enable Timer Overflow Interrupt. When set, an IRQ2 interrupt is enabled for a timer overflow; when clear, the interrupt is inhibited. It is cleared during reset. Enable Output Compare Interrupt. When set, an IRQ2 interrupt is enabled for an output compare; when clear, the Bit 3 EOCI interrupt is inhibited. It is cleared during reset. Bit 4 EICI Enable Input Capture Interrupt. When set, an IRQ2 interrupt is enabled for an input capture; when clear, the interrupt is inhibited. It is cleared during reset. Bit 5 TOF Timer Overflow Flag. TOF is set when the counter contains all 1's. It is cleared by reading the TCSR (with TOF set) then reading the counter high byte (\$09), or during reset. Output Compare Flag. OCF is set when the Output Compare Register matches the free-running counter. It is cleared by reading the TCSR (with OCF set) and then writing to the Output Compare Register (\$0B or \$0C), or during Bit 6 OCF Bit 7 ICF Input Capture Flag. ICF is set to indicate a proper level transition; it is cleared by reading the TCSR (with ICF set) and then the input Capture Register High Byte (\$0D), or during reset. #### B.7 - Serial Communications Interface (SCI) A full-duplex asynchronous Serial Communications Interface (SCI) is provided with two data formats and a variety of rates. The CI transmitter and receiver are functionally independent, but use the same data format and bit rate. Serial data formats inlude standard mark/space (NRZ) and Bi-phase and both provide one start bit, eight data bits, and one stop bit. «Baud» and «bit ate» are used synonymously in the following description. #### Wake-up feature n a typical serial loop multi-processor configuration, the software protocol will usually identify the addressee(s) at the beginling of the message. In order to permit uninterested MPU's to ignore the remainder of the message, a wake-up feature is incluled whereby all further SCI receiver flag (and interrupt) processing can be inhibited until its data line goes idle. An SCI receiver s re-enabled by an idle string of ten consecutive 1's or during reset. Software must provide for the required idle string between onsecutive messages and prevent it within messages. #### Programmable options he following features of the SCI are programmable: - format: standard mark/space (NRZ) or Bi-phase, - clock: external or internal bit rate clock, - baud: one of 4 per E-clock frequency, or external clock (x8 desired baud), - wake-up feature: enabled or disabled, - interrupt requests: enabled individually for transmitter and receiver, - clock output; internal bit rate clock enabled or disabled to P22. ## Serial communications registers he Serial Communications Interface includes four addressable registers as depicted in Figure 21. It is controlled by the Rate and Mode Control Register and the Transmit/Receive Control and Status Register. Data is transmitted and received utilizing write-only Transmit Register and a read-only Receive Register. The shift registers are not accessible to software. Rate and Mode Control Register (RMCR) (\$10) he Rate and Mode Control Register controls the SCI bit rate, format, clock source, and under certain conditions, the configuation of P22. The register consists of four write-only bits which are cleared during reset. The two least significant bits control he bit rate of the internal clock and the remaining two bits control the format and clock source. ## 6.8 - Rate and Mode Control Register (RMCR) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|-----|-----|-----|-----|--------| | X | Х | X | Х | CC1 | CCO | SS1 | SS0 | \$0010 | - Bit 1:Bit 0 SS1:SS0 Speed Select. These two bits select the Baud rate when using, the internal clock. Four rates may be selected which are a function of the MCU input frequency. Table 13 lists bit time and rates for three selected MCI frequencies. - Bit 3:Bit 2 CC1:CC0 Clock Control and Format Select. These two bits control the format and select the serial clock source if CC1 is set, the DDR value for P22 is forced to the complement of CC0 and cannot be altered until CC1 is cleared. If CC1 is cleared after having been set, its DDR value is unchanged. Table 14 defines the formats, clock source, and use of P22. If both CC1 and CC0 are set, an external TTL compatible clock must be connected to P22 at eight times (8X) the desired by rate, but not greater than E, with a duty cycle of 50 % ( $\pm$ 10 %). If CC1:CC0 = 10, the internal bit rate clock is provided at P2 regardless of the values for TE or RE. Note: The source of SCI internal bit rate clock is the timer free running counter. An MPU write to the counter can disturb serial operations. # Transmit / Receive Control and Status Register (TRCSR) (\$11) The Transmit / Receive Control and Status Register controls the transmitter, receiver, wake-up feature, and two individual interrupts and monitors the <u>status</u> of serial operations. All eight bits are readable while bits 0 to 4 are also writable. The registe is initialized to \$20 by RESET. Figure 21: SCI registers. # .9 - Transmit/Receive Control and Status Register (TRCSR) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|------|------|-----|----|-----|----|----|--------| | RDRF | ORFE | TDRE | RIE | RE | TIE | TE | WU | \$0011 | kit O WH «Wake-up» on Idle Line. When set, WU enables the wake-up function; it is cleared by ten consecutive 1's or during reset. WU will not set if the line is idle. Bit 1 TE Transmit Enable. When set, P24 DDR bit is set, cannot be changed, and will remain set if TE is subsequently cleared. When TE is changed from clear to set, the transmitter is connected to P24 and a preamble of nine consecutive 1's is transmitted. TE is cleared during reset. Bit 2 TIE Transmit Interrupt Enable. When set, an IRQ2 interrupt is enabled when TDRE is set; when clear, the interrupt in inhibited. TE is cleared during reset. it 3 RE Receive Enable. When set, the P23 DDR bit is cleared, cannot be changed, and will remain clear if RE is subseqquently cleared. While RE is set, the SCI receiver is enabled. RE is cleared during reset. IT 4 RIE Receiver Interrupt Enable. When set, an IRQ2 interrupt is enabled when RDRF and/or ORFE is set; when clear, the interrupt is inhibited, RIE is cleared during reset. it 5 TDRE Transmit Data Register Empty. TDRE is set when the Transmit Data Register is transferred to the output serial shift register or during reset. It is cleared by reading the TRCSR (with TDRE set) and then writing to the Transmit Data Register. Additional data will be transmitted only if TDRE has been cleared. it 6 ORFE Overrun Framing Error. If set, ORFE indicates either an overrun or framing error. An overrun is a new byte ready to transfer to the Receiver Data Register with RDRF still set. A receiver framing error has occured when the byte boundaries of the bit stream are not synchronized to the bit counter. An overrun can be distinguished from a framing error by the state of RDRF: if RDRF is set, then an overrun has occurred; otherwise a framing error is transferred to the Receive Data Register in an overrun condition. Unframed data causing a framing error has been detected. Data is not transferred to the Receive Data Register. However, subsequent data transfer is blocked until the framing error flag is cleared\*. ORFE is cleared by reading the TRCSR (with ORFE set) then the Receive Data Register, or during reset. it 7 RDRF Receive Data Register Full. RDRF is set when the input serial shift register is transferred to the Receive Data Register. It is cleared by reading the TRCSR (with RDRF set), and then the Receive Data Register, or during re- Table 13 · SCI bit times and rates | C. | 0<br>1<br>0<br>1<br>0<br>1<br>External | 4f <sub>0→</sub> | 2.4676 MHz | 4.0 Mhz | 4.9152 MHz | |------|----------------------------------------|------------------|---------------------|---------------------|-----------------------| | .331 | :550 | E | 614.4 kHz | 1.0 MHz | 1.2288 MHz | | 0 | 0 | + 16 | 26 µs/38,400 Baud | 16 µs/62,500 Baud | 13.0 µs/76,800 Baud | | 0 | 1 | + 128 | 208 μs/4,800 baud | 128 µs/7812.5 Baudi | s/9,600 Baud بر 104.2 | | 1 | 0 | + 1024 | 1.67 ms/600 Baud\$ | 1.024 ms/976.6 Baud | 833.3 µs/1,200 Baud | | 1 | 1 | + 4096 | 6.67 ms/150 Baud | 4.096 ms/244.1 Baud | 3.33 ms/300 Baud | | *E> | kternal | (P22) | 13.0 µs/76,800 Baud | s.0 µs/125,000 Baud | 6.5 µs/153,600 Baud | Using maximum clock rate Table 14 · SCI format and clock source control | CC1:CC0 | Format | Clock<br>Source | Port 2<br>Bit 2 | |---------|----------|-----------------|-----------------| | 00 | Bi-Phase | Internal | Not Used | | 01 | NRZ | Internal | Not Used | | 10 | NRZ | Internal | Output | | 11 | NRZ | External | Input | Serial operations The SCI is initialized by writing control bytes first to the Rate and Mode Control Register and then to the Transmit/Receive Col trol and Status Register. When TE is set, the output of the transmit serial shift register is connected to P24 and serial output is initiated by transmitting a 9-bit preamble of 1's. At this point one of two situations exist: - If the Transmit Data Register is empty (TDRE = 1), a continuous string of 1's will be sent indicating an idle line, or - if a byte has been written to the Transmit-Data Register (TDRE = 0), it will be transferred to the output serial shift registe (synchronized with the bit rate clock), TDRE will be set, and transmission will begin. The start bit (0), eight data bits (beginning with bit 0) and a stop bit (1), will be transmitted. If TDRE is still set when the new byte transfer should occur, 1's will be sent until more data is provided. In Bi-phase format, the output toggles at the start ceach bit and at half-bit time when a «1» is sent. Receive operation is controlled by RE which configures P23 as an input an enables the receiver. SCI data formats are illustrated in Figure 22. #### 6.10 - Instruction set The EF 6803 is upward source and object code compatible with the EF 6800. Execution times of key instructions have been reduced and several new instructions have been added, including a hardware multiply. A list of new operations added to the EF 6800 instruction set is shown in Table 8. In addition, two new special opcodes, 4E and 5E, are provided for test purposes. These opcodes force the Program Counte to increment like a 16-bit counter, causing address lines used in the expanded modes to increment until the device is resented these opcodes have no mnemonics. The coding of the first (or only) byte corresponding to an executable is sufficient to identify the instruction and the addressin mode. The hexadecimal equivalents of the binary codes, which result from the translation of the 82 instructions in all valimodes of addressing, are shown in Table 15. There are 220 valid machine codes, 34 unassigned codes, and 2 codes reserve for test purposes. #### 6.10.1 · Programming model A programming model for the EF 6803 is shown in Figure 9. Accumulator A can be concatenated with accumulator B and jointly referred ti as accumulator D where A is the most significant byte. Any operation which modifies the double accumulate will also modify accumulator A and/or B. Other registers are defined as follows: Program counter: The program counter is a 16-bit register which always points to the next instruction. Stack pointer: The stack pointer is a 16-bit register which contains the address of the next available location in a pushdown pullup (LIFO) queue. The stack resides in random access memory at a location defined by the programmer. Index register: Th Index Register is a 16-bit register which can be used to store data or provide an address for the indexe mode of addressing. Accumulators: The MPU contains two 8-bit accumulators, A and B, which are used to store operands and results from the arithmetic logic unit (ALU). They can also be concatenated and referred to as the D (double) accumulator. Condition Code Registers: The condition code register indicates the results of an instruction and includes the following fly condition bits: Negative (N), Zero (Z), Overflow (V), Carry/Borrow from MSB (C), and Half Carry from bit 3 (H). These bits are testable by the conditional branch instructions. Bit 4 is the interrupt mask (I-bit) and inhibits all maskable interrupts when set. The two unused bits B6 and B7, are read as ones. Figure 22: SCI data formats. 30/48 #### 6.10.2 · Addressina modes Six addressing modes can be used to reference memory. A summary of addressing modes for all instructions is presented in Tables 16, 17, 18 and 19, where execution times are provided in E-cycles. Instructions execution times are summarized in Table 20. With an input frequency of 4 MHz, E-cycles are equivalent to microseconds. A cycle-by-cycle description of bus activity for each instruction is provided in Table 21 and a description of selected instructions is shown in Figure 23. mmediate Addressing: The operand or «immediate byte(s)» is contained in the following byte(s) of the instruction where the humber of bytes matches the size of the register. These are two or three byte instructions. Direct Addressing: The least significant byte of the operand address is contained in the second byte of the instruction and the most significant byte is assumed to be \$00. Direct addressing allows the user to access \$00 through \$FF using two byte instructions and execution time is reduced by eliminating the additional memory access. In most applications, the 256-byte area is reserved for frequently referenced data. Extended Addressing: The second and third bytes of the instruction contain the absolute address of the operand. These are three byte instructions. indexed Addressing: The unsigned offset contained in the second byte of the instruction is added with carry to the Index Register and used to reference memory without changing the Index Register. These are two byte instructions. nherent Addressing: The operand(s) are registers and no memory reference is required. These are single byte instructions. Relative Addressing: Relative addressing is used only for branch instructions. If the branch condition is true, the Program Counter is overwritten with the sum of a signed single byte displacement in the second byte of the instruction and the current Program Counter. This provides a branch range of — 126 to 129 bytes from the first byte of the instruction. These are two byte instructions. Table 15 - CPU instruction map | OP | MNEM | MODE | ~ | * | OP | MNEM | MODE | ~ | , | OP | MNEM | MODE | ~ | , | OP | MNEM | MODE | ~ | Į, | OP | MNEM | MODE | ~ | • | |-----|------------|-------|---|-----|----------|------|-------|----|-----|----|--------------|-------|---|-----------|----------|------------|--------|---|-----|----------|--------------|--------|---|-----| | 00 | • | | | Ť | 34 | DES | INHER | 3 | -71 | 68 | ASL | INOXD | 6 | - 2 | 90 | CPX | DIR | 5 | 퀽 | 00 | SUBB | DIR | 3 | 귄 | | 01 | NOP | INHER | 2 | - 1 | 35 | TXS | - A | 3 | - 1 | 69 | ROL | T. A. | 6 | 2 | 90 | JSR | _ A | 5 | 2 | Di | CMPB | _ A | 3 | 2 | | 02 | • | _ A | | | 36 | PSHA | T | 3 | -1 | 6A | DEC | T | 6 | 21 | 9E | LDS | Ŧ | 4 | 2 | 02 | SECE | T | 3 | 2 | | 03 | • | T | | 1 | 37 | PSHB | | 3 | - 1 | 6B | • | - 1 | • | ٦, | 9F | STS | DÎR | 4 | 2 | 03 | ADDO | | 5 | 2 | | 04 | LSAD | - 1 | 3 | - 1 | 38 | PULX | - 1 | 5 | - 5 | 6C | INC | 1 | 6 | 2 | 40 | SUBA | INDXD | 4 | 2 | 04 | ANDS | - 1 | 3 | 2 | | 05 | ASLD | - 1 | 3 | 1 | 39 | RTS | | 5 | -1 | 60 | TST | | 6 | 2 | A1 | CMPA | | 4 | 2 | 05 | BITB | | 3 | 2 | | 06 | TAP | - 1 | 2 | 1 | 3A | ABX | | 3 | -1 | 6E | JMP | ŧ | 3 | 2 | A2 | SBCA | Ŧ | 4 | 2 | D6 | LDAS | 1 | 3 | 2 | | 07 | TPA | | 2 | - 1 | 38 | ATI | | ſO | -1 | 6F | CLR | INDXD | 6 | 2 | A3 | SUBO | - 1 | 6 | 2 | D7 | STAB | | 3 | 2 | | 06 | INX | 1 | 3 | - 1 | 30 | PSHX | | 4 | -1 | 70 | NEG | EXTND | 6 | 3 | A4 | ANDA | - 1 | 4 | 2 | D8 | EOR8 | - 1 | 3 | 2 | | 09 | DEX | | 3 | 1 | 30 | MUL | | 10 | -1 | 71 | | 1 | • | -1 | A5 | BITA | | 4 | 21 | 09 | ADCB | | 3 | 2 | | OA. | CLV | - 1 | 2 | - 1 | 3E | WAI | l l | 9 | 1 | 72 | | | | ŀ | A6 | LOAA | | 4 | 2l | DA | BARO | - 1 | 3 | 2 | | 08 | SEV | | 2 | - 1 | 3F | SWI | | 12 | - 1 | 73 | COM | | 6 | 3 | A7 | STAA | | 4 | 2 | DB | ADDB | - 1 | 3 | 2 | | oc | CLC | 1 | 2 | 1 | 40 | NEGA | | 2 | -1 | 74 | LSR | | 6 | 3 | AB | EORA | ŀ | 4 | 2] | OC. | LDD | - 1 | 4 | 2 | | 00 | SEC | 1 | 2 | 1 | 41 | • | | | - 1 | 75 | • | | | -1 | A9 | ADCA | | 4 | 2] | DO | STD | 1 | 4 | 2 | | Œ | CLi | ı | 2 | 1 | 42 | | | | ١. | 76 | ROR | - 1 | 6 | 3 | AA | ORAA | - 1 | 4 | 2 | DE | LDX | 7 | 4 | 2 ] | | OF | SEI | - 1 | 2 | 1 | 43 | COMA | - 1 | 2 | -1/ | 77 | ASR | | 6 | 3 | AB | ADDA | | 4 | 2 | DF | STX | DIR | 4 | 2 | | 10 | SBA | | 2 | 1 | 44 | LSRA | - 1 | 2 | -1 | 7B | ASL | | 6 | 3 | AC | CPX | - 1 | 6 | 2 | EO | SUBB | INDXD | 4 | 2 | | 11 | CBA | 1 | 2 | 1 | 45 | • | 1 | | - 1 | 79 | ROL | | 6 | 3 | AD | JSR | - 1 | 6 | 2 | Εı | CMPB | | 4 | 2 | | 12 | • | 1 | | | 46 | RORA | 1 | 2 | -1 | 7A | DEC | | 6 | 3 | AE | LDS | | 5 | 2 | E2 | SBC8 | 1 | 4 | 2 | | 13 | • | | | | 47 | ASRA | • | 2 | -1 | 78 | • | - 1 | | - 1 | AF | STS | GXČINI | 5 | 2 | E3 | ADDD | - 1 | 6 | 2 | | 14 | • | 1 | | | 48 | ASLA | 1 | 2 | 1 | 7C | INC | | 6 | 3 | BO | SUBA | EXTND | 4 | 3 | E4 | ANDB | | 4 | 2 | | 15 | • | | | | 49 | ROLA | - 1 | 2 | -1 | 7D | TST | 1 | 6 | 3 | 81 | CMPA | | 4 | 3 | E5 | BITB | | 4 | 2 | | 16 | TAB | | 2 | 3 | 4.4 | DECA | - 1 | 2 | -1 | 76 | JMP | Ţ | 3 | 3 | B2 | SBCA | T | 4 | 3 | E6 | LDAB | | 4 | 2 | | 17 | TBA | 1 | 2 | 1 | 46 | • | - 1 | | ı | 7F | CLR | EXTNO | 6 | 3 | B3 | SUBD | - 1 | 6 | 3 | E7 | STAB | - 1 | 4 | 2 | | 18 | • | V | | | 4C | INCA | i | 2 | - 1 | 80 | SUBA | IMMED | 2 | 2 | B4 | ANDA | - 1 | 4 | 3 | E8 | EORB | 1 | 4 | 2 } | | 19 | DAA | MHER | 2 | 1 | 40 | TSTA | - 1 | 2 | - 1 | 81 | CMPA | | 2 | 2 | 85 | BITA | i | 4 | 3 | E9 | ADCB | | 4 | 2 | | 1A | • | | | | 46 | T | - 1 | | l | 82 | SBCA | T | 2 | 2 | 86 | LDAA | 1 | 4 | 3 | EA | ORAB | | 4 | 2 | | 18 | ABA | INHER | 2 | 1 | 4F | CLRA | - 1 | 2 | ١١ | 83 | SUBD | | 4 | 3 | B7 | STAA | | 4 | 3 | EB | ADDB | - 1 | 4 | 2 | | 10 | • | | | | 50 | NEGB | - [ | 2 | ١١ | 84 | ANDA | i | 2 | 2 | 88 | AROS | l i | 4 | 3 | EC | LDD | | 5 | 2 | | 10 | • | | | | 51 | • | - 1 | | ı | 85 | BITA | | 2 | 2 | В9 | ADCA | | 4 | 3 | ED | STD | | 5 | 2 | | 16 | | | | | 52 | • | ı | | - 1 | 86 | LDAA | | 2 | 2 | BA | ORAA | | 4 | 3 | ΕE | LDX | | 5 | 2 | | 1F | | | | | 53 | COMB | l l | 2 | ᅦ | 87 | • | - 1 | | _1 | BB | ADDA | ı | 4 | 3 | EF | STX | DXCNI | 5 | 2 | | 20 | BRA<br>BRN | REL | 3 | 2 | 54 | LSRB | ł | 2 | - 1 | 88 | EORA | | 2 | -21 | BÇ | CPX | - 1 | 6 | 3 | FO<br>F1 | SUBB<br>CMPB | EXTND | • | 3 | | 21 | | | | 2 | 55 | · | | _ | | 89 | ADCA | | 2 | 21 | BO | JSR | 4 | 5 | 3 | F 2 | | • | 4 | 3 | | 22 | 8HI | ı | 3 | 2 | 56 | RORB | | 2 | - ! | 8A | ORAA | | 2 | 2 | 8£<br>8£ | LDS<br>STS | EXTNO | 5 | 3 | F 3 | SBCB<br>ADDD | - 1 | 6 | 3 | | 23 | BCC | ł | 3 | 2 | 57 | ASR8 | - 1 | 2 | - ! | 88 | ADDA | | 2 | <u>عا</u> | CO | SUBB | IMMED | 2 | 2 | F4 | ANDB | - 1 | 4 | 3 | | 25 | BCS | | 3 | 5 | 58 | ASLB | Į | | !! | 8C | CPX | IMMED | 6 | ᆀ | CI | CMPB | I A | 2 | 21 | -5 | BITB | 1 | 4 | 3 l | | 26 | BNE | | 3 | 2 | 59 | ROLB | 1 | 2 | :1 | 8D | BSA | AEL | | ا: | CZ | SBCB | • | 2 | ١ | F6 | LDAB | - 1 | 4 | 3 | | 27 | BEO | - 1 | 3 | 2 | 5A | DECE | - 1 | 2 | '[ | 8E | LDS | IMMED | 3 | ᆀ | C3 | ADDD | | 4 | أد | F 7 | STAB | - 1 | 4 | 3 | | 28 | BVC | | 3 | 2 | 58<br>5C | INCB | ı | | | 8F | | DIR | | ્રી | C4 | ANDB | - 1 | - | اءً | F8 | EORB | | 4 | 3 l | | 29 | BVS | | 3 | 2 | 50 | TSTB | ı | 2 | -;1 | 90 | SUBA<br>CMPA | VIII | 3 | <u>اړ</u> | C5 | BITE | | 2 | 21 | F9 | ADCB | 1 | 4 | 3 | | ZA | BPL | | 3 | 3 | 5€ | T | | - | ' | 92 | SBCA | Ŧ | 3 | <u>ئا</u> | C6 | LDAB | - 1 | , | اءَ | FÅ | DRAB | - 1 | 4 | 3 l | | 28 | BMI | | ž | 2 | 5F | CLRE | INHER | 2 | ١, | 93 | SUBO | - 1 | 5 | -:1 | C7 | | 1 | • | ١. | FB | ADDB | - 1 | 4 | 3 | | 2C | BGE | | 3 | 2 | 60 | NEG | INDXD | 6 | 2 | 93 | ANDA | ı | 3 | -11 | C8 | EORB | 1 | , | ۱ و | FC | LDD | 1 | 5 | 3 | | 20 | BLT | - 1 | 3 | 2 | 61 | | AUAU | 0 | '] | 95 | BITA | - 1 | 3 | ; | C9 | ADCB | Į | | ١ | FD | STO | - 1 | 5 | 3 | | 2€ | BGT | 7 | 3 | 2 | 62 | | | | ì | 96 | LDAA | | 3 | 4 | CA | ORAB | - 1 | | ١ | FE | LDX | 7 | 5 | 3 | | 2F | BLE | REL | 3 | 2 | 63 | COM | | 6 | 2 | 97 | STAA | | 3 | - 51 | СВ | ADDB | - 1 | | ١ | FF | STX | EXTND | 5 | 3 | | 30 | TSX | INHER | 3 | 7 | 64 | LSA | | 6 | 2 | 98 | EORA | ı | 3 | 51 | cc | LDD | - 1 | 3 | اءَ | | | | | * | | 31 | INS | 1 | 3 | 1 | 65 | | - 1 | | - 1 | 99 | ADCA | - 1 | 3 | 51 | CD | | | - | ٦, | i | | | | - 1 | | 32 | PULA | I | 4 | - 1 | 66 | ROR | • | 6 | , | 9A | ORAA | 1 | 3 | 5 | CD | LDX | IMMED | 3 | 3 I | ۱ ۱ | JNDEFINED | OP COD | E | - 1 | | 33 | PULB | ¥ | 4 | , | 67 | ASR | INDXD | 6 | 2 | 98 | ADDA | Ţ | 3 | 2 | CF | :- | | | 1 | 1 | | | | - 1 | | | | | - | | U-' | | " V | • | - 1 | 70 | | | | -1 | 1 | | | | - 1 | 1. | | | | - 1 | #### NOTES - 1. Addressing Modes - INHER = Inherent INDXD = Indexed - IMMED = Immediate - REL = Relative EXTND = Extended DIR = Direct - 2. Unassigned opcodes are indicated by "" and should not be executed. - 3. Codes marked by "T" force the PC to function as a 16-bit counter. THOMSON COMPOSANTS MILITAIRES ET SPATIAUX- 31/48 Table 16 - Index register and stack manipulation instructions | | | | | | | | | Γ | | | Ι | | | | | | | 1 | Cor | idit | ior | n C | òod | les | |------------------------|----------|----|----|----|----|-----|----|----------|-----|---|----|-----|----|----|-----|----|----------------------|----|-----|------|-----|-----|-----|-----| | | | In | nm | ed | 0 | ire | ct | l i | nde | X | E | xte | nd | In | her | en | t | Б | 4 | T | ग | 2 | 1 | 0 | | Pointer Operations | Mnemonic | OP | ~ | # | OP | ~ | # | OP | ~ | * | OF | 7~ | # | OF | - | # | Boolean/ | Н | ī | T | ग | z | v | C | | | | Ш | L | L | | Ш | L | <u> </u> | L | L | Щ | ┖ | _ | | L | L | Arithmetic Operation | 丄 | L | L | ⅃ | ┙ | | L | | Compare Index Reg | CPX | 8C | 4 | 3 | 9C | 5 | 2 | AC | 6 | 2 | BC | 6 | 3 | | Ι | | X - M : M + 1 | • | • | П | П | П | 1 | П | | Decrement Index Reg | DEX | | Γ | Г | Г | П | Г | Г | Γ | Г | | Т | Ι. | 09 | 3 | 1 | X - 1X | 1. | • | T | Л | Π | • | • | | Decrement Stack Pntr | DES | - | Г | Г | | Г | Г | | Γ | Γ | Г | Г | 1 | 34 | 3 | 1 | SP - 1 -SP | • | 1 | T | ন | • | • | • | | Increment Index Reg | INX | | Г | Γ | | П | Г | П | Г | Г | Г | Т | Г | 08 | 3 | 1 | X + 1 -X | | | | រា | T | • | • | | Increment Stack Pntr | INS | | Г | Г | Г | Г | Г | | Г | Г | Г | T | Г | 31 | 3 | 1 | 1 SP + 1 -SP | 1 | | • | न | • | • | • | | Load Index Reg | LDX | CE | 3 | 3 | DE | 4 | 2 | EE | 5 | 2 | FE | 5 | 3 | | Г | | M -XH, (M + 1) -XL | • | • | T | Π | П | R | • | | Load Stack Pntr | LDS | 8E | 3 | 3 | 9E | 4 | 2 | ΑE | 5. | 2 | BE | 5 | 3 | | Г | | M -SPH. (M + 1) -SPL | 1. | | П | T | П | R | • | | Store Index Reg | STX | | Г | Г | DF | 4 | 2 | EF | 5 | 2 | FF | 5 | 3 | | | | XH -M, XL -(M + 1) | 1. | 1 | П | đ | П | R | • | | Store Stack Pntr | STS | | Г | Г | 9F | 4 | 2 | AF | 5 | 2 | 8F | 5 | 3 | | Г | Г | SPH -M, SPL -(M+1) | 1. | | Ħ | T | П | R | • | | Index Reg — Stack Pntr | TXS | | Г | Г | Г | Г | Г | | Г | Г | | Г | _ | 35 | 3 | ī | X - 1 SP | • | • | T | 7 | i | • | • | | Stack Pntr - Index Reg | TSX | | _ | ✝ | П | Г | Г | | П | Г | | Т | | 30 | 3 | 1 | SP + 1X | 1. | 1. | te | it | • | • | • | | Add | ABX | | Г | Т | | Т | Г | Г | П | г | Т | 1 | _ | 3A | 3 | 1 | B + XX | 10 | 10 | T | ı٦ | ă | ō | ě | | Push Data | PSHX | | Г | Г | | | Г | | | Г | | T | | 3C | 4 | 1 | XL -MSP, SP - 1 -SP | 1 | • | 1 | 寸 | ō | • | ě | | | | | | | | | | | | | | _ | | | | | XH -MSR SP - 1 -SP | ┸ | 1_ | L | 1 | | | | | Pull Data | PULX | | | | | | Γ | | | | | Γ | | 38 | 5 | 1 | SP + 1 -SP, MSP -XH | 10 | • | T | ٦Ţ | • | • | | | | | | | • | | l | | | | | | ŀ | ı | | | 1 | SP + 1 -SP MSP -XL | 1 | 1 | ı | ١ | - 1 | | | Table 17 - Accumulator and memory instructions | Accumulator and Memory Operations Add Acmitrs Add B to X Add with Carry Add Double And Shift Left, Arithmetic | 1 | - In | nm | pd | | ire | ct | | nde | × | Ē | xte | nd | | nhe | • | Boolean | 1 | on | diti | on | Co | de | • | |---------------------------------------------------------------------------------------------------------------|------|------|----|----|----------|-----|----|---------------|-----|---|-----------|----------|----|----|-----|---|----------------|---|----|------|-----|-----|----|---| | Memory Operations | MNE | Op | [~ | # | Op | ~ | # | Op | ~ | * | Op | ~ | * | Ор | ~ | * | Expression | н | Ī | N | 1 2 | 1 | V | c | | Add Acmitrs | ABA | | Г | Г | Г | Г | Г | | | П | | Г | | 18 | 2 | 1 | A + B - A | T | • | Ħ | Ħ | 1 | П | Ī | | Add B to X | ABX | | 1 | Г | П | Г | 1 | | | Т | | Г | Г | 3A | 3 | 1 | 00:B + X - X | • | • | • | T. | ı t | • | i | | Add with Carry | ADCA | 89 | 2 | 2 | 99 | 3 | 2 | A9 | 4 | 2 | 89 | 4 | 3 | | | Г | A + M + C - A | Т | • | 1 | Ħ | 1 | П | ٦ | | | ADCB | C9 | 2 | 2 | D9 | 3 | 2 | E9 | 4 | 2 | F9 | 4 | 3 | | | Г | B+M+C+B | П | è | Ħ | Н | 1 | Н | ٦ | | Add | ADDA | 88 | 2 | 2 | 98 | 3 | 2 | АВ | 4 | 2 | 88 | 4 | 3 | | | Г | A + M -A | н | ě | H | Ħ | + | Н | 7 | | | ADDB | CB | 2 | 2 | DB | 3 | 2 | EB | 4 | 2 | FB | 4 | 3 | _ | ┱ | Т | B + M -A | Н | • | Ħ | Н | T | Н | 7 | | Add Double | ADDD | C3 | 4 | 3 | D3 | 5 | 2 | E3 | 6 | 2 | F3 | 6 | 3 | | Т | Г | D + M:M + 1 -D | • | Ť | Ħ | Н | + | Н | 7 | | And | ANDA | 84 | 2 | 2 | 94 | 3 | 2 | A4 | 4 | 2 | <b>B4</b> | 4 | 3 | | | Г | A·M -A | • | • | Ħ | Н | t | Ŕ | 7 | | | ANDB | C4 | 2 | 2 | D4 | 3 | 2 | E4 | 4 | 2 | F4 | 4 | 3 | | | T | 8 · M B | • | • | н | П | _ | Ŕ | 7 | | Shift Left, | ASL | | | Г | | _ | П | 68 | 6 | 2 | 78 | 6 | 3 | | Т | Г | 4- | • | • | Ħ | Н | + | H | ٦ | | Memory Operations add Acmitrs add B to X add B to X add with Carry add add Double and | ASLA | | | | Г | | | $\vdash$ | | Т | - | | Г | 48 | 2 | 1 | <b>@←ⅢⅢ</b> →∞ | • | • | Ħ | H | 1 | Н | _ | | | ASLB | | Т | | $\vdash$ | _ | Т | $\overline{}$ | _ | Н | _ | $\vdash$ | Н | 58 | 2 | ī | b7 60 | i | ė | H | Н | + | Н | i | - Continued - Table 17 - Accumulator and memory instructions (Continued) | | | | | | | | | | | | | | | | | _ | | | |----------------------------------|-------|----------|--------------------------------------------------|----------|----------|---------------|----------|----------|----------|----------|------------|----------|----------|--------------|---------------|----|----------------------------------|-------------------------------------------| | Accumulator and | MNE | _ | nme | | | irec | <u>t</u> | | rd ex | | | ten | | | nhe | | Boolean | Condition Codes | | Memory Operations Shift Left Dbl | ASLD | Ор | ~ | | Ор | ñ | - | Ор | ~ | | Οp | ~ | * | | ~ | * | Expression | HINZVC | | Shift Right, | ASR | ⊢ | ⊢ | - | | ├ | Н | 67 | 6 | 2 | 77 | 6 | 3 | 05 | 3 | 1 | | | | Arithmetic | ASRA | ┢ | ⊢ | ┝ | ├ | ⊢ | H | 97 | ۳ | H | | ۳ | J | 47 | 2 | 1 | <b>8</b> -mining- | | | | ASRB | - | ┢ | ┪ | ┢ | Η- | Н | - | H | Н | _ | | Н | 57 | | H | 57 W | | | Bit Test | BITA | 85 | 2 | 2 | 95 | 3 | 2 | A5 | 4 | 2 | <b>B</b> 5 | 4 | 3 | <u> </u> | ۴ | ۲ | A · M | | | | BITB | C5 | | | D5 | | 2 | E5 | 4 | 2 | F5 | 4 | 3 | | _ | ┪ | B · M | 0 0 1 R 0 | | Compare Acmitrs | CBA | | Ť | Ť | _ | Ė | Н | Ť | | H | | | Ť | 11 | 2 | 1 | A - B | | | Clear | CLR | _ | | Г | | Г | П | 6F | 6 | 2 | 7F | 6 | 3 | | | Г | 00 <del>-</del> M | • • R S R R | | | CLRA | | | | | | | | | | | Ĺ | | 4F | 2 | 1 | 00 <del>-</del> A | • • R S R R | | | CLRB | Ĺ., | L | | | | | | | | | | | 5F | 2 | 1 | 00 <del>-</del> B | • • R S R R | | Compare | CMPA | | | | 91 | | 2 | A1 | 4 | 2 | B1 | 4 | 3 | | | | A - M | | | | | C1 | 2 | 2 | DI. | 3 | 2 | | J | | | 4 | 3 | | _ | L | B · M | | | 1's Complement | COM | <u> </u> | ⊢ | ⊢ | <u> </u> | <u> </u> | Н | 63 | 6 | 2 | 73 | 6 | 3 | | <u> </u> | Ļ | M - M | • • R S | | | COMA | - | ┞ | ⊢ | $\vdash$ | - | $\vdash$ | $\vdash$ | - | Н | | - | Н | 43 | 2 | | A - A | • • R S | | Decimal Adj, A | DAA | ┝ | ⊢ | ┝ | | - | Н | - | $\vdash$ | Н | - | H | Н | 53<br>19 | 2 | 1 | B → B | • • R S | | Decimal Adj, A | DEC | ├─ | ┝ | - | $\vdash$ | ⊢ | $\vdash$ | 6A | R | - | 7A | - | 3 | 19 | <del> </del> | Ľ. | Adj binary sum to BCD<br>M - 1 M | | | Decrement | DECA | ⊢ | Н | - | - | - | Н | - | ۳ | H | <u>~~</u> | ů | H | 4Ā | 2 | ١, | A - 1 - A | | | | DECB | $\vdash$ | <del> </del> | - | | $\vdash$ | Н | $\vdash$ | Н | Н | Н | Н | Н | 5A | | i | B - 1 - B | | | Exclusive OR | EORA | 88 | 2 | 2 | 98 | 3 | 2 | A8 | 4 | 2 | 88 | 4 | 3 | <u></u> | ᢡ | Ė | A ⊕ M +A | 0 0 1 R 0 | | | EORB | C8 | 2 | 2 | D8 | | 2 | EB | | | FB | | 3 | _ | t | Г | B ⊕ M →B | 0 0 1 1 R 0 | | Increment | INC | Г | П | Г | | $\overline{}$ | П | 6Ĉ | | | | 6 | 3 | | Ι- | Г | M+1 + M | | | 4 | INCA | | Г | Г | | | | | | П | | | | 4C | 2 | 1 | A+1+A | 0 0 1 0 | | | INCB | | | | | | | | | | | | | 5C | 2 | 1 | B+1 -B | 00:10 | | Load Acmitrs | LDAA | 86 | | 2 | 8 | 3 | 2 | A6 | 4 | 2 | В6 | 4 | 3 | | | | M -A | ● | | | LDAB | C6 | _ | | D6 | | 2 | E6 | 4 | 2 | F6 | 4 | 3 | | | | M →B | ● ● R ● | | Load Double | LDD | cc | 3 | 3 | В | 4 | 2 | 띪 | 5 | 2 | FC | 5 | 3 | | | Ŀ | M:M + 1 D | • • R • | | Logical Shift, | LSL | | Щ | Щ | | <u> </u> | Ц | 68 | 6 | 2 | 78 | 6 | 3 | | Ļ | Ļ | | • • • • • | | Left | LSLA | - | L., | | _ | <u> </u> | Н | <u> </u> | L | Н | | Щ | Н | 48 | 2 | 1 | <b>a~</b> ∰∰—∞ | | | <b>,</b> | LSLB | ⊢ | - | - | _ | ⊢ | Н | | <u> </u> | Н | | Н | Н | 58 | 2 | ļ | b7 b0 | | | Shift Right, | LSLD | | - | - | - | Н | Н | 64 | | 2 | 74 | 6 | 3 | 05 | 3 | 1 | | | | Logical | LSRA | - | $\vdash$ | Н | - | ├ | Н | 04 | ۰ | ۴ | /4 | ۳ | 屵 | 44 | 2 | ÷ | • <b>→</b> □□□□□□•• | • R | | Logical | LSRB | - | $\vdash$ | Н | - | ┝ | Н | - | ┝┈ | Н | - | Н | Н | 54 | 2 | ÷ | 67 50 | • • R | | | LSRD | ┢ | Н | Н | _ | ┯ | Н | - | Н | Н | $\vdash$ | Η | Н | 37 | 3 | H | | O O R I I I | | Multiply | MUL | ├ | ┰ | Н | | $\vdash$ | Н | $\vdash$ | $\vdash$ | Н | | _ | Н | ᇷ | 10 | i | A X B - D | | | 2's Complement | NEG | $\vdash$ | Н | Н | _ | $\vdash$ | Н | 60 | 6 | 2 | 70 | 6 | 3 | <del>-</del> | ۳ | ۲ | 00 · M → M | | | (Negate) | NEGA | | П | | | Г | П | | Т | П | | | Н | 40 | 2 | 1 | 00 - A - A | | | | NEGB | | П | | | | | | | П | | | П | 50 | 2 | 1 | 00 - B B | | | No Operation | NOP | | П | | | | | | | | | | | 01 | 2 | | PC + 1 - PC | 00000 | | Inclusive OR | AARO | 8 | 2 | | 9A | о | | | | | ВА | 4 | 3 | | | | A + MA | • • R • | | | ORAB | Č | 2 | 2 | DA | 3 | 2 | EA | 4 | 2 | FA | 4 | 3 | | | | B + M B | • • I R • | | Push Data | PSHA | | Ш | Ш | $\Box$ | | Ц | | | Ц | | Ш | Ц | 36 | 3 | 1 | A -Stack | | | | PSHB | _ | Ц | Ш | _ | | | | Ш | Ц | | | Ц | 37 | | Ξ | 8 - Stack | $\bullet \bullet \bullet \bullet \bullet$ | | Pull Data | PULA | _ | Ц | Ш | L | L | Н | | , | Ш | - | Щ | Ц | 32 | 4 | 1 | Stack + A | • • • • • | | Bassa Left | PULB | - | Н | Н | $\vdash$ | - | Н | 69 | _ | 뉘 | <u></u> | - | 닊 | 33 | 4 | - | Stack - B | | | Rotate Left | ROLA | _ | Н | Н | - | Н | Н | 09 | 6 | 2 | 79 | 6 | 3 | 49 | ┡ | H | Relitions a | | | | ROLB | <b>—</b> | ┝╌┤ | Н | | $\vdash$ | Н | _ | | Н | Н | $\dashv$ | Н | 59 | 2 | 붜 | <b>6</b> ≁∰∰•6 | | | Rotate Right | ROR | | Н | Н | | $\vdash$ | Н | 66 | 6 | 닑 | 76 | 6 | 3 | 28 | - | H | | | | notate right | RORA | | Н | Н | - | $\vdash$ | Н | ~0 | <u> </u> | H | ۳ | - | 쒸 | 46 | 2 | Н | a | | | | RORB | _ | $\vdash \vdash$ | Н | - | $\vdash$ | H | $\vdash$ | Н | Н | $\vdash$ | $\dashv$ | H | 56 | 2 | Н | <b>g→∰</b> | | | Subtract Acmitr | SBA | | Н | Н | _ | _ | Н | $\vdash$ | Н | Н | Н | Н | H | 10 | 2 | H | A - B A | | | Subtract with | SBCA | 82 | 2 | 2 | 92 | 3 | 2 | A2 | 4 | 2 | B2 | 4 | 3 | <u> </u> | Ξ | H | A - M - C - A | | | Carry | SBCB | C2 | | | | | | E2 | | | F2 | 4 | 3 | | Н | Н | B - M - C B | | | Store Acmitrs | STAA | | | | | | | Α7 | | | B7 | 4 | 3 | | | П | A - M | 0 0 1 R 0 | | | STAB | | | | D7 | 3 | | £7 | 4 | 2 | F7 | 4 | 3 | | | | B M | • • R • | | | STD | | | | DD | 4 | | ED | | | FD | 5 | 3 | | | | D - M:M + 1 | • • R • | | Subtract | SUBA | 80 | | 2 | 8 | w | | A0 | | 2 | В | 4 | 3 | | | | A · M +A | | | | SUBB | S | | | | 3 | | | | 2 | FΟ | 4 | 3 | | | | 8 M -8 | • • • • • | | Subtract Double | 4 | 83 | 4 | 3 | 93 | 5 | 2 | А3 | 6 | 2 | В3 | 6 | 3 | | | | D - M:M + 1 -D | | | Transfer Acmitr | TAB | | Ц | Ц | | Ш | Ц | | $\Box$ | Ц | $\Box$ | | Ц | | 2 | | A B | • • • • R • | | 7 | TBA | | Н | Ш | | _ | ⊢∔ | لي | ᆛ | 니 | | | اجا | 17 | 2 | Ц | B -A | • • R • | | Test, Zero or | TST | | $\vdash$ | - | $\vdash$ | | Н | 6D | 5 | 2 | 7D | ь | 3 | ــا | | Ļ | M - 00 | • • RR | | Minus | TSTA | H | Н | $\dashv$ | $\dashv$ | Н | Н | - | - | $\vdash$ | - | | $\vdash$ | 4D<br>5D | | - | A - 00 | • • RR | | L | 11318 | | ш | | | | | 1 | | | | | | 20 | 2 | 1 | B - 00 | ● ● R R | The condition code register notes are listed after Table 19. 33/48 Table 18 - Jump and branch instructions | - | | | | | [ | | | | | | Π | | | | | Cond. Code | | | | | | | | | |--------------------------|----------|----------|------|---|----------|------|----|----|-----|---|--------|-----|---|----------|------------|------------|---------------------------|---------|----|----|------|---|----|---| | | | - | )ire | | | elet | | _ | nde | _ | _ | xtn | d | Ini | here | m | | <u></u> | 14 | Ŀ | 1 | 2 | 1 | 0 | | Operations | Mnemonic | OF | 1~ | # | OP | 1 | 1. | OP | ~ | * | OP | ~ | * | OP | <b>├</b> ~ | * | Branch Test | Н | [I | | ı] i | Z | ٧ | C | | Branch Always | BRA | | Γ | | I | 3 | 2 | | | | | Γ | Γ | Г | П | | None | • | • | T | Ţ | • | • | • | | Branch Never | BRN | | L | | 21 | _ | 2 | | | | | Γ | Г | Г | Г | | None | • | • | 1 | ग | • | • | • | | Branch If Carry Clear | BCC | Τ | Γ | Γ | 24 | 3 | 2 | | Г | Г | | Γ | Г | | Г | Г | C = 0 | • | | 1 | 1 | • | • | • | | Branch If Carry Set | BCS | | | | 25 | 3 | 2 | | Г | Г | Г | Г | | Г | Г | П | C = 1 | • | • | 1 | 1 | • | • | • | | Branch If = Zero | BEQ | Г | Ī | Γ | 27 | 3 | 2 | | | Г | | Г | Γ | П | T | Г | Z = 1 | • | • | • | ग | • | • | • | | Branch If ≥ Zero | BGE | | Ī | Γ | 2C | 3 | 2 | | Г | Г | | Т | Γ | | Г | П | N⊕V = 0 | • | • | • | ١, | • | • | • | | Branch If > Zero | BGT | | Г | Γ | 2E | 3 | 2 | | Г | | | Τ | Γ | T | | Г | Z + (N (D V) = 0 | • | • | 1 | 1 | • | • | • | | Branch If Higher | BHI | 1 | Ť | Γ | 22 | 3 | 2 | | Г | | | T | Τ | T | 1 | | C + Z = 0 | | | • | 1 | • | • | • | | Branch If Higher or Same | BHS | Π | Γ | Γ | 24 | 3 | 2 | | | Г | | T | Г | | | | C = 0 | | • | 1 | 1 | • | • | • | | Branch If ≤ Zero | BLE | | | | 2F | 3 | 2 | | | | | T | T | $\vdash$ | 1 | П | 2 + (N ( V) = 1 | • | • | Ī | 1 | • | • | • | | Branch If Carry Set | BLO | П | Γ | Г | 25 | 3 | 2 | Г | П | Г | _ | Г | Π | Т | Т | Г | C = 1 | • | • | • | ī | • | ٠ | ٠ | | Branch If Lower Or Same | BLS | | Γ | Г | 23 | 3 | 2 | | Г | | | Г | Г | | Т | П | C + Z = 1 | • | • | 1 | ī | • | • | • | | Branch If < Zero | BLT | | Γ | Г | 2D | 3 | 2 | | | Г | | Т | ✝ | T | Г | П | N⊕V = 1 | • | • | 1 | 1 | • | • | • | | Branch If Minus | BMI | | | T | 2B | 3 | 2 | | | | | Т | Т | Г | T | П | N = 1 | • | • | • | ī | • | • | • | | Branch If Not Equal Zero | BNE | | Γ | Г | 26 | 3 | 2 | | | | | T | Г | | T | П | Z = 0 | • | • | • | न | • | • | • | | Branch If Overflow Clear | BVC | | Г | Г | 28 | 3 | 2 | | Г | Г | Г | Г | Γ | Г | Т | П | V = 0 | | • | • | ij | ग | ਗ਼ | • | | Branch If Overflow Set | BVS | | Γ | Ī | 29 | 3 | 2 | | Г | | | Г | T | Г | T | П | V = 1 | • | • | • | 1 | • | • | • | | Branch If Plus | BPL | | Г | | 2A | 3 | 2 | Г | Γ | Г | | T | T | | Г | П | N = 0 | • | • | • | ī | • | • | • | | Branch To Subroutine | BSR | | | Г | 80 | 6 | 2 | Г | | | | Γ | Г | | | П | ) See Special | • | | • | 1 | 1 | • | • | | Jump | JMP | | Γ | Г | | T | Г | 6E | 3 | 2 | 7E | 3 | 3 | | | П | Operations - | • | • | | 1 | • | • | • | | Jump To Subroutine | JSR | 9D | 5 | 2 | Т | T | 1 | ΑD | 6 | 2 | BD | 6 | 3 | | 1 | Н | Figure 26 | • | • | • | 1 | 5 | • | • | | No Operation | NOP | T | | T | Г | T | Γ | | Г | | $\Box$ | Τ | Τ | 01 | 2 | ٦ | | • | • | | 1 | • | • | • | | Return From Interrupt | RTI | | | Г | _ | T | Г | Г | Г | | | Τ | Τ | 3B | 10 | П | ` | T | I | Ħ | T | Ħ | П | Ţ | | Return From Subroutine | RTS | 一 | Т | T | | t | Г | H | H | H | | t | t | 39 | 5 | 1 | | 6 | • | té | Н | - | H | ÷ | | Software Interrupt | swi | T | Г | T | Ħ | T | Г | | Г | Г | | T | T | 3F | 12 | ٦ | Operations -<br>Figure 26 | • | _ | • | _ | 1 | _ | • | | Wait For Interrupt | WAI | $\vdash$ | t | T | $\vdash$ | t | ┢ | H | Н | Н | | T | T | 3Ë | 9 | ī | Figure 20 | - | + | t | + | | | Ť | Table 19 - Condition code register manipulation instructions | • | | | | | | 0 | one | d. C | ode | Re | g. | |----------------------|----------|----------|---|---|-------------------|----|-----|------|-----|----|----| | | Inheres | Inherent | | | | | 4 | 3 | 2 | TT | 0 | | Operations | Mnemonic | OP | ~ | * | Boolean Operation | н | ī | N | z | | C | | Clear Carry | CLC | ОC | 2 | 1 | 0 <del>-</del> C | • | • | • | • | • | R | | Clear Interrupt Mask | CLI | OΕ | 2 | 1 | 0 -1 | • | R | • | • | • | | | Clear Overflow | CLV | 0A | 2 | 1 | 0 <del>-</del> V | • | • | • | • | R | • | | Set Carry | SEC | OD | 2 | 1 | 1 + C | • | • | • | • | • | s | | Set Interrupt Mask | SEI | OF | 2 | 1 | 1+1 | • | s | • | • | • | • | | Set Overflow | SEV | OB | 2 | 1 | 1 <del>-</del> V | • | • | • | • | s | | | Accumulator A + CCR | TAP | 06 | 2 | 1 | A + CCR | 11 | T | Т | T | IT | Ħ | | CCR -Accumulator A | TPA | 07 | 2 | 1 | CCR + A | • | • | • | • | • | • | #### LEGEND OPOperation Code (Hexadecimal) ~ Number of MPU Cycles MSP Contents of memory location pointed to by Stack Pointer - # Number of Program Bytes - + Arithmetic Plus - Arithmetic Minus - Boolean AND - X Arithmetic Multiply - + Boolean Inclusive OR - Boolean Exclusive OR - M Complement of M Transfer Into - O Bit = Zero - 00 Byte = Zero # CONDITION CODE SYMBOLS - H Half-carry from bit 3 - I Interrupt mask - N Negative (sign bit) - Z Zero (byte) - V Overflow, 2's complement - C Carry/Borrow from MSB - R Reset Always - S Set Always - Affected - Not Affected 34/48 352 Table 20 - Instruction execution times in E-cycles | ı | ADDRESSING MODE | | | | | | | | | | | | | |------------------------------------------------------|-----------------------------------------|-----------------------------------------|-----------------------|----------------------------|---------------------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | <b>\</b> | Immediate | Direct | Extended | Indexed | Inherent | Relative | | | | | | | | | ABA ABX ADC ADD ADDD AND ASL ASLD ASR BCC | 2 2 4 2 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 3 3 5 3 3 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | 4<br>4<br>6<br>4<br>6 | 6<br>4<br>6<br>6 | 3 2 | • | | | | | | | | | BCC<br>BCS<br>BEQ<br>BGE<br>BGT<br>BHI<br>BHS<br>BIT | • | • | 4 | 6 | • | 3 3 3 3 3 | | | | | | | | | BLE<br>BLO<br>BLS<br>BLT<br>BMI<br>BNE | • | • | • | • | • | 3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3<br>3 | | | | | | | | | BPL<br>BRA<br>BRN<br>BSR<br>BVC<br>BVS | • | • | • | • | • | 3<br>3<br>6<br>3 | | | | | | | | | CBA<br>CLC<br>CLI<br>CLR<br>CLV<br>CMP | • | • | 6 | 6 4 | 2<br>2<br>2<br>2<br>2<br>2<br>2 | | | | | | | | | | COM CPX DAA DEC DES DEX EOR INC | 2 4 6 6 2 6 6 6 6 6 6 6 6 6 6 6 6 6 6 6 | 3<br>5<br>•<br>•<br>• | 6 6 6 6 | 6<br>6<br>6<br>•<br>4<br>6 | 2 2 2 3 3 • 3 | • | | | | | | | | | | | ADDRESSING MODE | | | | | | | | | | | | | |-------------------------------------------------|-----------------------------------------|----------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------------------|--|--|--|--|--|--|--|--| | | Immediate | Direct | Extended | Indexed | Inherent | Relative | | | | | | | | | | INX<br>JMP<br>JSR<br>LDA<br>LDD<br>LDS<br>LDS | •<br>•<br>•<br>2<br>3<br>3<br>3 | 5<br>3<br>4 | 9<br>3<br>6<br>4<br>5<br>5 | 9<br>3<br>6<br>4<br>5<br>5 | 3 | • • • • • • | | | | | | | | | | LSL<br>LSLD<br>LSR<br>LSRD<br>MUL<br>NEG<br>NOP | | • | 6 6 6 | 5<br>6<br>6<br>6 | 2<br>3<br>2<br>3<br>10<br>2 | • | | | | | | | | | | ORA PSH PSHX PUL PULX ROL ROR | • 2 • • • • • • • • • • • • • • • • • • | 3 | 4<br>•<br>•<br>•<br>6 | 4 • • • 6 6 | 9<br>3<br>4<br>4<br>5<br>2 | • | | | | | | | | | | RTI<br>RTS<br>SBA<br>SBC<br>SEC<br>SEI<br>SEV | 2 | 3 | 6<br>•<br>•<br>4<br>• | 4 | 10<br>5<br>2<br>•<br>2<br>2 | • • • • • • • • • • • • • • • • • • • • | | | | | | | | | | STA<br>STD<br>STS<br>STX<br>SUB<br>SUBD<br>SWI | •<br>•<br>•<br>•<br>2<br>4 | 3<br>4<br>4<br>4<br>3<br>5 | 4<br>5<br>5<br>5<br>4<br>6 | 4 5 5 4 6 • | 2 | • | | | | | | | | | | TAB TAP TBA TPA TST TSX TXS WAI | • • • • • • | • | 6 | • • • • • • | 2 2 2 2 3 3 9 | • • • • • • • • | | | | | | | | | # 6.11 - Summary of cycle-by-cycle operation Table 21 provides a detailed description of the information present on the address bus, data bus, and the read/write (R/W) line during each cycle of each instruction. The information is useful in comparing actual with expected results during debug of both software and hardware as the program is executed. The information is categorized in groups according to addressing mode and number of cycles per instruction. In general, instructions with the same addressing mode and number of cycles execute in the same manner. Exceptions are indicated in the table. Note that during MPU reads of internal locations, the resultant value will not appear on the external data bus except in mode 0. «High order» byte refers to the most-significant byte of a 16-bit value. Table 21 · Cycle-by-cycle operation (sheet 1 of 5) | | s Mode and | | Cycle | | R/W | | | |----------|------------|--------|-------|------------------------|------|----------------------------------|--------| | | tryctions | Cycles | . # | Address Bus | Line | Data Bus | | | IMMEDIAT | re | | | · | | | | | ADC | EOR | 2 | 1 | Opcode Address | 1 | Opcode | | | ADD | LDA | | 2 | Opcode Address + 1 | 1 | Operand Data | | | AND | ORA | | | | | | | | BIT | SBC | j | | | | | | | CMP | SUB | 1 | | | | | | | LDS | | 3 | 1 | Opcode Address | 1 | Opcode | | | LDX | | | 2 | Opcode Address + 1 | 1 | Operand Data (High Order Byte) | | | LDD | | | 3 | Opcode Address + 2 | ۱ ۱ | Operand Data (Low Order Byte) | | | CPX | | 4 | 1 | Opcode Address | 1 | Upcode | | | SUBD | | | 2 | Opcode Address + 1 | 1 | Operand Data (High Order Byte) | i | | ADDD | | | 3 | Opcode Address + 2 | 1 | Operand Data (Low Order Byte) | | | | | 1 1 | 4 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | | DIRECT | | | | | | | | | ADC | EOR | 3 | 1 | Opcode Address | 1 | Opcode | | | ADD | LDA | | 2 | Opcode Address + 1 | 1 1 | Address of Operand | | | AND | ORA | | 3 | Address of Operand | 1 1 | Operand Data | | | BIT | SBC | | | • | | | | | CMP | SUB | | | | | | | | STA | | 3 | 1 | Opcode Address | 17 | Opcode | | | | | 1 | 2 | Opcode Address + 1 | 1 1 | Destination Address | | | | | | 3 | Destination Address | 0 | Data from Accumulator | | | LDS | | 4 | 1 | Opcode Address | 1 | Opcode | _ | | LDX | | 1 1 | 2 | Opcode Address + 1 | ١, ١ | Address of Operand | - 1 | | LDD | | 1 1 | 3 | Address of Operand | 1 | Operand Data (High Order Byte) | | | | | 1 1 | 4 | Operand Address + 1 | 1 | Operand Data (Low Order Byte) | ļ | | STS | | 1 4 | 1 | Opcode Address | 1 | Opcode | - | | STX | | | 2 | Opcode Address + 1 | 1 1 | Address of Operand | | | STD | | 1 1 | 3 | Address of Operand | 0 | Register Data (High Order Byte) | | | | | 1 1 | 4 | Address of Operand + 1 | 0 | Register Data (Low Order Byte) | | | CPX | | 5 | 1 | Opcode Address | 1 | Opcode | | | SUBD | | | 2 | Opcode Address + 1 | 1 | Address of Operand | | | ADDD | | 1 1 | 3 | Operand Address | 1 | Operand Data (High Order Byte) | | | | | 1 1 | 4 | Operand Address + 1 | 1 | Operand Data (Low Order Byte) | | | | | | 5 | Address Bus FFFF | 11 | Low Byte of Restart Vector | | | JSR | | 5 | 1 | Opcode Address | 1 | Opcode | $\neg$ | | | | 1 1 | 2 | Opcode Address + 1 | 1 1 | Irrelevant Data | | | | | | 3 | Subroutine Address | 1 1 | First Subroutine Opcode | | | | | | 4 | Stack Pointer | 0 | Return Address (Low Order Bytel | ļ | | | | 1 1 | 5 | Stack Pointer - 1 | 0 | Return Address (High Order Byte) | - 1 | Table 21 - Cycle-by-cycle operation (sheet 2 of 5) | Address Mode and | | Cycle | | R/W | | |------------------|--------|-------|-----------------------------|------|-----------------------------------------| | Instructions | Cycles | | Address Bus | Line | Data Bus | | EXTENDED | | | | | | | JMP | 3 | 1 | Opcode Address | 1 1 | Opcode | | | 1 | 2 | Opcode Address + 1 | 1 | Jump Address (High Order Byte) | | | 1 | 3 | Opcode Address + 2 | 1 | Jump Address (Low Order Byte) | | ADC EOR | 4 | 1 | Opcode Address | 1 | Opcode | | ADD LDA | | 2 | Opcode Address + 1 | 1 | Address of Operand | | AND ORA | | 3 | Opcode Address + 2 | 1 | Address of Operand (Low Order Byte) | | BIT SBC | | 4 | Address of Operand | 1 | Operand Data | | CMP SUB | 1 | | | L | | | STA | 4 | 1 | Opcode Address | 1 | Opcode | | | | 2 | Opcode Address + 1 | 1 | Destination Address (High Order Byte) | | | 1 | 3 | Opcode Address + 2 | 1 | Destination Address (Low Order Byte) | | | 1 | 4 | Operand Destination Address | 0 | Data from Accumulator | | LDS | 5 | 1 | Opcode Address | 1 | Opcode | | LDX | 1 | 2 | Opcode Address + 1 | 1 | Address of Operand (High Order Byte) | | LDD | | 3 | Opcode Address + 2 | 1 | Address of Operand (Low Order Byte) | | | 1 | 4 | Address of Operand | 1 | Operand Data (High Order Byte) | | | | 5 | Address of Operand + 1 | 1 | Operand Data (Low Order Byte) | | STS | 5 | 1 | Opcode Address | 1 | Opcode | | STX | 1 . | 2 | Opcode Address + 1 | 1 | Address of Operand (High Order Byte) | | STD | | 3 | Opcode Address + 2 | 1 | Address of Operand (Low Order Byte) | | | | 4 | Address of Operand | 0 | Operand Data (High Order Byte) | | | | 5 | Address of Operand + 1 | 0 | Operand Data (Low Order Byte) | | ASL LSR | 6 | 1 | Opcode Address | 1 | Opcode | | ASR NEG | | 2 | Opcode Address + 1 | 1 | Address of Operand (High Order Byte) | | CLR ROL | | 3 | Opcode Address + 2 | 1 | Address of Operand (Low Order Byte) | | COM ROR | į. | 4 | Address of Operand | 1 | Current Operand Data | | DEC TST* | | 5 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | INC | | 6 | Address of Operand | 0 | New Operand Data | | CPX | 6 | 1 | Opcode Address | 1 | Opcode | | SUBD | l | 2 | Opcode Address + 1 | 1 | Operand Address (High Order Byte) | | ADDD | | 3 | Opcode Address + 2 | 1 | Operand Address (Low Order Byte) | | | 1 | 4 | Operand Address | 1 | Operand Data (High Order Byte) | | | 1 | 5 | Operand Address + 1 | 1 | Operand Data (Low Order Byte) | | | | 6 | Address Bus FFFF | 11 | Low Byte of Restart Vector | | JSR | 6 | 1 | Opcode Address | 1 | Opcode | | | | 2 | Opcode Address + 1 | 1 | Address of Subroutine (High Order Byte) | | | | 3 | Opcode Address + 2 | 1 1 | Address of Subroutine (Low Order Byte) | | | 1 | 4 | Subroutine Starting Address | 1 1 | Opcode of Next Instruction | | | [ | 5 | Stack Pointer | 0 | Return Address (Low Order Byte) | | | 1 | 6 | Stack Pointer - 1 | 0 | Return Address (High Order Byte) | <sup>\*</sup>TST does not perform the write cycle during the sixth cycle. The sixth cycle is another address bus = \$FFFF. Table 21 · Cycle-by-cycle operation (sheet 3 of 5) | | | Cycle Address Bus | | | | | |---------|---------------------------------------|-------------------|---|--------------------------------|----------|----------------------------------| | In | structions | Cycles | | Address Bus | Line | Data Bus | | INDEXED | | | | | | | | JMP | | 3 | 1 | Opcode Address | T 1 | Opcode | | l | | 1 | 2 | Opcode Address + 1 | l i | Offset | | ľ | | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | ADC | EOR | 4 | 1 | Opcode Address | 1 | Opcode | | ADD | LDA | | 2 | Opcode Address + 1 | J i | Offset | | AND | ORA | | 3 | Address Bus FFFF | l i | Low Byte of Restart Vector | | BIT | SBC | | 4 | Index Register Plus Offset | 1 1 | Operand Data | | СМР | SUB | 1 1 | | ··· | 1 ' | Sperand Bata | | STA | · · · · · · · · · · · · · · · · · · · | 14 | 1 | Opcode Address | 1 | Opcode | | | | 1 1 | 2 | Opcode Address + 1 | l i | Offset | | | | 1 1 | 3 | Address Bus FFFF | Ιi | Low Byte of Restart Vector | | | | | 4 | Index Register Plus Offset | 6 | Operand Data | | LDS | | 1 5 | ÷ | Opcode Address | <u> </u> | <u> </u> | | LDX | | 1 " | 2 | Opcode Address + 1 | 1 ! | Opcode | | LDD | | 1 1 | 3 | Address Bus FFFF | 1 | Offset | | | | | 4 | Index Register Plus Offset | 1 | Low Byte of Restart Vector | | | | 1 1 | 5 | | 1 | Operand Data (High Order Byte) | | STS | | 1 5 | | Index Register Plus Offset + 1 | 1 | Operand Data (Low Order Byte) | | STX | | l ° l | 1 | Opcode Address | 1 1 | Opcode | | STD | | 1 | 2 | Opcode Address + 1 | ] 1 | Offset | | 310 | | 1 1 | 3 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | | | 1 1 | 4 | Index Register Plus Offset | 0 | Operand Data (High Order Byte) | | | | $\bot$ | | Index Register Plus Offset + 1 | 0 | Operand Data (Low Order Byte) | | ASL | LSR | 6 | 1 | Opcode Address | 1 | Opcode | | ASR | NEG | 1 1 | 2 | Opcode Address + 1 | 1 1 | Offset | | CLR | ROL | 1 1 | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | СОМ | ROR | 1 1 | | Index Register Plus Offset | 1 | Current Operand Data | | DEC | TST* | 1 1 | 5 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | INC | | | _ | Index Register Plus Offset | 0 | New Operand Data | | CPX | | 6 | 1 | Opcode Address | 1 | Opcode | | SUBD | | 1 1 | 2 | Opcode Address + 1 | 1 | Offset | | ADDD | | | 3 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | | | 1 1 | 4 | Index Register + Offset | 1 1 | Operand Data (High Order Byte) | | | | 1 1 | | Index Register + Offset + 1 | 11 | Operand Data (Low Order Bytel | | | | l i | 6 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | JSR | | 6 | 1 | Opcode Address | 1 1 | Opcode | | | | | 2 | Opcode Address + 1 | l i l | Offset | | | | | 3 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | | | 1 | 4 | Index Register + Offset | | First Subroutine Opcode | | | | j | | Stack Pointer | اةا | Return Address (Low Order Byte) | | | | | 6 | Stack Pointer - 1 | l ŏ l | Return Address (High Order Byte) | <sup>\*</sup>TST does not perform the write cycle during the sixth cycle. The sixth cycle is another address bus=\$FFFF. Table 21 - Cycle-by-cycle operation (sheet 4 of 5) | | ess Mode and | | | Cycle | Address Burn | R/W | Data Bus | |--------|--------------|----------|--------|-------|---------------------------------|----------|-----------------------------------------------| | | nstructions | l | Cycles | | Address Bus | Line | Data Bus | | NHEREN | VT. | | | | | | | | ABA | DAA | SEC | 2 | 1 | Opcode Address | 1 | Opcode | | ASL | DEC | SEI | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | ASR | | SEV | | | , , | • | | | CBA | | TAB | | | | 1 | | | CLC | | TAP | | | | | | | CLI | | TBA | | | | i : | | | CLR | | TPA | | | | | | | CLV | | TST | | | | | | | | | 131 | | | | | | | сом | SBA | | | | | <u> </u> | | | ABX | | | 3 | 1 | Opcode Address | 1 | Opcode | | | | | | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | | | | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | ASLD | | | 3 | 1 | Opcode Address | 1 | Opcode | | LSAD | | | | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | 200 | | | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | 056 | | | _ | | | 1 | Opcode | | DES | | l | 3 | 1 | Opcode Address | | | | INS | | | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | | | | | 3 | Previous Stack Pointer Contents | - | Irrelevant Data | | INX | | | 3 | 1 | Opcode Address | 1 | Opcode | | DEX | | | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | | | | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | PSHA | | | 3 | 1 | Opcode Address | 1 | Opcode | | PSHB | | | • | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | 1 3110 | | | | 3 | Stack Pointer | 0 | Accumulator Data | | | | - | | | | _ | | | TSX | | ı | 3 | 1 | Opcode Address | ! | Opcode | | | | l | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | | | | | 3 | Stack Pointer | 1 | Irrelevant Data | | TXS | | | 3 | 1 | Opcode Address | 7 | Opcode | | | | | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | | | - 1 | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | PULA | | $\dashv$ | 4 | 1 | Opcode Address | 1 | Opcode | | PULB | | i | • | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | , oco | | - 1 | | 3 | Stack Pointer | 1 | Irrelevant Data | | | | - 1 | | 4 | Stack Pointer + 1 | 1 | Operand Data from Stack | | | | | | | | + | · | | PSHX | | - 1 | 4 | 1 | Opcode Address | ŀ | Opcode | | | | | | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | | | ı | | 3 | Stack Pointer | 0 | Index Register (Low Order Byte) | | | | | | 4 | Stack Pointer – 1 | 0 | Index Register (High Order Byte) | | PULX | | -T | 5 | 1 | Opcode Address | 1 | Opcode | | | | ļ | | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | | | - | | 3 | Stack Pointer | 1 | Irrelevant Data | | | | - 1 | | 4 | Stack Pointer + 1 | 1 | Index Register (High Order Byte) | | | | ı | | 5 | Stack Pointer + 2 | 1 | Index Register (Low Order Byte) | | | | $\dashv$ | | | 0 1 111 | 1 | Opcode | | RTS | | - 1 | 5 | 1 | Opcode Address | | | | | | - 1 | | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | | | | | 3 | Stack Pointer | 1 | Irrelevant Data | | | | | | 4 | Stack Pointer + 1 | 1 | Address of Next Instruction (High Order Byte) | | | | I | | 5 | Stack Pointer + 2 | 1 | Address of Next Instruction (Low Order Bytel | | WAI | | | 9 | 1 | Opcode Address | 1 | Opcode | | | | - 1 | | 2 | Opcode Address + 1 | 1 | Opcode of Next Instruction | | | | | | 3 | Stack Pointer | 0 | Return Address (Low Order Byte) | | | | | | 4 | Stack Pointer – 1 | 0 | Return Address (High Order Byte) | | | | | | 5 | Stack Pointer – 2 | ١ŏ | Index Register (Low Order Byte) | | | | | | 6 | Stack Pointer – 3 | ő | Index Register (High Order Byte) | | | | ŀ | | 7 | Stack Pointer – 3 | ő | Contents of Accumulator A | | | | Į | | 1 | | 0 | Contents of Accumulator B | | | | ĺ | | 8 | Stack Pointer - 5 | 0 | 1 - | | | | - 1 | | 9 | Stack Pointer – 6 | ιV | Contents of Condition Code Register | Table 21 · Cycle-by-cycle operation (sheet 5 of 5) | Address Mode and | | Cycle | • | R/W | _ | |------------------|--------|-------|-----------------------------|-----------------------|-------------------------------------------------------| | Instructions | Cycles | - | Address Bus | Line | Data Bus | | NHERENT | | | | | | | MUL | 10 | 1 | Opcode Address | 11 | Opcode | | | | 2 | Opcode Address + 1 | 1 1 | Irrelevant Data | | | Į | 3 | Address Bus FFFF | l i | Low Byte of Restart Vector | | | 1 | 4 | Address Bus FFFF | 11 | Low Byte of Restart Vector | | | | 5 | Address Bus FFFF | | Low Byte of Restart Vector | | | | 6 | Address Bus FFFF | l i | Low Byte of Restart Vector | | | | 7 | Address Bus FFFF | Li | Low Byte of Restart Vector | | | 1 | В | Address Bus FFFF | Τì | Low Byte of Restart Vector | | | | 9 | Address Bus FFFF | li: | Low Byte of Restart Vector | | | 1 | 10 | Address Bus FFFF | 1 1 | Low Byte of Restart Vector | | RTI | 10 | 1 | Opcode Address | 1 | Opcode | | 1111 | " | 2 | Opcode Address + 1 | | | | | | 3 | Stack Pointer | 1 1 | Irrelevant Data | | | 1 | 4 | Stack Pointer + 1 | i | Irrelevant Data | | | | 5 | Stack Pointer + 1 | | Contents of Condition Code Register from Stack | | | 1 | 6 | | 1! | Contents of Accumulator B from Stack | | | 1 | 7 | Stack Pointer + 3 | 1! | Contents of Accumulator A from Stack | | | | 8 | Stack Pointer + 4 | 1 ! ! | Index Register from Stack (High Order Byte) | | | | 9 | Stack Pointer+5 | 1 1 | Index Register from Stack (Low Order Byte) | | | | | Stack Pointer+6 | 1 1 | Next Instruction Address from Stack (High Order Byte) | | | - | 10 | Stack Pointer+7 | 1 | Next Instruction Address from Stack (Low Order Bytel | | SWI | 12 | 1 | Opcode Address | 1 | Opcode | | | 1 1 | 2 | Opcode Address + 1 | 1 | Irrelevant Data | | | 1 1 | 3 | Stack Pointer | 0 | Return Address (Low Order Byte) | | | 1 1 | 4 | Stack Pointer – 1 | 0 | Return Address (High Order Byte) | | | 1 | 5 | Stack Pointer - 2 | 0 | Index Register (Low Order Byte) | | | 1 1 | 6 | Stack Pointer - 3 | 0 | Index Register (High Order Byte) | | | 1 1 | 7 | Stack Pointer - 4 | | Contents of Accumulator A | | | 1 1 | 8 | Stack Pointer - 5 | 101 | Contents of Accumulator B | | | 1 1 | 9 | Stack Pointer - 6 | 0 | Contents of Condition Code Register | | | 1 1 | 10 | Stack Pointer - 7 | 1 1 | Irrelevant Data | | | | 11 | Vector Address FFFA (Hex) | 1 1 | Address of Subroutine (High Order Byte) | | | 1 1 | 12 | Vector Address FFFB (Hex) | 1 | Address of Subroutine (Low Order Byte) | | ELATIVE | | | | 11 | | | BCC BHT BNE BLO | 3 | 1 T | Opcode Address | T 1 T | Opcode | | BCS BLE BPL BHS | | 2 | Opcode Address + 1 | $ \cdot $ | Branch Offset | | BEQ BLS BRA BRN | | 3 | Address Buss FFFF | 1 ; [ | | | BGE BLT BVC | } I | ٠ | Address Buss FFFF | ' | Low Byte of Restart Vector | | BGT BMI BVS | ļ į | | | | | | BSR | 6 | 1 | Oppode Address | <del> </del> | | | oon . | ° | 2 | Opcode Address | | Opcode | | | | | Opcode Address + 1 | ! | Branch Offset | | | | 3 | Address Bus FFFF | 1 | Low Byte of Restart Vector | | | | 4 | Subroutine Starting Address | 1 | Opcode of Next Instruction | | | 1 1 | 5 | Stack Pointer | 0 | Return Address (Low Order Byte) | | | | 6 | Stack Pointer – 1 | 0 | Return Address (High Order Bytel | Figure 23: Special operations. 41/48 RTNH = Most significant byte of Return Address RTNL = Least significant byte of Return Address == 5 sack Pointer After Execution K = 8-bit Unsigned Value ## 7 - PREPARATION FOR DELIVERY ## 7.1 · Packaging Microcircuit are prepared for delivery in accordance with MIL-M-38510 or CECC 90000. # 7.2 · Certificate of compliance TMS offers a certificate of compliance with each shipment of parts, affirming the products are in compliance either with MIL-STD-883 or CECC 90000 and guarantying the parameters are tested at extreme temperatures for the entire temperature range. #### 8 - HANDLING MOS device must be handled with certain precautions to avoid damage due to accumulation of static charge. Input protection devices have been designed in the chip to minimize the effect of this static buildup. However, the following handling practices - a) Device should be handled on benches with conductive and grounded surface. - b) Ground-test equipment, tools and operator. - c) Do not handle devices by the leads. - d) Store devices in conductive foam or carriers. - e) Avoid use of plastic, rubber, or silk in MOS areas. - f) Maintain relative humidity above 50 %, if pratical. # 9 - PACKAGE MECHANICAL DATA ## 9.1 - 40 pins - DIL Ceramic Side Brazed # 9.2 · 40 pins · DIL Cerdip ## 9.3 - 44 pins - Leadless Ceramic Chip Carrier TOP VIEW 28 28 29 20 17 2.21 ±0.16 18 28 29 29 20 21 ±0.16 17 20 ±0.070 ±0.07 1.78 ±0.18 18 28 29 40 40 40 40 40 40 40 40 40 40 BOTTOM VIEW ## 10 · TERMINAL CONNECTIONS ## 10.1 · DIL 40 · Pin assignment 10.2 - LCCC 44 - Pin assignment # 11 - ORDERING INFORMATION ## 11.1 · Hi-REL product | Commercial TMS<br>Part-Number<br>(see Note) | Norms | Package | Temperature range<br>T <sub>C</sub> (°C) | Frequency<br>(MHz) | Drawing number | |---------------------------------------------|-----------------------|-----------------|------------------------------------------------|--------------------|----------------| | EF6803JMG/B | NFC 96883 - Class G | DIL Cerdip | - 55 /· + <b>12</b> 5 | 1 | Data-sheet | | EF6803CMG/B | NFC 96883 - Class G | DIL Side Brazed | - 55 / + 125 | 1 | Data-sheet | | EF6803EMG/B | NFC 96883 - Class G | LCCC | - 55 / + 125 | 1 | Data-sheet | | EF68A03JMG/B | NFC 96883 - Class G | DIL Cerdip | - 55 / + 125 | 1.5 | Data-sheet | | EF68A03CMG/B | NFC 96883 - Class G | DIL Side Brazed | -55 / +125 | 1.5 | Data-sheet | | EF68A03EMG/B | NFC 96883 - Class G | LCCC | -55 / +125 | 1.5 | Data-sheet | | EF6803JMB/C | MIL STD 883 - Class B | DIL Cerdip | -55 / +125 | 1 | Data-sheet | | EF6803CMB/C | MIL STD 883 - Class B | DIL Side Brazed | -55 / +125 | 1 | Data-sheet | | EF68A03JMB/C | MIL STD 883 - Class B | DIL Cerdip | - 55 / + 125 | 1.5 | Data-sheet | | EF68A03CMB/C | MIL STD 883 - Class B | DIL Side Brazed | -55 / +125 | 1.5 | Data-sheet | | Note: THOMSON | COMPOSANTS MILITAIRE | S ET SPATIAUX. | <u>. </u> | | | # 11.2 - Standard product | Commercial TMS Part-Number (see Note) | Norms | Package | Temperature range<br>T <sub>C</sub> (°C) | Frequency<br>(MHz) | Drawing number | |---------------------------------------|----------------------|-----------------|------------------------------------------|--------------------|----------------| | EF6803CV | TMS standard | DIL Side Brazed | -40 / +85 | 1 | Data sheet | | EF6803JV | TMS standard | Cerdip DIL | -40 / +85 | 1 | Data sheet | | EF68A03CV | TMS standard | DIL Side Brazed | -40 / +85 | 1.5 | Data sheet | | EF68A03JV | TMS standard | Cerdip DIL | -40 / +85 | 1.5 | Data sheet | | EF6803JM | TMS standard | Cerdip DIL | -55 / +125 | 1 | Data sheet | | EF6803CM | TMS standard | DIL Side Brazed | -55 / +125 | 1 | Data sheet | | EF6803EM | TMS standard | LCCC | -55 / +125 | 1 | Data sheet | | EF68A03JM | TMS standard | Cerdip DIL | -55 / +125 | 1.5 | Data sheet | | EF68A03CM | TMS standard | DIL Side Brazed | - 55 / + 125 | 1.5 | Data sheet | | EF68A03EM | TMS standard | LCCC | -55 / +125 | 1.5 | Data sheet | | EF6803C | TMS standard | DIL Side Brazed | 0 / +70 | 1 | Data sheet | | EF6803J | TMS standard | Cerdip DIL | 0 / +70 | 1 | Data sheet | | EF68A03C | TMS standard | DIL Side Brazed | 0 / +70 | 1.5 | Data sheet | | EF68A03J | TMS standard | Cerdip DIL | 0 / +70 | 1.5 | Data sheet | | EF68B03J | TMS standard | Cerdip DIL | 0 / +70 | 2 | Data sheet | | Note: THOMSON | COMPOSANTS MILITAIRE | ES ET SPATIAUX. | | | |