## Am27S27/27S27A 4.096-Bit (512x8) Bipolar Registered PROM ## DISTINCTIVE CHARACTERISTICS - On-chip, edge-triggered registers ideal for pipelined microprogrammed systems - Versatile synchronous and asynchronous enables for simplified word expansion - Predetermined OFF outputs on power-up - Fast 30 ns address setup and 17 ns clock to output times - Excellent performance over the military range - Platinum-Silicide fuses guarantee high reliability, fast programming and exceptionally high programming yields (typ > 98%) ## **GENERAL DESCRIPTION** The Am27S27 (512 words by 8 bits) is a fully decoded, Schottky array, TTL-Programmable Read-Only Memory (PROM), incorporating D-type master-slave data registers on chip. This device has three-state outputs compatible with low-power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls and state machines. This device contains an 8-bit parallel data register in the array-to-output path which allows PROM data to be stored while other data is being addressed. This meets the requirements for pipelined microprogrammable control stores where instruction execute and instruction fetch are performed in parallel. To offer the system designer maximum flexibility, this device contains both asynchronous and synchronous output enables. Upon power-up the outputs (Q<sub>0</sub> - Q<sub>7</sub>) will be in a floating or high-impedance state. ## **BLOCK DIAGRAM** #### PRODUCT SELECTOR GUIDE | Part Number | Am27 | 7S27A | Am27S27 | | | |--------------------------|-------|-------|---------|-------|--| | Address Setup Time | 30 ns | 35 ns | 50 ns | 55 ns | | | Clock-to-Output<br>Delay | 17 ns | 20 ns | 27 ns | 30 ns | | | Operating Range | С | М | С | М | | Publication # Rev. Amendment 03185 E /0 Issue Date: January 1989 # CONNECTION DIAGRAMS Top View Note: Pin 1 is marked for orientation. ## LOGIC SYMBOL ## ORDERING INFORMATION ## Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing #### **Valid Combinations** | Valid Co | ombinations | |----------|-------------| | AM27S27 | DC. DCB | | AM27S27A | 50, 505 | Valid Combinations list configurations planned to supported in volume for this device. Consult the local AMD sales office to confirm availability of specific combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### **MILITARY ORDERING INFORMATION** #### **APL and CPL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. CPL (Controlled Products List) products are processed in accordance with MIL-STD-883C, but are inherently non-compliant because of package, solderability, or surface treatment exceptions to those specifications. The order number (Valid Combination) is formed by a combination of: | | Valid Combinations | | | | | |----------|--------------------|------------|--|--|--| | A | AM27S27 | /DK4 /DW44 | | | | | AM27S27A | AM27S27A | /BKA, /BWA | | | | | ç | AM27S27 | /DMC | | | | | ľ | AM27S27A | /DMC | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. #### **MILITARY BURN-IN** Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option. Am27S27/27S27A 5-93 #### PIN DESCRIPTION ## A<sub>0</sub> - A<sub>8</sub> Address Inputs (Input) The 9-bit field presented at the address inputs selects one of the 512 memory locations to be read from. #### K Clock (Input) The clock is used to load data into the parallel registers from the memory array. Data transfer occurs on the LOW-to-HIGH transition of K. ## Q<sub>0</sub> - Q<sub>7</sub> Data Output Port (Output) Parallel data output from the pipeline register. The disabled state of these outputs is floating or high impedance. ## G Asynchronous Output Enable (Input) Provides direct control of the $\mathbf{Q}_{\mathbf{n}}$ output three-state drivers independent of $\mathbf{K}$ . ## **G<sub>S</sub>** Synchronous Output Enable (Input) Controls the state of the Q<sub>n</sub> output three-state drivers in conjunction with K. This is useful where more than one registered PROM is bussed together for word depth expansion. In this case, the enable becomes the most significant address bit and, as such, must be synchronized with the data. ## V<sub>CC</sub> Device Power Supply Pin The most positive of the logic power supply pins. #### GND Device Power Supply Pin The most negative of the logic power supply pins. #### **FUNCTIONAL DESCRIPTION** When $V_{CC}$ power is first applied, the synchronous enable ( $\overline{G}_S$ ) flip-flop will be in the set condition causing the outputs, Q<sub>0</sub> - Q<sub>7</sub>, to be in the OFF or high-impedance state, eliminating the need for a register clear input. This occurs regardless of the state of the asynchronous enable input. A LOW-to-HIGH transition of the clock input (K) while $\overline{G}_S$ input is LOW is required after power-up in order to enable the outputs to an active state. Reading data is accomplished by first applying the binary word address to the address inputs, Ao - As, and a logic LOW to the synchronous output enable, Gs. During the address setup time, stored data is accessed and loaded into the master flip-flops of the data register. Since the synchronous enable setup time is less than the address setup requirement, additional decoding delays may occur in the enable path without reducing memory performance. Upon the next LOW-to-HIGH transition of the clock, K, data is transferred to the slave flip-flops which drive the output buffers. Provided that the asynchronous enable, $\overline{G}$ , is also LOW, stored data will appear on the outputs, $Q_0-Q_7$ . If $\overline{G}_S$ is HIGH when the positive clock edge occurs, outputs go to the OFF or high-impedance state. The outputs may be disabled at any time by switching $\overline{G}$ to a HIGH level. Following the positive clock edge, the address and synchronous enable inputs are free to change; changes will not affect the outputs until another positive clock edge occurs. This unique feature allows the PROM decoders and sense amplifiers to access the next location while previously addressed data remains stable on the outputs. For less complex applications either enable may be effectively eliminated by tying it to ground. The on-chip edge-triggered register simplifies system timing since the PROM clock may be derived directly from system clock without introducing dangerous race conditions. Other register timing requirements are similar to those of standard Schottky registers and are easily implemented. ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C<br>Ambient Temperature with | |-------------------------------------------------------------| | Power Applied55 to +125°C | | Supply Voltage0.5 V to +7.0 V | | DC Voltage Applied to Outputs | | (Except During Programming)0.5 to +V <sub>CC</sub> Max. | | DC Voltage Applied to Outputs | | During Programming | | Output Current into Outputs During | | Programming (Max Duration of 1 sec) 250 mA | | DC Input Voltage0.5 V to +5.5 V | | DC Input Current30 mA to +5 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** | Commercial (C) Devices | | |------------------------------------|-----------------------------| | Ambient Temperature ( | Γ <sub>A</sub> ) 0 to +75°C | | | +4.75 V to +5.25 V | | Military (M) Devices* | | | Case Temperature (T <sub>C</sub> ) | 55 to +125°C | | Supply Voltage (VCC) | +4.5 V to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. \*Military product 100% tested at $T_C = +25$ °C, +125°C, and -55°C. ## DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | | Min. | Тур. | Max. | Unit | |---------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|------|--------|------| | Vон | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | 2.4 | | | ٧ | | VoL | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA | | | 0.50 | ٧ | | VIH | Input HIGH Level | Guaranteed input logical HIGH voltage for all inputs (Note 4) | | 2.0 | | | ٧ | | V <sub>IL</sub> | Input LOW Level | Guaranteed input logical LOW voltage for all inputs (Note 4) | | | | .8 | ٧ | | IIL. | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V | | | | -0.250 | mA | | liн | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7 V | | | | 25 | μА | | 4 | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = 5.5 V | | | | 40 | μΑ | | Isc | Output Short-Circuit Current | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0 V<br>(Note 2) | | -20 | | -90 | mA | | lcc | Power Supply Current | All inputs = GND<br>V <sub>CC</sub> = Max. | | | | 185 | mA | | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA | | | | -1.2 | V | | ICEX | Output Leakage<br>Current | V <sub>CC</sub> = Max. | Vo = 4.5 V | | | 40 | | | | | VE = 2.4 V V <sub>O</sub> = 0.4 V | | | | -40 | μА | | CIN | Input Capacitance | V <sub>CC</sub> = 5.00 V., T <sub>A</sub> = 25°C (Note 3)<br>V <sub>IN</sub> /V <sub>OUT</sub> = 2.0 V. @ f = 1 MHz (Note 3) | | | 5 | | | | Соит | Output Capacitance | | | | 12 | | pF | Notes: 1. Typical limits are at V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = 25°C. 2. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second. 3. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. capacitative may be arrected. 4. VIL and VIH are input conditions of output tests and are not themselves directly tested, VIL and VIH are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. ## SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*) (see Note 1) | | | Parameter<br>Description | | Am27S27A | | Am27827 | | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------|----------|------|---------|------|------| | No. | Parameter<br>Symbol | | | Min. | Max. | Min. | Max. | Unit | | | 1 TAVKH Address to K HIGH Setup Time | | COM'L | 30 | | 50 | | ns | | 1 | | MIL | 35 | | 55 | | ns | | | | WARRING TO THE TOTAL OF TOT | COM'L | 0 | | 0 | | ns | | | 2 | TKHAX | Address to K HIGH Hold Time | MIL | 0 | | 0 | | ns | | | | Delay from K HIGH to Output Valid, for | COM'L | | 17 | | 27 | ns | | 3 | TKHQV1 | initially active outputs (HIGH or LOW) | MIL | | 20 | | 30 | ns | | | TKHKL | K Pulse Width (HIGH or LOW) | COM'L | 20 | | 20 | | ns | | 4 | TKLKH | | MIL | 20 | | 20 | | ns | | | | Asynchronous Output Enable LOW to<br>Output Valid (HIGH or LOW) | COM'L | | 25 | | 35 | ns | | 5 | TGLQV | | MIL | | 30 | | 45 | ns | | | | Asynchronous Output Enable HIGH to | COM'L | | 25 | | 30 | กร | | 6 | TGHQZ | Output High Z (see Note 2) | MIL | | 30 | | 40 | ns | | | | | COM'L | 10 | | 12 | | ns | | 7 | TGSVKH | KH GS to K HIGH Setup Time | MIL | 10 | | 15 | | ns | | | 1 | _ | COM'L | 0 | | 0 | | ns | | 8 | TKHGSX GS to K HIGH Hold Time | MIL | 0 | | 0 | | ns | | | | <del> </del> | Delay from K HIGH to Output Valid, for | COM'L | | 25 | | 35 | ns | | 9 | TKHQV2 initially Hi-Z outputs | MIL | | 30 | | 45 | ns | | | | | Delay from K HIGH to Output Hi-Z | COM'L | | 25 | | 35 | ns | | 10 | TKHQZ (see Note 2) | MIL | | 30 | | 45 | ns | | See also Switching Test Circuit Diagrams. Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in A, 2. TGHQZ and TKHQZ are measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels using the test load in B. \*Subgroups 7 and 8 apply to functional tests. ## SWITCHING TEST CIRCUITS #### A. Output Load for all tests except TGVQZand **TKHQZ** ## B. Output Load for TGVQZ and TKHQZ Notes: 1. All device test loads should be located within 2" of device output pin. 2. S<sub>1</sub> is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S<sub>1</sub> is closed for all other AC tests. 3. Load capacitance includes all stray and fixture capacitance. # SWITCHING WAVEFORMS KEY TO SWITCHING WAVEFORMS CLOCK ADDRESS Ag - Ag OUTPUTS OUTPUT ENABLE G WF021110 Diagram A. Using Asynchronous Enable Diagram B. Using Synchronous Enable