

www.ti.com

# 60-A, 3.3/5-V INPUT, NONISOLATED WIDE-OUTPUT ADJUST POWER MODULE



# **FEATURES**

- 60-A Output Current
- 3.3-V and 5-V Input Voltage
- Wide-Output Voltage Adjust (0.8 V to 2.5 V)
- Efficiencies up to 93%
- On/Off Inhibit
- Differential Output Sense
- Output Overcurrent Protection (Nonlatching, Auto-Reset)
- Overtemperature Protection
- Auto-Track<sup>™</sup> Sequencing
- Start Up Into Output Prebias
- Margin Up/Down Controls
- Operating Temperature: –40°C to 85°C
- Multi-Phase, Switch-Mode Topology
- Programmable Undervoltage Lockout (UVLO)
- Safety Agency Approvals: UL/cUL 60950, EN60950, VDE (Pending)

# **APPLICATIONS**

Advanced Computing and Server Applications





NOMINAL SIZE = 2.05 in x 1.05 in(52 mm x 26,7 mm)

# **DESCRIPTION**

The PTH04040W is a high-performance 60-A rated, nonisolated, power module, which uses the latest multi-phase switched-mode topology. This provides a small, ready-to-use module, that can power the most densely populated multiprocessor systems.

The PTH04040W operates over an input voltage range of 2.95 V to 5.5 V, and can be set to any output voltage over the range, 0.8 V to 2.5 V, using a single external resistor. The combination of a wide input voltage and wide-output adjust range allows the PTH04040W to be used in many of high-performance applications. These include advanced computing platforms and servers that utilize either a 3.3-V or 5-V distribution bus.

These modules incorporate a comprehensive list of features. They include an on/off inhibit and margin up/down controls. A differential remote output voltage sense ensures tight load regulation, and an output overcurrent and overtemperature shutdown protect against most load faults. A programmable undervoltage lockout allows the turn-on threshold to be customized.

The PTH04040W incorporates Auto-Track™. Auto-Track is a popular feature of the PTH family that allows the outputs of multiple modules to track a common voltage during power-up and power-down transitions. This greatly simplifies the sequencing of voltages for VLSI ICs that operate off multiple power rails.

The double-sided surface mount construction has a low profile and compact footprint. It is available in both throughhole and surface-mount packages.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Auto-Track, POLA, TMS320 are trademarks of Texas Instruments.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# STANDARD APPLICATION



- A. For  $C_1$ , a minimum of 1,000  $\mu$ F (or  $2 \times 470 \mu$ F) of input capacitance is required for proper operation.
- B. R<sub>SET</sub> is required to set the desired output voltage from the module higher than the minimum value.
- C. For  $C_O1$  and  $C_O2$ , a minimum of 660  $\mu F$  (or  $2 \times 330 \ \mu F$ ) of input capacitance is required load transient regulation.

# **ORDERING INFORMATION**

For the most current package and ordering information, see the Package Option Addendum at the end of this datasheet, or see the TI website at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)

|                     |                         |                                                        |             | UNIT                 |
|---------------------|-------------------------|--------------------------------------------------------|-------------|----------------------|
|                     | Signal input voltages   | $-0.3 \text{ V to V}_{\text{I}} + 0.3 \text{ V}$       |             |                      |
| T <sub>A</sub>      | Operating temperature r | ange over V <sub>I</sub> range                         |             | –40°C to 85°C        |
| T <sub>wave</sub>   | Wave solder temperature | Surface temperature of module body or pins (5 seconds) | PTH04040WAH | 260°C <sup>(1)</sup> |
| _                   | Solder reflow           | Surface temperature of module body or pins             | PTH04040WAS | 235°C (1)            |
| <sup>I</sup> reflow | temperature             |                                                        | PTH04040WAZ | 260°C <sup>(1)</sup> |
| T <sub>S</sub>      | Storage temperature     |                                                        |             | –40°C to 125°C       |
|                     | Mechanical shock        | Per Mil-STD-883D, Method 2002.3, 1 msec, 1/2 Sine      | , mounted   | 500 G <sup>(2)</sup> |
|                     | Mechanical vibration    | Mil-STD-883D, Method 2007.2, 20–2000 Hz                |             | 10 G <sup>(2)</sup>  |
|                     | Weight                  |                                                        |             | 22.5 grams           |
|                     | Flammability            | Meets UL94V-O                                          |             |                      |

- (1) During soldering of package version, do not elevate peak temperature of the module, pins or internal components above the stated maximum.
- (2) Qualification limits



# **ELECTRICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$ ,  $V_I = 5$  V,  $V_O = 2.5$  V,  $C_I = 1000$   $\mu$ F,  $C_O = 660$   $\mu$ F, and  $I_O = I_O$ max (unless otherwise stated)

|                                   | PARAMETER                            | TEST                                              | T CONDITIONS                                                             | MIN  | TYP    | MAX                  | UNIT      |
|-----------------------------------|--------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------|------|--------|----------------------|-----------|
| Io                                | Output current                       | 60°C, 200 LFM airflow                             | 60°C, 200 LFM airflow                                                    |      |        | 60 <sup>(1)</sup>    | Α         |
| VI                                | Input voltage range                  | Over I <sub>O</sub> range                         | Over I <sub>O</sub> range                                                |      |        | 5.5                  | V         |
| V <sub>O</sub> tol                | Set-point voltage tolerance          |                                                   |                                                                          |      |        | ±2 <sup>(3)</sup>    | %Vo       |
| $\Delta \text{Reg}_{\text{temp}}$ | Temperature variation                | -40°C < T <sub>A</sub> < 85°C                     |                                                                          |      | ±0.5   |                      | %Vo       |
| ΔReg <sub>line</sub>              | Line regulation                      | Over V <sub>I</sub> range                         |                                                                          |      | ±5     |                      | mV        |
| $\Delta \text{Reg}_{\text{load}}$ | Load regulation                      | Over I <sub>O</sub> range                         |                                                                          |      | ±5     |                      | mV        |
| $\Delta Reg_{tot}$                | Total output variation               | Includes set-point, line, load                    | d, -40°C ≤ T <sub>A</sub> ≤ 85°C                                         |      |        | ±3 <sup>(3)</sup>    | %Vo       |
|                                   | Outroit adjust as as                 |                                                   | $2.95 \le V_I \le 4.5 \ V^{(3)}$                                         | 0.8  | -      | 1.65                 |           |
| $V_{O, ADJ}$                      | Output adjust range                  |                                                   | $4.5 \le V_I \le 5.5 \ V^{(3)}$                                          | 0.8  | -      | 2.5                  | V         |
|                                   |                                      |                                                   | $R_{SET} = 2.21 \text{ k}\Omega, V_{O} = 2.5 \text{ V}$                  |      | 93%    |                      |           |
|                                   |                                      | V 5V 1 45 A                                       | $R_{SET} = 5.49 \text{ k}\Omega, V_{O} = 1.8 \text{ V}$                  |      | 90%    |                      |           |
|                                   |                                      | $V_1 = 5 \text{ V}, I_0 = 45 \text{ A}$           | $R_{SET} = 8.87 \text{ k}\Omega, V_{O} = 1.5 \text{ V}$                  |      | 88%    |                      |           |
| η                                 | Efficiency                           |                                                   | $R_{SET} = 17.4 \text{ k}\Omega, V_{O} = 1.2 \text{ V}$                  |      | 86%    |                      |           |
|                                   |                                      | V <sub>I</sub> = 3.3 V, I <sub>O</sub> = 45 A     | $R_{SET} = 6.92 \text{ k}\Omega, V_{O} = 1.65 \text{ V}$                 |      | 92%    |                      |           |
|                                   |                                      |                                                   | $R_{SET} = 8.87 \text{ k}\Omega, V_{O} = 1.5 \text{ V}$                  |      | 91%    |                      |           |
|                                   |                                      |                                                   | $R_{SET} = 36.5 \text{ k}\Omega, V_{O} = 1 \text{ V}$                    |      | 87%    |                      |           |
| $V_R$                             | V <sub>O</sub> ripple (peak-to-peak) | 20-MHz bandwidth                                  | All voltages                                                             |      | 15     |                      | $mV_{PP}$ |
| l <sub>O</sub> trip               | Overcurrent threshold                | Reset, followed by auto-reco                      | overy                                                                    |      | 90     |                      | Α         |
|                                   | Transient response                   | 1 A/µs load step, 50 to 1009                      | 1 A/μs load step, 50 to 100% I <sub>O</sub> max, C <sub>O</sub> = 660 μF |      |        |                      |           |
| t <sub>rr</sub>                   |                                      |                                                   | Recovery time                                                            |      | 100    |                      | μS        |
| $\Delta V_{tr}$                   |                                      |                                                   | V <sub>O</sub> over/undershoot                                           |      | 200    |                      | mV        |
|                                   | Margin up down adjust                | From a given set-point volta                      | age                                                                      |      | ±5%    |                      | %         |
| I <sub>IL</sub> margin            | Margin input current                 | Pin to GND                                        |                                                                          |      | -8(4)  |                      | μA        |
| I <sub>IL</sub> track             | Track input current (pin 18)         | Pin to GND                                        |                                                                          |      |        | -0.11 <sup>(5)</sup> | mA        |
| dV/dt                             | Track slew rate capability           | V <sub>TRACK</sub> - V <sub>O</sub>   ≤ 50 mV and | V <sub>(TRACK)</sub> < V <sub>O</sub> (nom)                              |      |        | 1                    | V/ms      |
| UVLO                              | Undervoltage lockout                 | Pin 8 open                                        | On-threshold                                                             |      | 2.6(6) |                      | .,        |
|                                   |                                      |                                                   | Hysterisis                                                               |      | 0.6(6) |                      | V         |
|                                   | Inhibit control (pin 7)              | Referenced to GND                                 | 1                                                                        |      |        |                      |           |
| $V_{IH}$                          | Input high voltage                   |                                                   |                                                                          |      |        | Open <sup>(5)</sup>  | .,        |
| V <sub>IL</sub>                   | Input low voltage                    |                                                   |                                                                          | -0.2 |        | 0.5                  | V         |
| I <sub>IL</sub> inhibit           | Input low current                    | Pin to GND                                        | Pin to GND                                                               |      |        |                      | mA        |
| l <sub>l</sub> inh                | Input standby current                | Inhibit (pin 7) to GND                            |                                                                          |      |        |                      | mA        |
| f <sub>s</sub>                    | Switching frequency                  | Over V <sub>I</sub> and I <sub>O</sub> ranges     |                                                                          |      |        | 975                  | kHz       |
| Cı                                | External input capacitance           |                                                   |                                                                          |      |        |                      | μF        |

- (1) See SOA curves or consult factory for appropriate derating.
- (2) The nominal input voltage must be at least 2 × V<sub>O</sub>. Output voltage regulation is guaranteed with an input voltage within ±10% from nominal 3.3 V or 5 V. For example, for V<sub>I</sub> = 5 V and V<sub>O</sub> = 2.5 V, the input can vary between 4.5 V and 5.5 V.
   (3) The set-point voltage tolerance is affected by the tolerance of R<sub>SET</sub>. The stated limit is unconditionally met if R<sub>SET</sub> has a tolerance of 1% with 100 ppm/°C or better temperature stability.
- A small, low-leakage (<100 nA) MOSFET is recommended to control this pin. The open-circuit voltage is less than 1 Vdc.
- This control pin has an internal pull-up to V<sub>I</sub>. If it is left open-circuit the module operates when input power is applied. A small, low-leakage (<100 nA) MOSFET or open-drain/collector voltage supervisor IC is recommended for control. Do not place an external pull-up on this pin. See the *Application Information* section for further guidance.

  These are the default voltages. They may be adjusted using the *UVLO Prog* control input. See the *Application Information* section for
- further guidance.
- A minimum capacitance of 940 µF is required at the input for proper operation. The capacitance must be rated for a minimum of 400 mArms of ripple current.



# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_A$  = 25°C,  $V_I$  = 5 V,  $V_O$  = 2.5 V,  $C_I$  = 1000  $\mu$ F,  $C_O$  = 660  $\mu$ F, and  $I_O$  =  $I_O$ max (unless otherwise stated)

|      | PARAMETER                   | TEST CONDITIONS                                                      |              |        | TYP | MAX      | UNIT                |
|------|-----------------------------|----------------------------------------------------------------------|--------------|--------|-----|----------|---------------------|
|      |                             | Canacitanas valus                                                    | Nonceramic   | 660(8) | 1   | 14000(9) |                     |
| Co   | External output capacitance | Capacitance value                                                    | Ceramic      |        |     | 400      | μF                  |
|      |                             | Equivalent series resistance                                         | (nonceramic) | 2(10)  |     |          | mΩ                  |
| MTBF | Reliability                 | Per Bellcore TR-332 50% stress, T <sub>A</sub> = 40°C, ground benign |              | 2.1    |     |          | 10 <sup>6</sup> Hrs |

- (8) A minimum value of output capacitance is required for proper operation. Adding additional capacitance at the load will further improve transient response.
- (9) This is the calculated maximum. The minimum ESR requirement often results in a lower value. See the *Application Information* section for further guidance.
- (10) This is the typical ESR for all the electrolytic (nonceramic) output capacitance. Use 4 mΩ as the minimum when using max-ESR values to calculate.



# **DEVICE INFORMATION**

# **TERMINAL FUNCTIONS**

| TERMINAL                   |                        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|----------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME                       | NO.                    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| GND                        | 1, 3, 5, 10, 13,<br>16 | This is the common ground connection for the $V_I$ and $V_O$ power connections. It is also the 0 Vdc reference for the control inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| $V_{I}$                    | 2, 4, 6                | The positive input voltage power node to the module, which is referenced to common GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Vo                         | 9, 12, 15              | The regulated positive power output with respect to the GND node.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| Inhibit <sup>(1)</sup>     | 7                      | The Inhibit pin is an open-collector/drain negative logic input that is referenced to GND. Applying a lowlevel ground signal to this input disables the module's output and turns off the output voltage. When the Inhibit control is active, the input current drawn by the regulator is significantly reduced. If the Inhibit pin is left open-circuit, the module produces an output whenever a valid input source is applied. Do not place an external pull-up on this pin.                                                                                                                                                        |  |  |
| V <sub>O</sub> Adjust      | 17                     | A 1%, 0.05-W resistor must be connected between this pin and GND to set the output voltage higher than the minimum value. The set-point range for the output voltage is from 0.8 V to 2.5 V. The resistor required for a given output voltage may be calculated from the following formula. If left open circuit, the module output defaults to its lowest output voltage value. For further information on the adjustment and/or trimming of the output voltage, see the related Application Information section. <i>Note: The specification table gives the preferred resistor values for a number of standard output voltages</i> . |  |  |
| +Sense                     | 11                     | The sense inputs allow the regulation circuit to compensate for voltage drop between the module and the load. For optimal voltage accuracy, +Sense should be connected to $V_O$ . If it is left open, a low-value internal resistor ensures that the output remains in regulation.                                                                                                                                                                                                                                                                                                                                                     |  |  |
| -Sense                     | 14                     | For optimal voltage accuracy, –Sense should be connected to the ground return at the load. If it is left open, a low-value internal resistor ensures that the output remains in regulation.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| UVLO Prog                  | 8                      | Connecting a resistor from this pin to signal ground allows the $\it on$ threshold of the input undervoltage lockout (UVLO) to be adjusted higher than the default value. The hysterisis can also be independenly reduced by connecting a second resistor from this pin to $V_I$ . For further information, see the Application Information section.                                                                                                                                                                                                                                                                                   |  |  |
| Track                      | 18                     | This is an analog control input that allows the output voltage to follow another voltage during power up and power down sequences. The pin is active from 0 V, up to the nominal set-point voltage. Within this range, the module output follows the voltage at the Track pin on a volt-for-volt basis. When the control voltage is raised above this range, the module regulates at its nominal output voltage. If unused, this input should be connected to V <sub>I</sub> for a faster power up. For further information, see the related Application Information section.                                                          |  |  |
| Margin Down <sup>(1)</sup> | 20                     | When this input is asserted to GND, the output voltage is decreased by 5% from the nominal. The input requires an open-collector (open-drain) interface. It is <b>not</b> TTL compatible. A lower percent change can be accommodated with a series resistor. For further information, see the related Application Information section.                                                                                                                                                                                                                                                                                                 |  |  |
| Margin Up <sup>(1)</sup>   | 19                     | When this input is asserted to GND, the output voltage is increased by 5%. The input requires an open collector (open-drain) interface. It is <b>not</b> TTL compatible. The percent change can be reduced with a series resistor. For further information, see the related Application Information section.                                                                                                                                                                                                                                                                                                                           |  |  |

(1) Denotes negative logic: Open = Normal operation; Ground = Function active

16





# TYPICAL CHARACTERISTICS (V<sub>I</sub> = 3.3 V)<sup>(1)(2)</sup>

### CHARACTERISTIC DATA



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the converter. Applies to Figure 1, Figure 2, and Figure 3.
- (2) SOA curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 4 inchs × 4 inchs double-sided PCB with 1 oz. copper. Applies to Figure 4.

Figure 4.



# TYPICAL CHARACTERISTICS (V<sub>I</sub> = 5 V)(1)(2)



- (1) The electrical characteristic data has been developed from actual products tested at 25°C. This data is considered typical for the
- converter. Applies to Figure 5, Figure 6, and Figure 7.

  SOA curves represent the conditions at which internal components are at or below the manufacturer's maximum operating temperatures. Derating limits apply to modules soldered directly to a 4 inchs × 4 inchs double-sided PCB with 1 oz. copper. Applies to Figure 8.



# **APPLICATION INFORMATION**

### CAPACITOR RECOMMENDATIONS FOR THE PTH04040W POWER MODULE

The PTH04040W uses state-of-the-art multi-phase power converter topology that employs multiple parallel switching and filter inductor paths between the input and output capacitors. The PTH04040W uses three switching paths. The three paths share the total load current, operate at the same frequency, and are evenly displaced in phase.

With multiple switching paths the transient output current capability is significantly increased. This reduces the amount of external output capacitance required to support a load transient. The ripple current, as seen by the input and output capacitors, is reduced in magnitude and effectively tripled in frequency.

# **INPUT CAPACITOR**

The improved transient response of a multi-phase converter places a bigger burden on the transient capability of the input source. The size and value of the input capacitor is therefore determined by this converter's transient performance capability. The minimum amount of input capacitance required is 940  $\mu$ F (2 × 470  $\mu$ F or 3 × 330  $\mu$ F), with an RMS ripple current rating of 400 mA. This minimum value assumes that the converter is supplied with a responsive, low-inductance input source. This source should have ample capacitive decoupling and be distributed the converter via PCB power and ground planes. For highperformance applications, or wherever the transient capability of the input source is limited, 2,200  $\mu$ F of input capacitance is recommended.

Ripple current and less than  $100 \text{ m}\Omega$  equivalent series resistance (ESR) values are the major considerations, along with temperature, when designing with different types of capacitors. Unlike polymer tantalum, conventional tantalum capacitors have a recommended minimum voltage rating of  $2 \times \text{(maximum dc voltage + ac ripple)}$ . This is standard practice to ensure reliability.

For improved ripple reduction on the input bus, ceramic capacitors may be used to complement electrolytic types and achieve the minimum required capacitance.

### **OUTPUT CAPACITORS RECOMMENDED**

In order to respond with load transients (sudden changes in load current) the regulator requires external output capacitance. The minimum output capacitance is 660  $\mu$ F (2  $\times$  330  $\mu$ F or 1  $\times$  680  $\mu$ F) with an ESR of at least 2 m $\Omega$ . This output capacitance is required for the module to meet its transient response specification. For most applications, a high quality computer grade aluminum electrolytic capacitor is suitable. These capacitors provide adequate decoupling over the frequency range, 2 kHz to 150 kHz, and when ambient temperatures are above 0°C. For operation below 0°C, tantalum, ceramic, or Os-Con type capacitors are recommended.

When using one or more nonceramic capacitors, the calculated equivalent ESR should be no lower than 4 m $\Omega$  7 m $\Omega$  using the manufacturer's maximum ESR for a single capacitor. A list of preferred low-ESR type capacitors are identified in Table 1.

### **CERAMIC CAPACITORS**

Above 150 kHz, the performance of aluminum electrolytic capacitors becomes less effective. To further improve, the reflected input ripple current or the output transient response, multilayer ceramic capacitors can also be added. Ceramic capacitors have very low ESR and their resonant frequency is higher than the bandwidth of the regulator. When used on the output their combined ESR is not critical as long as the total value of ceramic capacitance does not exceed 300  $\mu$ F. Also, to prevent the formation of local resonances, do not place more than five identical ceramic capacitors in parallel with values of 10  $\mu$ F or greater.

# **TANTALUM CAPACITORS**

Tantalum type capacitors can be used at both the input and output, and are recommended for applications where the ambient operating temperature can be less than 0°C. The AVX TPS, Sprague 593D/594/595, and Kemet T495/ T510 capacitor series are suggested over many other tantalum types due to their higher rated surge, power dissipation, and ripple current capability. As a caution, many general-purpose tantalum capacitors have considerably higher ESR, reduced power dissipation and lower ripple current capability. These capacitors are also less reliable when determining their power dissipation and surge current capability. Tantalum capacitors that do not have a stated ESR or surge current rating are not recommended for power applications.



# **APPLICATION INFORMATION (continued)**

When specifying Os-Con and polymer tantalum capacitors for the output, the minimum ESR limit is encountered before the maximum capacitance value is reached.

### **CAPACITOR TABLE**

Table 1 identifies the characteristics of capacitors from a number of vendors with acceptable ESR and ripple current (rms) ratings. The recommended number of capacitors required at both the input and output buses is identified for each capacitor type.

Note: This is not an extensive capacitor list. Capacitors from other vendors are available with comparable specifications. Those listed are for guidance. The RMS ripple current rating and ESR (at 100kHz) are critical parameters necessary to insure both optimum regulator performance and long capacitor life.

### **DESIGNING FOR VERY FAST LOAD TRANSIENTS**

The transient response of the dc/dc converter has been characterized using a load transient with a di/dt of 1 A/ $\mu$ s. The typical voltage deviation for this load transient is given in the data sheet specification table using the minimum required value of output capacitance. As the di/dt of a transient is increased, the response of a converter's regulation circuit ultimately depends on its output capacitor decoupling network. This is an inherent limitation with any dc/dc converter once the speed of the transient exceeds its bandwidth capability. If the target application specifies a higher di/dt or lower voltage deviation, the requirement can only be met with additional output capacitor decoupling. In these cases special attention must be paid to the type, value and ESR of the capacitors selected. Additional input capcitance may be required to insure the stability of the input bus during higher current transient di/dt.



# **APPLICATION INFORMATION (continued)**

# Table 1. Input/Output Capacitors<sup>(1)</sup>

|                                                                                                  | Capacitor Characteristics      |                            |                                          |                                           |                                                | Quantity                                                 |                         |                                                                          |  |
|--------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|------------------------------------------|-------------------------------------------|------------------------------------------------|----------------------------------------------------------|-------------------------|--------------------------------------------------------------------------|--|
| Capacitor Vendor,<br>Type Series (Style)                                                         | Working<br>Voltage             | Value<br>(µF)              | Max. ESR<br>at 100 kHz                   | Max Ripple<br>Current at<br>85°C (I rms)  | Physical<br>Size (mm)                          | Input<br>Bus                                             | Output<br>Bus           | Vendor Part No.                                                          |  |
| Panasonic                                                                                        |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| FC (Radial)<br>FK (SMD)                                                                          | 10 V<br>10 V<br>10 V           | 1000<br>1000<br>1000       | 0.068 Ω<br>0.0650 Ω<br>0.080 Ω           | >1050 mA<br>1205 mA<br>850 mA             | 10 × 16<br>12.5 × 16.5<br>10 × 10.2            | 1<br>1<br>1                                              | 1<br>1<br>1             | EEUFC1A102<br>EEVFC1A102LQ<br>EEVFK1A102P                                |  |
| United Chemi-Con                                                                                 |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| FX, Oscon (Radial)<br>PXA, (Poly-Aluminum (SMD)<br>PSA (Poly-Aluminum)<br>LXZ, Aluminum (Radial) | 6.3 V<br>6.3 V<br>10 V<br>10 V | 1000<br>820<br>680<br>1000 | 0.013 Ω<br>0.010 Ω<br>0.007 Ω<br>0.068 Ω | 4935 mA<br>5500 mA<br>>5800 mA<br>1050 mA | 10 × 10.5<br>10 × 12.2<br>10 × 11.5<br>10 × 16 | 1<br>2<br>2<br>1                                         | 1<br>1<br>≤3<br>1       | 6FX1000M<br>PXA6.3VC820MJ12TP<br>PSA6.3VB680MJ11<br>LXZ10VB102M10X16LL   |  |
| Nichicon, Aluminum                                                                               |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| HD (Radial)<br>PM (Radial)                                                                       | 6.3 V<br>10 V                  | 1000<br>1000               | $0.053 \Omega \\ 0.065 \Omega$           | 1030 mA<br>1040 mA                        | 10 × 12.5<br>12.5 × 15                         | 1<br>1                                                   | 1<br>1                  | UHD0J102MPR<br>UPM1A102MHH6                                              |  |
| Sanyo, Os-Con                                                                                    |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| SP, (Radial)<br>SVP, (SMD)                                                                       | 10 V<br>6.3 V                  | 470<br>820                 | $0.015~\Omega \ 0.012~\Omega$            | >4500 mA<br>>5440 mA                      | 10x10.5<br>10x12.7                             | 2 <sup>(2)</sup><br>2                                    | ≤5<br>≤ 43              | 10SP470M<br>6SVP820M                                                     |  |
| Panasonic, Poly-Aluminum:<br>S/SE (SMD)                                                          | 63 V                           | 180                        | 0.005 Ω                                  | 4000 mA                                   | 7.3x4.3x4.2                                    | N/R                                                      | ≤2                      | EEFSE0J181R                                                              |  |
| AVX, Tantalum, Series III                                                                        |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| TPS (SMD)                                                                                        | 10 V<br>10 V                   | 470<br>470                 | 0.045 Ω<br>0.060 Ω                       | 1723 mA<br>1826 mA                        | 7,3 L<br>× 5,7 W<br>× 4,1 H                    | 2 <sup>(2)</sup><br>2 <sup>(2)</sup>                     | ≤7<br>≤7                | TPSE477M010R0045<br>TPSV477M010R0060                                     |  |
| Kemet, Poly-Tantalum                                                                             |                                |                            |                                          |                                           |                                                |                                                          |                         |                                                                          |  |
| T520 (SMD)<br>T530 (SMD)                                                                         | 6.3 V<br>10 V<br>6.3 V         | 470<br>330<br>470          | 0.018 Ω<br>0.015 Ω<br>0.012 Ω            | >1200 mA<br>>3800 mA<br>4200 mA           | 4,3 W<br>× 7.3 L<br>× 4 H                      | 2 <sup>(2)</sup><br>3<br>2 <sup>(2)</sup>                | ≤6<br>≤4<br>≤3          | T520X477M006SE018<br>T530X337M010AS<br>T530X477M006AS                    |  |
| Vishay-Sprague                                                                                   |                                |                            |                                          |                                           | 7.2 L×6 W                                      |                                                          |                         |                                                                          |  |
| 595D, Tantalum (SMD)<br>94SA, Os-con (Radial)                                                    | 10 V<br>16 V                   | 470<br>2200                | 0.100 Ω<br>0.015 Ω                       | 1440 mA<br>9740 mA                        | × 4.1 H<br>16 × 25                             | 2 <sup>(2)</sup><br>1                                    | ≤7<br>≤4                | 595D477X0010R2T<br>94SA108X0016HBP                                       |  |
| Kemet, Ceramic X5R (SMD)                                                                         | 16 V<br>6.3 V                  | 10<br>47                   | 0.002 Ω<br>0.002 Ω                       | _                                         | 1210 case<br>3225 mm                           | 1 <sup>(3)</sup><br>1 <sup>(3)</sup>                     | ≤9<br>≤8                | C1210C106M4PAC<br>C1210C476K9PAC                                         |  |
| Murata, Ceramic X5R (SMD)                                                                        | 6.3 V<br>6.3 V<br>16 V<br>16 V | 100<br>47<br>22<br>10      | 0.002 Ω                                  | -                                         | 1210 case<br>3225 mm                           | 1 <sup>(3)</sup><br>1 <sup>(3)</sup><br>1 <sup>(3)</sup> | ≤4<br>≤ 8<br>≤ 8<br>≤ 9 | GRM32ER60J107M<br>GRM32ER60J476M<br>GRM32ER61C226K<br>GRM32DR61C106K     |  |
| TDK, Ceramic X5R (SMD)                                                                           | 6.3 V<br>6.3 V<br>16 V<br>16 V | 100<br>47<br>22<br>10      | 0.002 Ω                                  | -                                         | 1210 case<br>3225 mm                           | 1 <sup>(3)</sup><br>1 <sup>(3)</sup><br>1 <sup>(3)</sup> | ≤4<br>≤ 8<br>≤ 8<br>≤ 9 | C3225X5R0J107MT<br>C3225X5R0J476MT<br>C3225X5R1C226MT<br>C3225X5R1C106MT |  |

# (1) Capacitor Supplier Verification

1.Please verify availability of capacitors identified in this table. Capacitor suppliers may recommend alternative part numbers because of limited availability or obsolete products. In some instances, the capacitor product life cycle may be in decline and have short-term consideration for obsolescence.

### RoHS, Lead-free and Material Details

- 2.Please consult capacitor suppliers regarding material composition, RoHS status, lead-free status, and manufacturing process requirements. Component designators or part number deviations can occur when material composition or soldering requirements are updated.
- (2) The total capacitance is slightly lower than 1000 μF, but is acceptable based on the combined ripple current rating.
- (3) Ceramic capacitors can be used to complement electrolytic types at the input to further reduce high-frequency ripple current.



# ADJUSTING THE OUTPUT VOLTAGE OF THE PTH04040W WIDE-OUTPUT ADJUST POWER MODULE

The  $V_O$  Adjust control (pin 17) sets the output voltage of the PTH04040W to a value higher than 0.8 V. The adjustment range is from 0.8 V to 2.5 V. For an output voltage other than 0.8 V a single external resistor,  $R_{SET}$  1, must be connected directly between the  $V_O$  Adjust (pin 17) and the output GND (pin 16)<sup>(2)</sup>. Table 2 gives the preferred value of the external resistor for a number of standard voltages, along with the actual output voltage that this resistance value provides.

For other output voltages, the value of the required resistor is calculated using the following formula, or by selecting from the range of values given in Table 3. Figure 9 shows the placement of the required resistor.

$$R_{set} = 10 \text{ k}\Omega \times \frac{0.8 \text{ V}}{\text{V}_{out} - 0.8 \text{ V}} - 2.49 \text{ k}\Omega$$
 (1)

| Table 2. Preferred | Values of R <sub>se</sub> | <sub>t</sub> for Standard | Output | Voltages |
|--------------------|---------------------------|---------------------------|--------|----------|
|--------------------|---------------------------|---------------------------|--------|----------|

| V <sub>OUT</sub> (Standard) <sup>(1)</sup> | R <sub>SET</sub> (Preferred Value) | V <sub>OUT</sub> (Actual) |
|--------------------------------------------|------------------------------------|---------------------------|
| 2.5 V                                      | 2.21 Ω                             | 2.502 V                   |
| 2 V                                        | 4.12 Ω                             | 2.010 V                   |
| 1.8 V                                      | 5.49 Ω                             | 1.803 V                   |
| 1.5 V                                      | 8.87 Ω                             | 1.504 V                   |
| 1.2 V                                      | 17.4 Ω                             | 1.202 V                   |
| 1 V                                        | 36.5 Ω                             | 1.005 V                   |
| 0.8 V                                      | Open                               | 0.8 V                     |

<sup>(1)</sup> The nominal input voltage must be at least 2 × V<sub>O</sub>. Output voltage regulation is guaranteed with an input voltage within ±10% from nominal 3.3 V or 5 V. For example, for V<sub>I</sub> = 5 V and V<sub>O</sub> = 2.5 V, the input can vary between 4.5 V and 5.5 V.



Figure 9. Vo Adjust Resistor Placement



**Table 3. Output Voltage Set-Point Resistor Values** 

| V <sub>OUT</sub> | R <sub>SET</sub> | $V_{OUT}$ | R <sub>SET</sub> |
|------------------|------------------|-----------|------------------|
| 0.8              | Open             | 1.425     | 10.3 kΩ          |
| 0.825            | 318 kΩ           | 1.45      | 9.82 kΩ          |
| 0.85             | 158 kΩ           | 1.475     | 9.36 kΩ          |
| 0.875            | 104 kΩ           | 1.5       | 8.94 kΩ          |
| 0.9              | 77.5 kΩ          | 1.55      | 8.18 kΩ          |
| 0.925            | 61.5 kΩ          | 1.6       | 7.51 kΩ          |
| 0.95             | 50.8 kΩ          | 1.65      | 6.92 kΩ          |
| 0.975            | 43.2 kΩ          | 1.7       | 6.4 kΩ           |
| 1                | 37.5 kΩ          | 1.75      | 5.93 kΩ          |
| 1.025            | 33.1 kΩ          | 1.8       | 5.51 kΩ          |
| 1.05             | 29.5 kΩ          | 1.85      | 5.13 kΩ          |
| 1.075            | 26.6 kΩ          | 1.9       | 4.78 kΩ          |
| 1.1              | 24.2 kΩ          | 1.95      | 4.47 kΩ          |
| 1.125            | 22.1 kΩ          | 2         | 4.18 kΩ          |
| 1.15             | 20.4 kΩ          | 2.05      | 3.91kΩ           |
| 1.175            | 18.8 kΩ          | 2.1       | 3.66 kΩ          |
| 1.2              | 17.5 kΩ          | 2.15      | 3.44 kΩ          |
| 1.225            | 16.3 kΩ          | 2.2       | 3.22 kΩ          |
| 1.25             | 15.3 kΩ          | 2.25      | 3.03 kΩ          |
| 1.275            | 14.4 kΩ          | 2.3       | 2.84 kΩ          |
| 1.3              | 13.5 kΩ          | 2.35      | 2.67 kΩ          |
| 1.325            | 12.7 kΩ          | 2.4       | 2.51 kΩ          |
| 1.35             | 12.1 kΩ          | 2.45      | 2.36 kΩ          |
| 1.375            | 11.4 kΩ          | 2.5       | 2.22 kΩ          |
| 1.4              | 10.8 kΩ          |           |                  |

### NOTES:

- A 0.05-W rated resistor can be used. The tolerance should be 1%, with temperature stability of 100 ppm/°C (or better). Place the resistor as close to the regulator as possible. Connect the resistor directly between pins 17 and 16 using dedicated PCB traces.
- 2. Never connect capacitors from  $V_O$  Adjust to either GND or  $V_O$ . Any capacitance added to the  $V_O$  Adjust pin affects the stability of the regulator.

# ADJUSTING THE UNDERVOLTAGE LOCKOUT (UVLO) OF THE PTH04040W POWER MODULES

The PTH04040W power modules incorporate an input undervoltage lockout (UVLO). The UVLO feature prevents the operation of the module until there is sufficient input voltage to produce a valid output voltage. This enables the module to provide a monotonic powerup for the load circuit, and also limits the magnitude of current drawn from the module's input source during the power-up sequence.

The UVLO characteristic is defined by the on-threshold ( $V_{THD}$ ) and hysterisis ( $V_{HYS}$ ) voltages. Below the *on* threshold, the *Inhibit* control is overriden, and the module does not produce an output. Hysterisis voltage is the difference between the *on* and *off* threshold voltages. It ensures a clean power-up, even when the input voltage is rising slowly. The hysterisis prevents start-up oscillations, which can occur if the input voltage droops slightly when the module begins drawing current from the input source.



### **UVLO ADJUSTMENT**

The UVLO feature of the PTH04040W gives the user the option of adjusting the on-threshold voltage higher than the default value. This might be desirable if the module is powered from a 5-V input bus. This prevents the module from operating until the input bus has risen closer to its regulation voltage.

The adjustment method uses the *UVLO Prog* control (pin 8). If the *UVLO Prog* pin is left open circuit, the onthreshold voltage remains at its nominal value of 2.63 V (see electrical specification table). This ensures that the unadjusted module produces a regulated output when the minimum input voltage is applied. The hysterisis voltage is approximately 0.62 V, which correlates to an off-threshold voltage of about 2 V. The magnitude of the hysterisis is automatically set to about 22% of the onthreshold. So if the on-threshold voltage is increased, then the hysterisis also increases.

### **ADJUSTMENT METHOD**

Figure 10 shows the placement of the resistor,  $R_{THD}$ , for adjusting the UVLO on-threshold voltage. It connects from the *UVLO Prog* control pin to *GND*. Equation 2 determines the value of  $R_{THD}$  required to adjust  $V_{THD}$  to a new value. The default value is 2.63 V, and it can only be adjusted higher. Once the value of  $R_{THD}$  has been set, Equation 3 is used to determine the new hystersis voltage.

$$R_{THD} = \frac{12.9}{V_{THD} - 2.63} k\Omega$$
 (2)  
 $V_{HYS} = 2.191 \left[ \frac{1}{R_{THD}} + 0.283 \right] V$  (3)



Figure 10. UVLO Program Resistor Placement

# FEATURES OF THE PTH FAMILY OF NONISOLATED WIDE OUTPUT ADJUST POWER MODULES

# POLA™ COMPATIBILITY

The PTH/PTV family of nonisolated, wide-output adjustable power modules are optimized for applications that require a flexible, high performance module that is small in size. Each of these products are POLA<sup>™</sup> compatible. POLA-compatible products are produced by a number of manufacturers, and offer customers advanced, nonisolated modules with the same footprint and form factor. POLA parts are also assured to be interoperable, thereby providing customers with second-source availability.

Many of the POLA-compatible parts include a feature called Auto-Track™. Auto-Track was specifically designed to simplify the task of sequencing the supply voltages in a power system. This and other features are described the following sections.

### **Soft-Start Power Up**

The Auto-Track feature allows the power-up of multiple PTH modules to be directly controlled from the *Track* pin. However in a stand-alone configuration, or when the Auto-Track feature is not being used, the *Track* pin should be directly connected to the input voltage, V<sub>in</sub> (see Figure 11).





Figure 11. Power-Up Application Circuit

When the *Track* pin is connected to the input voltage the Auto-Track function is permanently disengaged. This allows the module to power up entirely under the control of its internal soft-start circuitry. When power up is under soft-start control, the output voltage rises to the set-point at a quicker and more linear rate.

From the moment a valid input voltage is applied, the soft-start control introduces a short time delay (typically 5 ms-10 ms) before allowing the output voltage to rise.



Figure 12. Power-Up Waveforms

The output then progressively rises to the module's setpoint voltage. Figure 12 shows the soft-start power-up characteristic of the 22-A output product (PTH05020W), operating from a 5-V input bus and configured for a 3.3-V output. The waveforms were measured with a 5-A resistive load and the Auto-Track feature disabled. The initial rise in input current when the input voltage first starts to rise is the charge current drawn by the input capacitors. Power-up is complete within 15 ms.

### **OVERCURRENT PROTECTION**

For protection against load faults, all modules incorporate output overcurrent protection. Applying a load that exceeds the regulator's overcurrent threshold causes the regulated output to shut down. Following shutdown, a module periodically attempts to recover by initiating a soft-start powerup. This is described as a *hiccup* mode of operation, whereby the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced. Once the fault is removed, the module automatically recovers and returns to normal operation.



# **OVERTEMPERATURE PROTECTION (OTP)**

Products with a high output current capability (>20 A), incorporate overtemperature protection. This feature is provided by an on-board temperature sensor that protects the module's internal circuitry against excessively high temperatures. A rise in the internal temperature may be the result of a drop in airflow, or a high ambient temperature. If the internal temperature exceeds the OTP threshold, the module's Inhibit control is automatically pulled low. This turns the output off. The output voltage drops as the external output capacitors are discharged by the load circuit. The recovery is automatic, and begins with a soft-start power up. It occurs when the the sensed temperature decreases by about 10°C below the trip point.

Note: The overtemperature protection is a last resort mechanism to prevent thermal stress to the regulator. Operation at or close to the thermal shutdown temperature is not recommended, and reduces the long-term reliability of the module. Always operate the regulator within the specified safe operating area (SOA) limits for the worst-case conditions of ambient temperature and airflow.

### **OUTPUT ON/OFF INHIBIT**

For applications requiring output voltage on/off control, each series of the PTH family incorporates an output *Inhibit* control pin. The inhibit feature can be used wherever there is a requirement for the output voltage from the regulator to be turned off.

The power modules function normally when the Inhibit pin is left open-circuit, providing a regulated output whenever a valid source voltage is connected to  $V_{in}$  with respect to GND.

Figure 13 shows the typical application of the inhibit function. Note the discrete transistor (Q1). The *Inhibit* control has its own internal pull-up to  $V_I$  potential. The input is not compatible with TTL logic devices. An open-collector (or open-drain) discrete transistor is recommended for control.



Figure 13. Inhibit Control Circuit

Turning Q1 on applies a low voltage to the *Inhibit* control and disables the output of the module. If Q1 is then turned off, the module executes a soft-start powerup. A regulated output voltage is produced within 20 ms. Figure 14 shows the typical rise in both the output voltage and input current, following the turn-off of Q1. The turn off of Q1 corresponds to the rise in the waveform, Q1 Vds. The waveforms were measured with a 5-A constant current load.





Figure 14. Power-Up from Inhibit Control

### **REMOTE SENSE**

The remote sense feature allows the regulator to compensate for limited amounts of voltage drop, that may be incurred between the converter and load, due to resistance in the PCB traces. Connecting the +Sense and -Sense pins to the respective  $V_0$  and GND output nodes improves the load regulation of the regulator output at those connection points. This is recommended even if the load circuit is located close to the module.

If either the +Sense and -Sense are left open-circuit, an internal low-value resistor (15- $\Omega$  or less), connected from the respective sense pin to either  $V_{\Omega}$  or GND, ensures the output voltage remains in regulation.

With the sense pins connected, the difference between the voltage measured across the  $V_0$  and GND pins of the regulator, and that measured at +Sense with respect to +Sense, is the amount of IR drop being compensated by the regulator. This should be limited to a maximum of 0.3 V.

Note: The remote sense feature is not designed to compensate for the forward drop of nonlinear or frequency dependent components that may be placed in series with the converter output. Examples include OR-ing diodes, filter inductors, ferrite beads, and fuses. When these components are enclosed by the remote sense connection they are effectively placed inside the regulation control loop, which can adversely affect the stability of the regulator.

### **Auto-Track™ FUNCTION**

The Auto-Track function is unique to the PTH/PTV family, and is available with the all POLA-compatible products. Auto-Track was designed to simplify the amount of circuitry required to make the output voltage from each module power up and power down in sequence. The sequencing of two or more supply voltages during power up is a common requirement for complex mixed-signal applications, that use dual-voltage VLSI ICs such as the TMS320™ DSP family, micro-processors, and ASICs.

# HOW Auto-Track™ WORKS

Auto-Track works by forcing the module's output voltage to follow a voltage presented at the *Track* control pin. This control range is limited to between 0 V and the module's set-point voltage. Once the *Track* input is raised above the set-point voltage, the module's output remains at its set-point 1. As an example, if the *Track* pin of a 2.5-V regulator is at 1 V, the regulated output will be 1 V. But, if the voltage at the *Track* pin rises to 3 V, the regulated output does not go higher than 2.5 V.

When the *Track* input is used to connect a number of modules together, it forces the output voltage from each module to follow a common signal during power-up and power-down. The control signal can be an externally generated master ramp waveform, or the output voltage from another power supply circuit. For convenience, each module's *Track* input incorporates an internal RC charge circuit. This operates off the module's input voltage to provide a suitable rising voltage ramp waveform.

### TYPICAL APPLICATION

Connecting the *Track* inputs of two or more modules forces their *Track* input to follow the same collective RC ramp waveform, and allows their power-up sequence to be coordinated from a common *Track* control signal. This can be an open-collector (or open drain) device, such as a power-up reset voltage supervisor IC.



To coordinate a power-up sequence the *Track* control must first pulled to ground potential. This should be done at or before input power is applied to the modules. The ground signal should be maintained for at least 10 ms after input power has been applied. This brief period gives the modules time to complete their internal soft-start initialization, enabling them to produce an output voltage. A low-cost supply voltage supervisor IC, that includes built-in time delay, is an ideal component for automatically controlling the *Track* inputs at power up.

Figure 15 shows how the TPS3808G50 supply voltage supervisor IC (U3) can be used to coordinate the sequenced power-up of two 5-V input Auto-Track modules. The output of the TPS3808 supervisor becomes active above an input voltage of 0.8 V, enabling it to assert a ground signal to the common *Track* control well before the input voltage has reached the module's undervoltage lockout threshold. The ground signal is maintained until approximately 27 ms after the input voltage has risen above U3's voltage threshold, which is 4.65 V. The 27-ms time period is controlled by the capacitor C3. The value of 4700 μF provides sufficient time delay for the modules to complete their internal soft-start initialization. The output voltage of each module remains at zero until the *Track* control voltage is allowed to rise. When U3 removes the ground signal, the *Track* control voltage automatically rises to the input voltage. This causes the output voltage of each module to rise simultaneously with the other modules, until each reaches its respective set-point voltage.

Figure 15 shows the output voltage waveforms from the circuit of Figure 16 after input voltage is applied to the circuit. The waveforms,  $V_O1$  and  $V_O2$ , represent the output voltages from the two power modules, U1 (3.3 V) and U2 (1.8 V), respectively.  $V_{TRK}$ ,  $V_O1$ , and  $V_O2$  are shown rising together to produce the desired simultaneous power-up characteristic.

The same circuit also provides a power-down sequence. When the input voltage falls below U3's voltage threshold, the ground signal is re-applied to the common *Track* control. This pulls the *Track* inputs to zero volts, forcing the output of each module to follow, as shown in Figure 17. In order for a simultaneous power-down to occur, the *Track* inputs must be pulled low before the input voltage has fallen below the modules' undervoltage lockout. This is an important constraint. Once the modules recognize that a valid input voltage is no longer present, their outputs can no longer follow the voltage applied at their *Track* input. During a power-down sequence, the fall in the output voltage from the modules is limited by the maximum output capacitance and the Auto-Track slew rate.



### NOTES ON USE OF Auto-Track™

- 1. The *Track* pin voltage must be allowed to rise above the module's set-point voltage before the module can regulate at its adjusted set-point voltage.
- 2. The Auto-Track function tracks almost any voltage ramp during power up, and is compatible with ramp speeds of up to 1 V/ms.
- 3. The absloute maximum voltage that may be applied to the *Track* pin is V<sub>I</sub>.
- 4. The module does not follow a voltage at its *Track* input until it has completed its soft-start initialization. This takes at least 10 ms from the time that the module has sensed that a valid voltage is present. During this period, the *Track* input should be held at ground potential.
- 5. The module is capable of both sinking and sourcing current when following a voltage at its *Track* input. Therefore startup into an output prebias is not supported when the module is under Auto-Track control. Prebias holdoff is not necessary when all supply voltages simultaneously under the control of Auto-Track.
- 6. The Auto-Track function can be disabled by connecting the *Track* pin to the input voltage (V<sub>I</sub>). With Auto-Track disabled, the output voltage rises at a quicker and more linear rate after input power is applied.



Figure 15. Sequenced Power Up and Power Down using Auto-Track





Figure 16. Auto-Track Simultaneous Power Up Waveforms



Figure 17. Auto-Track Simultaneous Power Down Waveforms

### MARGIN UP/DOWN CONTROLS

The PTHxx060, PTHxx010, PTHxx020, and PTHxx030 products incorporate *Margin Up* and *Margin Down* control inputs. These controls allow the output voltage to be momentarily adjusted<sup>(1)</sup>, either up or down, by a nominal 5%. This provides a convenient method for dynamically testing the operation of the load circuit over its supply margin or range. It can also be used to verify the function of supply voltage supervisors. The  $\pm 5\%$  change is applied to the adjusted output voltage, as set by the external resistor,  $R_{set}$  at the  $V_0$  *Adjust* pin.

The 5% adjustment is made by pulling the appropriate margin control input directly to the GND terminal 2. A low-leakage open-drain device, such as an n-channel MOSFET or p-channel JFET is recommended for this purpose<sup>(3)</sup>. Adjustments of less than 5% can also be accommodated by adding series resistors to the control inputs. The value of the resistor can be selected from Table 4, or calculated using the following formula.

### **UP/DOWN ADJUST RESISTANCE CALCULATION**

$$R_{\rm U}$$
 or  $R_{\rm D} = \frac{499}{\%} - 99.8 \,\mathrm{k}$  (4)

Where  $\Delta$ % = The desired amount of margin adjusted in percent.

### **NOTES**

- 1. The Margin Up and Margin Down controls were not intended to be activated simultaneously. If they are activated simultaneously, the effects on the output voltage may not completely cancel, resulting in the possibility of a higher error in the output voltage set point.
- 2. The ground reference should be a direct connection to the module *GND* at pin 7 (pin 1 for the PTHxx050). This produces a more accurate adjustment at the load circuit terminals. The transistors Q1 and Q2 should be located close to the regulator.
- 3. The Margin Up and Margin Down control inputs are not compatible with devices that source voltage. This includes TTL logic. These are analog inputs and should only be controlled with a true open-drain device (preferably discrete MOSFET transistor). The device selected should have low off-state leakage current. Each input sources 8 μA when grounded, and has an open-circuit voltage of 0.8 V.



# Table 4. Margin Up/Down Resistor Values

| % ADJUST | R <sub>U</sub> / R <sub>D</sub> |
|----------|---------------------------------|
| 5        | 0 kΩ                            |
| 4        | 24.9 kΩ                         |
| 3        | 66.5 kΩ                         |
| 2        | 150.0 kΩ                        |
| 1        | 397.0 kΩ                        |



Figure 18. Margin Up/Down Application Schematic

### PREBIAS STARTUP CAPABILITY

A prebias startup condition occurs as a result of an external voltage being present at the output of a power module prior to its output becoming active. This often occurs in complex digital systems when current from another power source is backfed through a dual-supply logic component, such as an FPGA or ASIC. Another path might be via clamp diodes as part of a dual-supply power-up sequencing arrangement. A prebias can cause problems with power modules that incorporate synchronous rectifiers. This is because under most operating conditions, these types of modules can sink as well as source output current.

The PTH/PTV family of power modules incorporate synchronous rectifiers, but does not sink current during startup $^{(1)}$ , or whenever the Inhibit pin is held low. However, to ensure satisfactory operation of this function, certain conditions must be maintained $^{(2)}$ . Figure 20 shows an application demonstrating the prebias startup capability. The start-up waveforms are shown in Figure 19. Note that the output current from the PTH03010W ( $I_o$ ) shows negligible current until its output voltage rises above that backfed through diodes D1 and D2.

Note: The prebias start-up feature is not compatible with Auto-Track. When the module is under Auto-Track control, it sinks current if the output voltage is below that of a back-feeding source. To ensure a prebias hold-off, one of two approaches must be followed when input power is applied to the module. The Auto-Track function must be disabled<sup>(3)</sup>, or the module's output held off (for at least 50 ms) using the Inhibit pin. Either approach ensures that the Track pin voltage is above the set-point voltage at start up.

### **NOTES**

- 1. Startup includes the short delay (approximately 10 ms) prior to the output voltage rising, followed by the rise of the output voltage under the module's internal soft-start control. Startup is complete when the output voltage has risen to either the set-point voltage or the voltage at the *Track* pin, whichever is lowest.
- 2. To ensure that the regulator does not sink current when power is first applied (even with a ground signal applied to the *Inhibit* control pin), the input voltage *must* always be greater than the output voltage *throughout* the powerup and power-down sequence.
- 3. The Auto-Track function can be disabled at power up by immediately applying a voltage to the module's *Track* pin that is greater than its set-point voltage. This can be easily accomplished by connecting the *Track*



pin to  $V_{in}$ .



Figure 19. Pre-Bias Startup Waveforms



Figure 20. Application Circuit Demonstrating Prebias Startup

#### EVF (R-PDSS-T20) DOUBLE SIDED MODULE 2.045 (51,94) 0.060 (1,52)-1.875 (47,62) 0.375 0.375 (9,52)(9,52)0.125 (3,17) 0.140 0.375 (3,55)6 Places (9,52)0.060 Ø0.040 (1,02) (1,52)20 Places **5** 17 18 Note F, G. **6 6 6** 15 14 13 0.125 **•** 19 (3,17) 0.925 (3,17) Lowest **o** 20 1.045 Component (26,54)0.010 MIN. (23,49)(0,25)Bottom side Clearance ŏ Ŏ 0.375 Host Board -0.125(3,17)0.375 (9,52)(9,52)0.375 0.250 (9,52)**►** (6,35) **←** 0.357 (9,07) MAX. 2 Places SIDE VIEW TOP VIEW - 2.085 (52,96) 0.080 (2,03) 1.875 (47,62) 0.375 0.375 (9,52)(9,52)0.125 (3,17) 0.375 6 Places Ø0.055 (1,40) Min. 20 Places (9,52)Plated through hole. 0.080(2,03) 6 **6 6 6** 15 14 13 12 11 10 • 16 1/ 18 0.125 (3,17) 0.925 (37) 3 Places 0 19 **2**0 1.085 (27,56)(23,49)0.375 -0.125 (3,17) Note E 0.375 (9,52)(9,52)0.250 (9,52)(6,35) ► 2 Places 2 PC LAYOUT 4205911/A 04/04

- NOTES: A. All linear dimensions are in inches (mm).
  - B. This drawing is subject to change without notice.
  - C. 2 place decimals are  $\pm 0.030$  ( $\pm 0.76$ mm).
  - D. 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
  - E. Recommended keep out area for user components.
- F. Pins are 0.040" (1,02) diameter with 0.070" (1,78) diameter standoff shoulder.
- G. All pins: Material Copper Alloy Finish — Tin (100%) over Nickel plate





NOTES: All linear dimensions are in inches (mm).

- This drawing is subject to change without notice.
- 2 place decimals are  $\pm 0.030$  ( $\pm 0.76$ mm). 3 place decimals are  $\pm 0.010$  ( $\pm 0.25$ mm).
- Recommended keep out area for user components.
- Power pin connection should utilize four or more vias to the interior power plane of 0.025 (0,63) I.D. per input, ground and output pin (or the electrical equivalent).
- Paste screen opening: 0.080 (2,03) to 0.085 (2,16). Paste screen thickness: 0.006 (0,15).
- H. Pad type: Solder mask defined.

I. All pins: Material — Copper Alloy Finish — Tin (100%) over Nickel plate Solder Ball — See product data sheet.

J. Dimension prior to reflow solder.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated