# 512Kx8 CMOS EEPROM, WE512K8-XCX, SMD 5962-93091 # FIG. 1 # PIN CONFIGURATION TOP VIEW ### PIN DESCRIPTION | <b>A</b> 0-18 | Address Inputs | | | | | |------------------|----------------------|--|--|--|--| | I/ <b>O</b> 0- 7 | Data Input/Output | | | | | | CS | Chip Select | | | | | | ŌĒ | Output Enable | | | | | | WE | <b>W</b> rite Enable | | | | | | Vcc | +5.0V Power | | | | | | Vss | Ground | | | | | #### **BLOCK DIAGRAM** # 512Kx8 BIT CMOS EEPROM MODULE FEATURES - Read Access Times of 150, 200, 250, 300nS - JEDEC Standard 32 Pin. Hermetic Ceramic DIP (Package 300) - Commercial, Industrial and Military Temperature Ranges - MIL-STD-883 Compliant Devices Available - Write Endurance 10,000 Cycles - Data Retention at 25°C, 10 Years - Low Power CMOS Operation: 3mA Standby Typical/100mA Operating Maximum - Automatic Page Write Operation Internal Address and Data Latches for 512 Bytes, 1 to 128 Bytes/Row, Four Pages - Page Write Cycle Time 10mS Max. - Data Polling for End of Write Detection - Hardware and Software Data Protection - TTL Compatible Inputs and Outputs FIG.2 # 256Kx8 CMOS EEPROM, WE256K8-XCX, SMD 5962-93155 # PIN CONFIGURATION TOP VIEW | NC [ | 1 | 32 | □ vೄ | |-------------------|----|----|--------| | A16 🗌 | 2 | 31 | WE | | A15 | 3 | 30 | A17 | | A12 🗌 | 4 | 29 | A14 | | A7 🗌 | 5 | 28 | A13 | | A6 [ | 6 | 27 | A8 | | A5 [ | 7 | 26 | A9 | | A4 🗀 | 8 | 25 | □ A11 | | A3 [ | 9 | 24 | OE | | A2 🗌 | 10 | 23 | ☐ A10 | | A1 [ | 11 | 22 | □cs | | A0 [ | 12 | 21 | ] 1/07 | | 1/00 [ | 13 | 20 | ] 1/06 | | 1/01 | 14 | 19 | 1/05 | | 1/02 | 15 | 18 | 1/04 | | V <sub>ss</sub> [ | 16 | 17 | □ I/O3 | ## PIN DESCRIPTION | A0-17 | Address Inputs | | | | | |-----------|----------------------|--|--|--|--| | 1/00-7 | Data Input/Output | | | | | | <u>cs</u> | Chip Select | | | | | | ŌĒ | Output Enable | | | | | | WE | <b>W</b> rite Enable | | | | | | Vcc | +5.0V Power | | | | | | Vss | Ground | | | | | ## **BLOCK DIAGRAM** # 256Kx8 BIT CMOS EEPROM MODULE FEATURES - Read Access Times of 150, 200nS - JEDEC Standard 32 Pin, Hermetic Ceramic DIP (Package 300) - Commercial, Industrial and Military Temperature Ranges - MIL-STD-883 Compliant Devices Available - Write Endurance 10,000 Cycles - Data Retention at 25°C, 10 Years - Low Power CMOS Operation: 2mA Standby Typical/90mA Operating Maximum - Automatic Page Write Operation Internal Address and Data Latches for 512 Bytes, 1 to 64 Bytes/Row, Eight Pages - Page Write Cycle Time 10mS Max. - Data Polling for End of Write Detection - Hardware and Software Data Protection - TTL Compatible Inputs and Outputs FIG. 3 # 128Kx8 CMOS EEPROM, WE128K8-XCX, SMD 5962-93154 # PIN CONFIGURATION TOP VIEW ### PIN DESCRIPTION | <b>A</b> 0-16 | Address Inputs | | | | | |---------------|-------------------|--|--|--|--| | 1/00-7 | Data Input/Output | | | | | | CS | Chip Select | | | | | | ŌĒ | Output Enable | | | | | | WE | Write Enable | | | | | | Vcc | +5.0V Power | | | | | | Vss | Ground | | | | | ### **BLOCK DIAGRAM** # 128Kx8 BIT CMOS EEPROM MODULE FEATURES - Read Access Times of 150, 200nS - JEDEC Standard 32 Pin, Hermetic Ceramic DIP (Package 300) - Commercial, Industrial and Military Temperature Ranges - MIL-STD-883 Compliant Devices Available - Write Endurance 10,000 Cycles - Data Retention at 25°C, 10 Years - Low Power CMOS Operation: 1mA Standby Typical/70mA Operating - Automatic Page Write Operation Internal Address and Data Latches for 256 Bytes, 1 to 64 Bytes/Row, Four Pages - Page Write Cycle Time 10mS Max. - Data Polling for End of Write Detection - Hardware and Software Data Protection - TTL Compatible Inputs and Outputs # **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | | Unit | |-------------------------------------|--------|----------------|------| | Operating Temperature | Ta | -55 to +125 | °C | | Storage Temperature | Tstg | -65 to +150 | °C | | Signal Voltage Any Pin | Vg | -0.6 to + 6.25 | V | | Voltage on OE and A9 | | -0.6 to +13.5 | V | | Thermal Resistance junction to case | Өлс | 28 | °C/W | | Lead Temperature | | +300 | °C | | (soldering -10 secs) | | | | #### NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Min | Max | Unit | |------------------------|--------|------|-----------|------| | Supply Voltage | Vcc | 4.5 | 5.5 | V | | Input High Voltage | Vih | 2.0 | Vcc + 0.3 | ٧ | | Input Low Voltage | VIL | -0.3 | +0.8 | ٧ | | Operating Temp. (Mil.) | Ta | -55 | +125 | •C | | Operating Temp. (Ind.) | Ta | -40 | +85 | ∘C | # **TRUTH TABLE** | cs | ŌĒ | WE | Mode | Data I/O | |----|----|----|-------------|-----------------| | Н | Х | Х | Standby | High Z | | L | L | Н | Read | Data Out | | L | Н | L | Write | Data In | | Х | Н | Χ | Out Disable | High Z/Data Out | | Х | Х | Н | Write | | | X | L | Х | Inhibit | | # **CAPACITANCE** $(TA = +25^{\circ}C)$ | Parameter | Sym | Condition | 512Kx8<br>Max | 256Kx8<br>Max | 128Kx8<br>Max | Unit | |--------------------|------|---------------------|---------------|---------------|---------------|------| | Input Capacitance | CIN | VIN = OV, f = 1MHz | 45 | 80 | 45 | pF | | Output Capacitance | Соит | Vi/o = 0V, f = 1MHz | 60 | 80 | 60 | pF | This parameter is guaranteed by design but not tested. ## DC CHARACTERISTICS (Vcc = 5.0V, Vss = 0V, TA = -55°C to +125°C) | Parameter | Symbol | Conditions | 512K x 8 | | 512K x 8 256K x 8 | | | 1 | Unit | | | | |------------------------|--------|------------------------------------------------------------------------------------------------------------------------|----------|-----|-------------------|-----|-----|------|------|-----|------|----| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Input Leakage Current | Lu | Vcc = 5.5, Vin = GND to Vcc | | | 10 | | | 10 | | | 10 | μА | | Output Leakage Current | llo | CS = VIH, OE = VIH, VOUT = GND to Vcc | | | 10 | | | 10 | | | 10 | μА | | Dynamic Supply Current | lcc | $\overline{\text{CS}} = \text{VIL}, \ \overline{\text{OE}} = \text{VIH}, \ \text{f} = 5\text{MHz}, \ \text{Vcc} = 5.5$ | | 80 | 100 | | 60 | 90 | | 50 | 70 | mA | | Standby Current | Isa | $\overline{\text{CS}} = \text{ViH}, \ \overline{\text{OE}} = \text{ViH}, \ \text{f} = 5\text{MHz}, \ \text{Vcc} = 5.5$ | | 3 | 8 | | 2 | 6 | | 1 | 4 | mA | | Output Low Voltage | Vol | loL = 2.1 mA, Vcc = 4.5V | | | 0.45 | | | 0.45 | | | 0.45 | ٧ | | Output High Voltage | Vон | lон = -400 µA, Vcc = 4.5V | 2.4 | | | 2.4 | | | 2.4 | | | ٧ | NOTE: DC test conditions: VIH = Vcc -0.3V, VIL = 0.3V ## **AC TEST CONDITIONS** | Parameter | Тур | Unit | |----------------------------------|--------------------|------| | Input Pulse Levels | VIL = 0, VIH = 3.0 | ٧ | | Input Rise and Fall | 5 | пS | | Input and Output Reference Level | 1.5 | ٧ | | Output Timing Reference Level | 1.5 | ٧ | #### NOTES: Vz is programmable from -2V to +7V. lol & loн programmable from 0 to 16mA. Tester Impedance $Z_0 = 75 \Omega$ . Vz is typically the midpoint of VoH and VoL. IOL & IOH are adjusted to simulate a typical resistive load circuit. ATE tester includes jig capacitance. # READ Figure 5 shows Read cycle waveforms. A read cycle begins with selection address, chip select and output enable. Chip select is accomplished by placing the $\overline{\text{CS}}$ line low. Output enable is done by placing the $\overline{\text{OE}}$ line low. The memory places the selected data byte on I/Oo through I/O7 after the access time. The output of the memory is placed in a high impedance state shortly after either the $\overline{\text{OE}}$ line or $\overline{\text{CS}}$ line is returned to a high level. # AC READ CHARACTERISTICS (SEE FIGURE 5) FOR WE512K8-XCX $(Vcc = 5.0V, Vss = 0V, Ta = -55^{\circ}C to +125^{\circ}C)$ | Parameter | Symbol | -1: | 50 | -2 | -200 -250 | | 50 | -300 | | Unit | |-----------------------------------------------------------------------------------|--------|-----|-----|-----|-----------|-----|-----|------|-----|------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | Read Cycle Time | trc | 150 | | 200 | | 250 | | 300 | | nS | | Address Access Time | tacc | | 150 | | 200 | | 250 | | 300 | nS | | Chip Select Access Time | tacs | | 150 | | 200 | | 250 | | 300 | nS | | Output Hold from Address Change, $\overline{\text{OE}}$ or $\overline{\text{CS}}$ | toн | 0 | | 0 | | 0 | | 0 | | nS | | Output Enable to Output Valid | toe | | 85 | | 85 | | 100 | | 125 | nS | | Chip Select or Output Enable to High Z Output | tor | | 70 | | 70 | | 70 | | 70 | nS | ## FOR WE256K8-XCX AND WE128K8-XCX | Parameter | Symbol | -150 | | -2 | Unit | | |-----------------------------------------------------------------------------------|--------|------|-----|-----|------|----| | | | Min | Max | Min | Max | | | Read Cycle Time | trc | 150 | | 200 | | nS | | Address Access Time | tacc | | 150 | | 200 | nS | | Chip Select Access Time | tacs | | 150 | | 200 | nS | | Output Hold from Address Change, $\overline{\text{OE}}$ or $\overline{\text{CS}}$ | toн | 10 | | 10 | | nS | | Output Enable to Output Valid | toE | | 85 | | 100 | nS | | Chip Select or Output Enable to High Z Output | tor | | 70 | | 70 | nS | # WRITE Write operations are initiated when both $\overline{CS}$ and $\overline{WE}$ are low and $\overline{OE}$ is high. The EEPROM devices support both a $\overline{CS}$ and $\overline{WE}$ controlled write cycle. The address is latched by the falling edge of either $\overline{CS}$ or $\overline{WE}$ , whichever occurs last. The data is latched internally by the rising edge of either CS or $\overline{WE}$ , whichever occurs first. A byte write operation will automatically continue to completion. # WRITE CYCLE TIMING Figures 6 and 7 show the write cycle timing relationships. A write cycle begins with address application, write enable and chip select. Chip select is accomplished by placing the $\overline{\text{CS}}$ line low. Write enable consists of setting the $\overline{\text{WE}}$ line low. The write cycle begins when the last of either $\overline{\text{CS}}$ or $\overline{\text{WE}}$ goes low. The $\overline{WE}$ line transition from high to low also initiates an internal 150µSec delay timer to permit page mode operation. Each subsequent $\overline{WE}$ transition from high to low that occurs before the completion of the 150µSec time out will restart the timer from zero. The operation of the timer is the same as a retriggerable one-shot. ## **AC WRITE CHARACTERISTICS** $(VCC = 5.0V, VSS = 0V, TA = -55^{\circ}C \text{ to } +125^{\circ}C)$ | Parameter | Symbol | 512K x 8 | | 256K x 8 | | 128K x 8 | | Unit | |------------------------------|--------|----------|-----|----------|-----|----------|-----|------| | | | Min | Max | Min | Max | Min | Max | | | Write Cycle Time, TYP = 6mS | twc | | 10 | | 10 | | 10 | mS | | Address Set-up Time | tas | 10 | | 30 | | 30 | | nS | | Write Pulse Width (WE or CS) | twp | 150 | | 150 | | 150 | | nS | | Chip Select Set-up Time | tcs | 0 | | 0 | | 0 | | nS | | Address Hold Time (1) | tah | 125 | | 50 | | 50 | | nS | | Data Hold Time | tон | 10 | | 0 | | 0 | | nS | | Chip Select Hold Time | tсн | 0 | | 0 | | 0 | | nS | | Data Set-up Time | tos | 100 | | 100 | | 100 | | nS | | Output Enable Set-up Time | toes | 10 | | 30 | | 30 | | nS | | Output Enable Hold Time | toeh | 10 | | 0 | | 0 | | nS | | Write Pulse Width High | twph | 50 | | 50 | | 50 | | nS | #### NOTES: A17 and A18 must remain valid through WE and CS low pulse, for 512K x 8. A15, A16, and A17 must remain valid through WE and CS low pulse, for 256K x 8. A15 and A16 must remain valid through WE and CS low pulse, for 128K x 8. FIG. 6 WRITE WAVEFORMS WE CONTROLLED #### NOTE: 1. Decoded Address Lines must be valid for the duration of the write. # FIG. 7 WRITE WAVEFORMS CS CONTROLLED # NOTE: 1. Decoded Address Lines must be valid for the duration of the write. # **DATA POLLING** Operation with data polling permits a faster method of writing to the EEPROM. The actual time to complete the memory programming cycle is faster than the guaranteed maximum. The EEPROM features a method to determine when the internal programming cycle is completed. After a write cycle is initiated, the EEPROM will respond to read cycles to provide the microprocessor with the status of the programming cycle. The status consists of the last data byte written being returned with data bit I/O7 complemented during the programming cycle, and I/O7 true after completion. Data polling allows a simple bit test operation to determine the status of the EEPROM. During the internal programming cycle, a read of the last byte written will produce the complement of the data on I/O7. For example, if the data written consisted of I/O7 = HIGH, then the data read back would consist of I/O7 = LOW. A polled byte write sequence would consist of the following steps: - 1. write byte to EEPROM - 2. store last byte and last address written - 3. release a time slice to other tasks - 4. read byte from EEPROM last address - 5. compare I/O7 to stored value - a) If different, write cycle is not completed, go to step 3. - b) If same, write cycle is completed, go to step 1 or step 3. # **DATA POLLING AC CHARACTERISTICS** (Vcc = 5.0V, Vss = 0V, TA = -55°C to +125°C) | Parameter | Symbol | 512Kx8 | | 256Kx8 | | 128Kx8 | | Unit | |-------------------------------|--------|--------|-----|--------|-----|--------|-----|------| | | · | Min | Max | Min | Max | Min | Max | | | Data Hold Time | tон | 10 | | 0 | | 0 | | nS | | Output Enable Hold Time | toeh | 10 | | 0 | | 0 | | nS | | Output Enable To Output Delay | toe | | 100 | | 100 | | 100 | nS | | Write Recovery Time | twr | 0 | | 0 | | 0 | | nS | # **PAGE WRITE OPERATION** These devices have a page write operation that allows one to 64 bytes of data (one to 128 bytes for the WE512K8) to be written into the device and then simultaneously written during the internal programming period. Successive bytes may be loaded in the same manner after the first data byte has been loaded. An internal timer begins a time out operation at each write cycle. If another write cycle is completed within 150µs or less, a new time out period begins. Each write cycle restarts the delay period. The write cycles can be continued as long as the interval is less than the time out period. The usual procedure is to increment the least significant address lines from Ao through A5 (Ao through A6 for the WE512K8) at each write cycle. In this manner a page of up to 64 bytes (128 bytes for the WE512K8) can be loaded into the EEPROM in a burst mode before beginning the relatively long interval programming cycle. After the 150µs time out is completed, the EEPROM begins an internal write cycle. During this cycle the entire page of bytes will be written at the same time. The internal programming cycle is the same regardless of the number of bytes accessed. The page address must be the same for each byte load and must be valid during each high to low transition of $\overline{WE}$ (or $\overline{CS}$ ). The block address also must be the same for each byte load and must remain valid throughout the $\overline{WE}$ (or $\overline{CS}$ ) low pulse. The page and block address lines are summarized below: # **PAGE MODE CHARACTERISTICS** (Vcc = 5.0V. Vss = 0V. TA = -55°C to +125°C) | Parameter | Symbol | Min | Max | Unit | |-----------------------------|--------|-----|-----|------| | Write Cycle Time, TYP = 6mS | twc | | 10 | mS | | Data Set-up Time | tos | 100 | | nS | | Data Hold Time | tон | 10 | | nS | | Write Pulse Width | twp | 150 | | nS | | Byte Load Cycle Time | tBLC | | 150 | μS | | Write Pulse Width High | twph | 50 | | nS | | Device | Block Address | Page Address | | | |-------------|---------------|-------------------------|--|--| | WE512K8-XCX | A17-A18 | A7-A16 | | | | WE256K8-XCX | A15-A17 | <b>A</b> 6- <b>A</b> 14 | | | | WE128K8-XCX | A15-A16 | <b>A</b> 6- <b>A</b> 14 | | | # FIG. 10 SOFTWARE BLOCK DATA PROTECTION ENABLE ALGORITHM #### NOTES: - Data Format: I/O7-0 (Hex); Address Format: A14 A0 (Hex). - A17 and A18 control selection of one of four blocks in the 512Kx8. A15, A16, and A17 control selection of one of 8 pages in the 256Kx8. A15 and A16 control one of the four blocks in the 128Kx8. - 2. Write Protect state will be activated at end of write even if no other data is loaded. - Write Protect state will be deactivated at end of write period even if no other data is loaded. - 1 to 128 bytes of data at each of 4 blocks may be loaded in the 512Kx8. 1 to 64 bytes of data at each of 8 blocks may be loaded in the 256Kx8 and 1 to 64 bytes on 4 blocks in the 128Kx8. # FIG. 11 SOFTWARE BLOCK DATA PROTECTION DISABLE ALGORITHM #### NOTES: 1. Data Format: I/O7-0 (Hex); Address Format: A14 -A0 (Hex). A17 and A18 control selection of one of four blocks in the 512Kx8. A15, A16, and A17 control selection of one of 8 pages in the 256Kx8. A15 and A16 control one of the four blocks in the 128Kx8. - 2. Write Protect state will be activated at end of write even if no other data is loaded. - Write Protect state will be deactivated at end of write period even if no other data is loaded. - 1 to 128 bytes of data at each of 4 blocks may be loaded in the 512Kx8. 1 to 64 bytes of data at each of 8 blocks may be loaded in the 256Kx8 and 1 to 64 bytes on 4 blocks in the 128Kx8. # SOFTWARE DATA PROTECTION A software write protection feature may be enabled or disabled by the user. When shipped by White Microelectronics, the devices have the feature disabled. Write access to the device is unrestricted. To enable software write protection, the user writes three access code bytes to three special internal locations. Once write protection has been enabled, each write to the EEPROM must use the same three byte write sequence to permit writing. After setting software data protection, any attempt to write to the device without the three-byte command sequence will start the internal write timers. No data will be written to the device, however, for the duration of two. The write protection feature can be disabled by a six byte write sequence of specific data to specific locations. Power transitions will not reset the software write protection. Each 32K byte block (128K bytes for the WE512K8) of EEPROM has independent write protection. One or more blocks may be enabled and the rest disabled in any combination. The software write protection guards against inadvertent writes during power transitions or unauthorized modification using a PROM programmer. The block selection is controlled by the upper most address lines (A17 through A18 for the WE512K8, A15 through A17 for the WE256K8, or A15 and A16 for the WE128K8). # HARDWARE DATA PROTECTION Several methods of hardware data protection have been implemented in the White Microelectronics EEPROM. These are included to improve reliability during normal operations. # a) Vcc power on delay As Vcc climbs past 3.8V typical the device will wait 5mSec typical before allowing write cycles. ### b) Vcc sense While below 3.8V typical write cycles are inhibited. ## c) Write inhibiting Holding $\overline{OE}$ low and either $\overline{CS}$ or $\overline{WE}$ high inhibits write cycles. ## d) Noise filter Pulses of <15nS (typ) on $\overline{\text{WE}}$ or $\overline{\text{CS}}$ will not initiate a write cycle. | nevio: rve: | 89441 | PACKAGE | WW PART NO. | SMD NO | |-----------------|-------|----------------|---------------|------------------| | 512K x 8 EEPROM | 150nS | 32 pin DIP (C) | WE512K8-150CQ | 5962-93091 01HYX | | 512K x 8 EEPROM | 300nS | 32 pin DIP (C) | WE512K8-300CQ | 5962-93091 02HYX | | 512K x 8 EEPROM | 250nS | 32 pin DIP (C) | WE512K8-250CQ | 5962-93091 03HYX | | 512K x 8 EEPROM | 200nS | 32 pin DIP (C) | WE512K8-200CQ | 5962-93091 04HYX | | 256K x 8 EEPROM | 200nS | 32 pin DIP (C) | WE256K8-200CQ | 5962-93155 01HXX | | 256K x 8 EEPROM | 150nS | 32 pin DIP (C) | WE256K8-150CQ | 5962-93155 02HXX | | (C) | | | | | | 128K x 8 EEPROM | 200nS | 32 pin DIP (C) | WE128K8-200CQ | 5962-93154 01HXX | | 128K x 8 EEPROM | 150nS | 32 pin DIP (C) | WE128K8-150CQ | 5962-93154 02HXX |