## 28F016XD 16-MBIT (1 MBIT x 16) DRAM-INTERFACE FLASH MEMORY

- 85 ns Access Time (t<sub>RAC</sub>)

   Supports both Standard and Fast-Page-Mode Accesses
- Multiplexed Address Bus
   RAS# and CAS# Control Inputs
- No-Glue Interface to Many Memory Controllers
- SmartVoltage Technology
   User-Selectable 3.3V or 5V V<sub>CC</sub>
  - User-Selectable 5V or 12V V<sub>PP</sub>
- 0.33 MB/sec Write Transfer Rate
- x16 Architecture

- 56-Lead TSOP Type I Package
- Backwards-Compatible with 28F008SA Command Set
- 2 μA Typical Deep Power-Down Current
- 1 mA Typical I<sub>CC</sub> Active Current in Static Mode
- 32 Separately-Erasable/Lockable 64-Kbyte Blocks
- 1 Million Erase Cycles per Block
- State-of-the-Art 0.6 µm ETOX<sup>™</sup> IV Flash Technology

Intel's 28F016XD 16-Mbit flash memory is a revolutionary architecture which is the ideal choice for designing truly revolutionary high-performance products. Combining its DRAM-like read performance and interface with the intrinsic nonvolatility of flash memory, the 28F016XD eliminates the traditional redundant memory paradigm of shadowing code from a slow nonvolatile storage source to a faster execution memory, such as DRAM, for improved system performance. The innovative capabilities of the 28F016XD enable the design of direct-execute code and mass storage data/file flash memory systems.

The 28F016XD's DRAM-like interface with a multiplexed address bus, flexible  $V_{CC}$  and  $V_{PP}$  voltages, power saving features, extended cycling, fast program and read performance, symmetrically-blocked architecture, and selective block locking provide a highly flexible memory component suitable for resident flash component arrays on the system board or SIMMs. The DRAM-like interface with RAS# and CAS# control inputs allows for easy migration to flash memory in existing DRAM-based systems. The 28F016XD's dual read voltage allows the same component to operate at either 3.3V or 5.0V V<sub>CC</sub>. Programming voltage at 5.0V V<sub>PP</sub> minimizes external circuitry in minimal-chip, space critical designs, while the 12.0V V<sub>PP</sub> option maximizes program/erase performance. The x16 architecture allows optimization of the memory-to-processor interface. Its high read performance combined with flexible block locking enable both storage and execution of operating systems/application software and fast access to large data tables. The 28F016XD is manufactured on Intel's 0.6 µm ETOX IV process technology.

December 1996

Order Number: 290533-004

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

The 28F016XD may contain design defects or errors known as errata. Current characterized errata are available upon request.

\*Third-party brands and names are the property of their respective owners.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 7641 Mt. Prospect, IL 60056-7641

or call 1-800-879-4683 COPYRIGHT © INTEL CORPORATION, 1996

CG-041493

PAGE

## CONTENTS

### PAGE

| <b>1.0</b><br>1.1 | INTRODUCTION                                              |
|-------------------|-----------------------------------------------------------|
| <b>2.0</b><br>2.1 | DEVICE PINOUT                                             |
| 3.0               | MEMORY MAPS11                                             |
| 3.1               | Extended Status Registers<br>Memory Map12                 |
| 4.0               | BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS  |
| 4.1               | Bus Operations13                                          |
| 4.2               | 28F008SA—Compatible Mode<br>Command Bus Definitions14     |
| 4.3               | 28F016XD—Enhanced Command<br>Bus Definitions15            |
| 4.4               | Compatible Status Register16                              |
| 4.5               | Global Status Register17                                  |
| 4.6               | Block Status Register18                                   |
| 5.0               | ELECTRICAL SPECIFICATIONS                                 |
| 5.1               | Absolute Maximum Ratings19                                |
| 5.2               | Capacitance20                                             |
| 5.3               | Transient Input/Output Reference<br>Waveforms21           |
| 5.4               | DC Characteristics (V <sub>CC</sub> = $3.3V \pm 0.3V$ )22 |
| 5.5               | DC Characteristics (V <sub>CC</sub> = $5.0V \pm 0.5V$ )25 |

| 5.6           | AC Characteristics $(V_{CC} = 3.3 \text{V} \pm 0.3 \text{V})$          | 28 |  |  |  |  |  |
|---------------|------------------------------------------------------------------------|----|--|--|--|--|--|
|               | Read, Write, Read-Modify-Write and                                     |    |  |  |  |  |  |
|               | Refresh Cycles (Common Parameters).                                    | 28 |  |  |  |  |  |
|               |                                                                        | 28 |  |  |  |  |  |
|               | Write Cycle                                                            | 29 |  |  |  |  |  |
|               | Read-Modify-Write Cycle                                                | 30 |  |  |  |  |  |
|               | Fast Page Mode Cycle                                                   | 30 |  |  |  |  |  |
|               | Fast Page Mode Read-Modify-Write<br>Cycle                              | 30 |  |  |  |  |  |
|               | Refresh Cycle                                                          | 31 |  |  |  |  |  |
|               | Misc. Specifications                                                   | 31 |  |  |  |  |  |
| 5.7           | AC Characteristics $(V_{CC} = 5.0V \pm 0.5V)$                          | 33 |  |  |  |  |  |
|               | Read, Write, Read-Modify-Write and Refresh Cycles (Common Parameters). | 33 |  |  |  |  |  |
|               | Read Cycle                                                             | 34 |  |  |  |  |  |
|               | Write Cycle                                                            | 35 |  |  |  |  |  |
|               | Read-Modify-Write Cycle                                                | 35 |  |  |  |  |  |
|               | Fast Page Mode Cycle                                                   | 35 |  |  |  |  |  |
|               | Fast Page Mode Read-Modify-Write                                       | 26 |  |  |  |  |  |
|               | Defreeh Cycle                                                          | 30 |  |  |  |  |  |
|               | Miss Specifications                                                    | 30 |  |  |  |  |  |
| 5 9           | AC Wayoforms                                                           |    |  |  |  |  |  |
| 5.0           | Power Up and Poset Timings                                             | 50 |  |  |  |  |  |
| 5.9           | Frase and Word Program Performance                                     | 50 |  |  |  |  |  |
| 5.10          | Liase and word Flogram Fenomance                                       |    |  |  |  |  |  |
| <b>6.0</b>    | MECHANICAL SPECIFICATIONS                                              | 52 |  |  |  |  |  |
| APPEI<br>Orde | APPENDIX A: Device Nomenclature and<br>Ordering Information53          |    |  |  |  |  |  |
| APPE          | NDIX B: Additional Information                                         | 54 |  |  |  |  |  |



### **REVISION HISTORY**

| Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -001   | Original Version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| -002   | <ul> <li>Removed support of the following features: <ul> <li>All page buffer operations (read, write, programming, Upload Device Information)</li> <li>Command queuing</li> <li>Software Sleep and Abort</li> <li>Erase All Unlocked Blocks</li> <li>Device Configuration command</li> </ul> </li> <li>Changed definition of "NC." Removed "No internal connection to die" from description.</li> <li>Added "xx" to Upper Byte of Command (Data) Definition in Sections 4.2 and 4.3.</li> <li>Modified parameters "V" and "I" of Section 5.1 to apply to "NC" pins.</li> <li>Increased IPPS (V<sub>PP</sub> Read Current) for V<sub>PP</sub> &gt; V<sub>CC</sub> to 200 µA at V<sub>CC</sub> = 3.3V/5.0V.</li> <li>Changed V<sub>CC</sub> = 5.0V DC Characteristics (Section 5.5) marked with Note 1 to indicate that these currents are specified for a CMOS rise/fall time (10% to 90%) of &lt;5 ns and a TTL rise/fall time of &lt;10 ns.</li> <li>Corrected "RP# high to RAS# going low" to be a "Min" specification at V<sub>CC</sub> = 3.3V/5.0V.</li> <li>Increased Typical "Word/Block Program Times" (t<sub>WHRH1</sub>/t<sub>WHRH3</sub>) for V<sub>PP</sub> = 5.0V: t<sub>WHRH1</sub> from 24.0 µs to 35.0 µs and t<sub>WHRH3</sub> from 0.8 sec to 1.2 sec at V<sub>CC</sub> = 5.0V</li> <li>Changed "Time from Erase Suspend Command to WSM Ready" spec name to "Erase Suspend Latency Time to Read;" modified typical values and added Min/Max values at V<sub>CC</sub> = 3.3/5.0V and V<sub>PP</sub> = 5.0/12.0V (Section 5.10).</li> </ul> |
| -003   | Added 3/5# pin to Pinout Configuration (Figure 2), Product Overview (Section 1.1) and<br>Lead Descriptions (Section 2.1)<br>Modified Block Diagram (Figure 1): Removed Address/Data Queues, Page Buffers, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|        | Address Counter; Added 3/5# pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|        | Added 3/5# pin to 1 est Conditions of I <sub>CC</sub> 2 and I <sub>CC</sub> 5 Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | and $t_{3VPH}$ specifications; Added $t_{PLYL}$ , $t_{PLYH}$ , $t_{YLPH}$ , and $t_{YHPH}$ specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        | Corrected TSOP Mechanical Specification A1 from 0.50 mm to 0.050 mm (Section 6.0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        | Minor cosmetic changes throughout document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| -004   | Updated DC Specifications I <sub>CC</sub> 3, I <sub>CC</sub> 4, I <sub>CC</sub> 6, I <sub>CC</sub> 7, I <sub>CCD</sub> and I <sub>PPES</sub><br>Updated AC Specifications t <sub>CAS</sub> (min), t <sub>RCD</sub> (max) and t <sub>CWD</sub> (min)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### **1.0 INTRODUCTION**

The documentation of the Intel 28F016XD flash memory device includes this datasheet, a detailed user's manual, and a number of application notes and design tools, all of which are referenced in Appendix B.

The datasheet is intended to give an overview of the chip feature-set and of the operating AC/DC specifications. *The 16-Mbit Flash Product Family User's Manual* provides complete descriptions of the user modes, system interface examples and detailed descriptions of all principles of operation. It also contains the full list of software algorithm flowcharts, and a brief section on compatibility with the Intel 28F008SA.

Significant 28F016XD feature revisions occurred between datasheet revisions 290533-001 and 290533-002. These revisions center around removal of the following features:

- All page buffer operations (read, write, programming, Upload Device Information)
- Command queuing
- Software Sleep and Abort
- Erase all Unlocked Blocks
- Device Configuration command

In addition, a significant 28F016XD change occurred between datasheet revisions 290532-002 and 290532-003. This change centers around the addition of a 3/5# pin to the device's pinout configuration. Figure 2 shows the 3/5# pin assignment for the TSOP Type 1 package.

Intel recommends that all customers obtain the latest revisions of 28F016XD documentation.

#### **1.1 Product Overview**

The 28F016XD is a high-performance, 16-Mbit (16,777,216-bit) block erasable, nonvolatile random access memory, organized as 1 Mword x 16. The 28F016XD includes thirty-two 32-KW (32,768 word) blocks. A chip memory map is shown in Figure 3.

The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and result in greater product reliability and ease-of-use as compared to other flash memories. Significant features of the 28F016XD include:

- No-Glue Interface to Memory Controllers
- Improved Word Program Performance
- SmartVoltage Technology
  - Selectable 3.3V or 5.0V  $V_{CC}$
  - Selectable 5.0V or 12.0V V<sub>PP</sub>
- Block Program/Erase Protection

The 28F016XD's multiplexed address bus with RAS# and CAS# inputs allows for a "No Glue" interface to many existing in-system memory controllers. As such, 28F016XD-based SIMMs (72-pin JEDEC Standard) offer attractive advantages over their DRAM counterparts in many applications. For more information on 28F016XD-based SIMM designs, see the application note referenced at the end of this datasheet.

The 28F016XD incorporates SmartVoltage technology, providing V<sub>CC</sub> operation at both 3.3V and 5.0V and program and erase capability at V<sub>PP</sub> = 12.0V or 5.0V. Operating at V<sub>CC</sub> = 3.3V, the 28F016XD consumes less than 60% of the power consumption at 5.0V V<sub>CC</sub>, while 5.0V V<sub>CC</sub> provides the highest read performance capability. V<sub>PP</sub> = 5.0V operation eliminates the need for a separate 12.0V converter, while V<sub>PP</sub> = 12.0V maximizes program/erase performance. In addition to the flexible program and erase voltages, the dedicated V<sub>PP</sub> gives complete code protection with V<sub>PP</sub>  $\leq$  V<sub>PPLK</sub>.

A 3/5# input pin configures the device's internal circuitry for optimal 3.3V or 5.0V read/program operation.

A Command User Interface (CUI) serves as the system interface between the microprocessor or microcontroller and the internal memory operation.

Internal Algorithm Automation allows word programs and block erase operations to be executed using a Two-Write command sequence to the CUI in the same way as the 28F008SA 8-Mbit FlashFile<sup>™</sup> memory.

Software Locking of Memory Blocks is an added feature of the 28F016XD as compared to the 28F008SA. The 28F016XD provides selectable block locking to protect code or data such as direct-executable operating systems or application code. Each block has an associated nonvolatile lock-bit which determines the lock status of the

block. In addition, the 28F016XD has a master Write Protect pin (WP#) which prevents any modifications to memory blocks whose lock-bits are set.

Writing of memory data is performed in word increments typically within 6  $\mu$ s (12.0V V<sub>PP</sub>)—a 33% improvement over the 28F008SA. A block erase operation erases one of the 32 blocks in typically 0.6 sec (12.0V V<sub>PP</sub>), independent of the other blocks, which is about a 65% improvement over the 28F008SA.

Each block can be written and erased a minimum of 100,000 cycles. Systems can achieve one million Block Erase Cycles by providing wearleveling algorithms and graceful block retirement. These techniques have already been employed in many flash file systems and hard disk drive designs.

All operations are started by a sequence of Write commands to the device. Three types of Status Registers (described in detail later in this datasheet) and a RY/BY# output pin provide information on the progress of the requested operation.

The following Status Registers are used to provide device and WSM information to the user :

- A Compatible Status Register (CSR) which is 100% compatible with the 28F008SA FlashFile memory Status Register. The CSR, when used alone, provides a straightforward upgrade capability to the 28F016XD from a 28F008SAbased design.
- A Global Status Register (GSR) which also informs the system of overall Write State Machine (WSM) status.
- 32 Block Status Registers (BSRs) which provide block-specific status information such as the block lock-bit status.

The GSR and BSR memory maps are shown in Figure 4.

The 28F016XD incorporates an open drain RY/BY# output pin. This feature allows the user to OR-tie many RY/BY# pins together in a multiple memory configuration such as a Resident Flash Array.

The 28F016XD is specified for a maximum fast page mode cycle time of 65 ns ( $t_{PC,R}$ ) at 5.0V operation (4.75V to 5.25V) over the commercial temperature range (0°C to +70°C). A corresponding maximum fast page mode cycle time of 75 ns at 3.3V (3.0V to 3.6V and 0°C to +70°C) is achieved for reduced power consumption applications.

The 28F016XD incorporates an Automatic Power Saving (APS) feature, which substantially reduces the active current when the device is in static mode of operation (addresses not switching). In APS mode, the typical  $I_{CC}$  current is 1 mA at 5.0V (3.0 mA at 3.3V).

A deep power-down mode of operation is invoked when the RP# (called PWD# on the 28F008SA) pin transitions low. This mode brings the device power consumption to less than 2.0  $\mu$ A, typically, and provides additional write protection by acting as a device reset pin during power transitions. A reset time of 300 ns (5.0V V<sub>CC</sub> operation) is required from RP# switching high until dropping RAS#. In the deep power-down state, the WSM is reset (any current operation will abort) and the CSR, GSR and BSR registers are cleared.

A CMOS standby mode of operation is enabled when RAS# and CAS# transition high and RP# stays high with all input control pins at CMOS levels. In this mode, the device typically draws an  $I_{CC}$  standby current of 70  $\mu A$  at 5.0V  $V_{CC}.$ 

The 28F016XD is available in a 56-Lead, 1.2 mm thick, 14 mm x 20 mm TSOP Type I package. This form factor and pinout allow for very high board layout densities.

#### 2.0 DEVICE PINOUT

The 28F016XD 56-Lead TSOP Type I pinout configuration is shown in Figure 2.









Figure 2. 28F016XD 56-Lead TSOP Type I Pinout Configuration

## 2.1 Lead Descriptions

| Symbol                           | Туре                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub> -A <sub>9</sub>   | INPUT                | MULTIPLEXED ROW/COLUMN ADDRESSES: Selects a word within<br>one of thirty-two 32-Kword blocks. Row (upper) addresses are latched on<br>the falling edge of RAS#, while column (lower) addresses are latched on<br>the falling edge of CAS#.                                                                                                                                                                                                                                                                                                                               |
| DQ <sub>0</sub> DQ <sub>15</sub> | INPUT/OUTPUT         | <b>DATA BUS:</b> Inputs data and commands during CUI write cycles. Outputs array, identifier or status data $(DQ_{0-7})$ in the appropriate read mode. Floated when the chip is de-selected or the outputs are disabled.                                                                                                                                                                                                                                                                                                                                                 |
| RAS#                             | INPUT                | <b>ROW ADDRESS STROBE:</b> Latches row address information on inputs A <sub>9-0</sub> when RAS# transitions low. A subsequent CAS# low transition initiates 28F016XD read or program operations.                                                                                                                                                                                                                                                                                                                                                                         |
| CAS#                             | INPUT                | <b>COLUMN ADDRESS STROBE:</b> Latches column address information on inputs $A_{9-0}$ when CAS# transitions low. When preceded by a RAS# low transition, CAS# low initiates 28F016XD read or program operations, along with OE# and WE#. Subsequent CAS# low transitions, with RAS# held low, enable fast page mode reads/programs                                                                                                                                                                                                                                        |
| RP#                              | INPUT                | <b>RESET/POWER-DOWN:</b> RP# low places the device in a deep power-<br>down state. All circuits that consume static power, even those circuits<br>enabled in standby mode, are turned off. When returning from deep<br>power-down, a recovery time of 300 ns at $5.0V V_{CC}$ is required to allow<br>these circuits to power-up.<br>When RP# goes low, the current WSM operation is terminated, and the<br>device is reset. All Status Registers return to ready (with all status flags<br>cleared).<br>Exit from deep power-down places the device in read array mode. |
| OE#                              | INPUT                | <b>OUTPUT ENABLE:</b> Gates device data through the output buffers when<br>low in combination with RAS# and CAS# low. The outputs float to tri-state<br>off when OE# is high. OE# can be tied to GND if not controlled by the<br>system memory controller. RAS# and CAS# high override OE# low. WE#<br>low also overrides OE# low.                                                                                                                                                                                                                                       |
| WE#                              | INPUT                | <b>WRITE ENABLE:</b> Controls access to the CUI, Data Register and Address Register. WE# is active low and initiates programs in combination with RAS# and CAS# low. WE# low overrides OE# low. RAS# and CAS# high override WE# low.                                                                                                                                                                                                                                                                                                                                     |
| RY/BY#                           | OPEN DRAIN<br>OUTPUT | <b>READY/BUSY:</b> Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. RY/BY# floating indicates that the WSM is ready for new operations, erase is suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when OE#, RAS# or CAS# are high).                                                                                                                                                                                                       |
| WP#                              | INPUT                | WRITE PROTECT: Erase blocks can be locked by writing a nonvolatile<br>lock-bit for each block. When WP# is low, those locked blocks as<br>reflected by the Block-Lock Status bits (BSR.6), are protected from<br>inadvertent data programs or erases. When WP# is high, all blocks can<br>be written or erased regardless of the state of the lock-bits. The WP#<br>input buffer is disabled when RP# transitions low (deep power-down<br>mode).                                                                                                                         |



### 2.1 Lead Descriptions (Continued)

| Symbol          | Туре   | Name and Function                                                                                      |
|-----------------|--------|--------------------------------------------------------------------------------------------------------|
| 3/5#            | INPUT  | <b>3.3/5.0 VOLT SELECT:</b> 3/5# high configures internal circuits for 3.3V                            |
|                 |        | NOTE:                                                                                                  |
|                 |        | Reading the array with 3/5# high in a 5.0V system could damage the                                     |
|                 |        | device. Reference the power-up and reset timings (Section 5.9) for 3/5# switching delay to valid data. |
| V <sub>PP</sub> | SUPPLY | PROGRAM/ERASE POWER SUPPLY (12.0V ± 0.6V, 5.0V ± 0.5V): For                                            |
|                 |        | erasing memory array blocks or writing words into the flash array. $V_{PP}$ =                          |
|                 |        | $5.0V \pm 0.5V$ eliminates the need for a 12.0V converter, while connection                            |
|                 |        | to 12.0V ± 0.6V maximizes program/erase performance.                                                   |
|                 |        | NUIE.                                                                                                  |
|                 |        | Successful completion of program and erase attempts is inhibited with                                  |
|                 |        | $V_{PP}$ at or below 1.5V. Program and erase attempts with $V_{PP}$ between 1.5V                       |
|                 |        | and 4.5V, between 5.5V and 11.4V, and above 12.6V produce spurious                                     |
|                 |        |                                                                                                        |
| VCC             | SUPPLY | DEVICE POWER SUPPLY $(3.3V \pm 0.3V, 5.0V \pm 0.5V)$ :                                                 |
|                 |        | To switch 3.3V to 5.0V (or vice versa), first ramp $V_{CC}$ down to GND, and                           |
|                 |        | then power to the new $V_{CC}$ voltage.                                                                |
|                 |        | Do not leave any power pins floating.                                                                  |
| GND             | SUPPLY | GROUND FOR ALL INTERNAL CIRCUITRY:                                                                     |
|                 |        | Do not leave any ground pins floating.                                                                 |
| NC              |        | NO CONNECT:                                                                                            |
|                 |        | Lead may be driven or left floating.                                                                   |

### 3.0 MEMORY MAPS

| Arto ol                                                            |                             |     |         |
|--------------------------------------------------------------------|-----------------------------|-----|---------|
|                                                                    | 32 Kword Block              | 21  |         |
| F8000<br>F7FFF                                                     | 32-Kword Block              | 30  |         |
| F0000<br>EFFF                                                      | 32-Kword Block              | 29  |         |
| E8000<br>E7FFF                                                     | 32-Kword Block              | 23  |         |
| E0000<br>DFFFF                                                     | 32-Kword Block              | 27  |         |
| D8000<br>D7FFF                                                     | 32-Kword Block              | 26  |         |
| D0000<br>CFFF                                                      | 32-Kword Block              | 25  |         |
| C8000<br>C7FFF                                                     | 32-Kword Block              | 24  |         |
| C0000<br>BFFFF                                                     | 32-Kword Block              | 23  |         |
| B8000<br>B7FFF                                                     | 32-Kword Block              | 22  |         |
| 8000<br>88FFF                                                      | 32-Kword Block              | 21  |         |
| A3000<br>A7FFF                                                     | 32-Kword Block              | 20  |         |
| 96000<br>96666<br>98000                                            | 32-Kword Block              | 19  |         |
| 97FF<br>9000                                                       | 32-Kword Block              | 18  |         |
| 85FFF<br>88000                                                     | 32-Kword Block              | 17  |         |
| 87FFF<br>80000                                                     | 32-Kword Block              | 16  |         |
| 7FFF<br>78000                                                      | 32-Kword Block              | 15  |         |
| 77FFF<br>70000                                                     | 32-Kword Block              | 14  |         |
| 6FFF<br>68000                                                      | 32-Kword Block              | 13  |         |
| 67FF<br>60000                                                      | 32-Kword Block              | 12  |         |
| 5FFF<br>58000                                                      | 32-Kword Block              | 11  |         |
| 57FFF<br>50000                                                     | 32-Kword Block              | 10  |         |
| 4FFF<br>48000                                                      | 32-Kword Block              | 9   |         |
| 47FFF<br>40000                                                     | 32-Kword Block              | 8   |         |
| 3FFF<br>38000                                                      | 32-Kword Block              | 7   |         |
| 37FFF<br>30000                                                     | 32-Kword Block              | 6   |         |
| 2FFF<br>28000                                                      | 32-Kword Block              | 5   |         |
| 27FFF<br>20000                                                     | 32-Kword Block              | 4   |         |
| 18000<br>18000                                                     | 32-Kword Block              | 3   |         |
| 17FFF<br>10000                                                     | 32-Kword Block              | 2   |         |
| 08000                                                              | 32-Kword Block              | 1   |         |
| 07+++                                                              | 32-Kword Block              | 0   |         |
| NOTE                                                               |                             |     | 0533_03 |
| The upper 10 bits (A <sub>10,10</sub> ) reflect 28F016XD addresses | s Ao o. latched by RAS      | S#. |         |
| The lower 10 bits $(A_{9-0})$ reflect 28F016XD addresses A         | $y_{9-0}$ , latched by CAS# |     |         |
|                                                                    |                             |     |         |

Figure 3. 28F016XD Memory Map

### 3.1 Extended Status Registers Memory Map





#### 4.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS

#### 4.1 Bus Operations

| Mode                 | Notes | RP#             | RAS#            | CAS#            | OE#             | WE#             | DQ <sub>0-15</sub> | RY/BY#          |
|----------------------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------|-----------------|
| Row Address Latch    | 1,2,9 | V <sub>IH</sub> | $\downarrow$    | V <sub>IH</sub> | Х               | Х               | Х                  | Х               |
| Column Address Latch | 1,2,9 | V <sub>IH</sub> | V <sub>IL</sub> | $\downarrow$    | Х               | Х               | Х                  | Х               |
| Read                 | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub>   | Х               |
| Output Disable       | 1,6,7 | $V_{\text{IH}}$ | V <sub>IL</sub> | V <sub>IL</sub> | $V_{\text{IH}}$ | V <sub>IH</sub> | High Z             | Х               |
| Standby              | 1,6,7 | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х               | Х               | High Z             | Х               |
| Deep Power-Down      | 1,3   | V <sub>IL</sub> | Х               | Х               | Х               | Х               | High Z             | V <sub>OH</sub> |
| Manufacturer ID      | 4,8   | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 0089H              | V <sub>OH</sub> |
| Device ID            | 4,8   | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | 66A8H              | V <sub>OH</sub> |
| Write                | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х               | V <sub>IL</sub> | D <sub>IN</sub>    | Х               |

#### NOTES:

 X can be V<sub>IH</sub> or V<sub>IL</sub> for address or control pins except for RY/BY#, which is either V<sub>OL</sub> or V<sub>OH</sub>, or High Z or D<sub>OUT</sub> for data pins depending on whether or not OE# is active.

 RY/BY# output is open drain. When the WSM is ready, erase is suspended or the device is in deep power-down mode, RY/BY# will be at V<sub>OH</sub> if it is tied to V<sub>CC</sub> through a resistor. RY/BY# at V<sub>OH</sub> is independent of OE# while a WSM operation is in progress.

3. RP# at GND ± 0.2V ensures the lowest deep power-down current.

5. Commands for erase, data program, or lock-block operations can only be completed successfully when  $V_{PP} = V_{PPH1}$  or  $V_{PP} = V_{PPH2}$ .

 While the WSM is running, RY/BY# stays at V<sub>OL</sub> until all operations are complete. RY/BY# goes to V<sub>OH</sub> when the WSM is not busy or in erase suspend mode.

 RY/BY# may be at V<sub>OL</sub> while the WSM is busy performing various operations (for example, a Status Register read during a program operation).

8. The 28F016XD shares an identical device identifier with the 28F016XS.

9. Row (upper) addresses are latched via inputs A<sub>0-9</sub> on the falling edge of RAS#. Column (lower) addresses are latched via inputs A<sub>0-9</sub> on the falling edge of CAS#. Row addresses must be latched before column addresses are latched.

#### 28F016XD FLASH MEMORY

# intel®

#### 4.2 28F008SA—Compatible Mode Command Bus Definitions

|                                 |       | First Bus Cycle |      |                     | Second Bus Cycle |      |                     |
|---------------------------------|-------|-----------------|------|---------------------|------------------|------|---------------------|
| Command                         | Notes | Oper            | Addr | Data <sup>(4)</sup> | Oper             | Addr | Data <sup>(4)</sup> |
| Read Array                      |       | Write           | х    | xxFFH               | Read             | AA   | AD                  |
| Intelligent Identifier          | 1     | Write           | х    | xx90H               | Read             | IA   | ID                  |
| Read Compatible Status Register | 2     | Write           | Х    | xx70H               | Read             | Х    | CSRD                |
| Clear Status Register           | 3     | Write           | х    | xx50H               |                  |      |                     |
| Word Program                    |       | Write           | х    | xx40H               | Write            | PA   | PD                  |
| Alternate Word Program          |       | Write           | х    | xx10H               | Write            | PA   | PD                  |
| Block Erase/Confirm             |       | Write           | х    | xx20H               | Write            | BA   | xxD0H               |
| Erase Suspend/Resume            |       | Write           | х    | xxB0H               | Write            | Х    | xxD0H               |

#### ADDRESS

AA = Array Address BA = Block Address IA = Identifier Address PA = Program Address X = Don't Care DATA AD = Array Data CSRD = CSR Data ID = Identifier Data PD = Program Data

NOTES:

1. Following the Intelligent Identifier command, two read operations access the manufacturer and device signature codes.

2. The CSR is automatically available after device enters data program, erase, or suspend operations.

3. Clears CSR.3, CSR.4 and CSR.5. Also clears GSR.5 and all BSR.5, BSR.4 and BSR.2 bits. See Status Register definitions.

4. The upper byte of the data bus ( $D_{8-15}$ ) during command writes is a "Don't Care."



#### 4.3 28F016XD—Enhanced Command Bus Definitions

|                               |       | First Bus Cycle |      |                     | Second Bus Cycle |      |                     |
|-------------------------------|-------|-----------------|------|---------------------|------------------|------|---------------------|
| Command                       | Notes | Oper            | Addr | Data <sup>(3)</sup> | Oper             | Addr | Data <sup>(3)</sup> |
| Read Extended Status Register | 1     | Write           | х    | xx71H               | Read             | RA   | GSRD<br>BSRD        |
| Lock Block/Confirm            |       | Write           | х    | xx77H               | Write            | BA   | xxD0H               |
| Upload Status Bits/Confirm    | 2     | Write           | х    | xx97H               | Write            | Х    | xxD0H               |

#### ADDRESS

BA = Block Address

RA = Extended Register Address

PA = Program Address X = Don't Care AD = Array Data BSRD = BSR Data GSRD = GSR Data

DATA

NOTES:

1. RA can be the GSR address or any BSR address. See Figure 4 for the Extended Status Register memory map.

2. Upon device power-up, all BSR lock-bits come up locked. The Upload Status Bits command must be written to reflect the actual lock-bit status.

3. The upper byte of the data bus ( $D_{8-15}$ ) during command writes is a "Don't Care."



### 4.4 Compatible Status Register

| WSMS                                                                                                      | ESS                                                                       | ES                                             | DWS      | VPPS                                                                                                                                                                                                                       | R                                                                                                                                                                                         | R                                                                                                                                                                            | R                                                                                                                      |  |  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| 7                                                                                                         | 6                                                                         | 5                                              | 4        | 3                                                                                                                                                                                                                          | 2                                                                                                                                                                                         | 1                                                                                                                                                                            | 0                                                                                                                      |  |  |
| CSR.7 = W<br>1 =<br>0 =<br>CSR.6 = EF                                                                     | RITE STATE<br>= Ready<br>= Busy<br>RASE-SUSPE<br>= Erase Susp             | MACHINE ST<br>ND STATUS<br>ended               | TATUS    | NOTES:<br>RY/BY# output or WSMS bit must be checked to<br>determine completion of an operation (erase,<br>erase suspend, or data program) before the<br>appropriate Status bit (ESS, ES or DWS) is<br>checked for success. |                                                                                                                                                                                           |                                                                                                                                                                              |                                                                                                                        |  |  |
| 0 =<br>CSR.5 = EF<br>1 =<br>0 =                                                                           | = Erase In Pro<br>RASE STATU<br>= Error In Blo<br>= Successful            | ogress/Compl<br>S<br>ck Erasure<br>Block Erase | eted     | If DWS and ES are set to "1" during an erase<br>attempt, an improper command sequence was<br>entered. Clear the CSR and attempt the                                                                                        |                                                                                                                                                                                           |                                                                                                                                                                              |                                                                                                                        |  |  |
| operation again.<br>CSR.4 = DATA-WRITE STATUS<br>1 = Error in Data Program<br>0 = Data Program Successful |                                                                           |                                                |          |                                                                                                                                                                                                                            |                                                                                                                                                                                           |                                                                                                                                                                              |                                                                                                                        |  |  |
| CSR.3 = V <sub>F</sub><br>1 =<br>0 =                                                                      | <sub>PP</sub> STATUS<br>= V <sub>PP</sub> Error D<br>= V <sub>PP</sub> OK | etect, Operati                                 | on Abort | The VPPS I<br>provide con<br>WSM intern<br>Program or<br>been entere<br>not been sw<br>report accu<br>and V <sub>PPH1</sub> (I<br>V <sub>PPH2</sub> (min)                                                                  | bit, unlike an <i>i</i><br>tinuous indica<br>ogates V <sub>PP</sub> 's I<br>Erase comma<br>ed, and inform<br>vitched on. VF<br>rate feedback<br>min), between<br>and above V <sub>F</sub> | A/D converter<br>ation of V <sub>PP</sub> le<br>level only afte<br>and sequence<br>is the system<br>PPS is not gua<br>between V <sub>PP</sub><br>in V <sub>PPH1</sub> (max): | , does not<br>vel. The<br>r the Data<br>is have<br>if V <sub>PP</sub> has<br>aranteed to<br><sub>LK</sub> (max)<br>and |  |  |
| CSR.2–0 = RESERVED FOR FUTURE ENHANCEMENTS                                                                |                                                                           |                                                |          |                                                                                                                                                                                                                            |                                                                                                                                                                                           |                                                                                                                                                                              |                                                                                                                        |  |  |

## 4.5 Global Status Register

| WSMS                                                                                                                      | OSS                                           | DOS                                       | R                | R                                                                                                                                                                                                                                               | R | R | R |  |  |
|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--|--|
| 7                                                                                                                         | 6                                             | 5                                         | 4                | 3                                                                                                                                                                                                                                               | 2 | 1 | 0 |  |  |
| GSR.7 = W<br>1 :<br>0 :                                                                                                   | RITE STATE<br>= Ready<br>= Busy               | MACHINE ST                                | TATUS            | NOTES:<br>RY/BY# output or WSMS bit must be checked to<br>determine completion of an operation (block lock,<br>suspend, Upload Status Bits, erase or data<br>program) before the appropriate Status bit (OSS<br>or DOS) is checked for success. |   |   |   |  |  |
| GSR.6 = OI<br>1 :<br>0 :                                                                                                  | PERATION S<br>= Operation S<br>= Operation ir | USPEND STA<br>Suspended<br>In Progress/Co | ATUS<br>Impleted |                                                                                                                                                                                                                                                 |   |   |   |  |  |
| GSR.5 = DEVICE OPERATION STATUS<br>1 = Operation Unsuccessful<br>0 = Operation Successful or Currently<br>Running         |                                               |                                           |                  |                                                                                                                                                                                                                                                 |   |   |   |  |  |
| GSR.4–0 = RESERVED FOR FUTURE ENHANCEMENTS<br>These bits are reserved for future use; mask them out when polling the GSR. |                                               |                                           |                  |                                                                                                                                                                                                                                                 |   |   |   |  |  |



### 4.6 Block Status Register

| BS                                                                                                                           | BLS                                                                                                     | BOS                             | R        | R                                                                                                                                                                                                                        | VPPS                                                                                                                                                             | VPPL                                                                                                                      | R                                                                       |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| 7                                                                                                                            | 6                                                                                                       | 5                               | 4        | 3                                                                                                                                                                                                                        | 2                                                                                                                                                                | 1                                                                                                                         | 0                                                                       |  |  |  |
| BSR.7 = BL<br>1 :<br>0 :                                                                                                     | -OCK STATU<br>= Ready<br>= Busy                                                                         | S                               |          | NOTES:<br>RY/BY# output or BS bit must be checked to<br>determine completion of an operation (block lock,<br>suspend, erase or data program) before the<br>appropriate Status bits (BOS, BLS) is checked<br>for success. |                                                                                                                                                                  |                                                                                                                           |                                                                         |  |  |  |
| BSR.6 = BL<br>1 :<br>0 :                                                                                                     | BSR.6 = BLOCK LOCK STATUS<br>1 = Block Unlocked for Program/Erase<br>0 = Block Locked for Program/Erase |                                 |          |                                                                                                                                                                                                                          |                                                                                                                                                                  |                                                                                                                           |                                                                         |  |  |  |
| BSR.5 = BLOCK OPERATION STATUS<br>1 = Operation Unsuccessful<br>0 = Operation Successful or<br>Currently Running             |                                                                                                         |                                 |          |                                                                                                                                                                                                                          |                                                                                                                                                                  |                                                                                                                           |                                                                         |  |  |  |
| BSR.2 = V <sub>F</sub><br>1 :<br>0 :                                                                                         | <sub>PP</sub> STATUS<br>= V <sub>PP</sub> Error D<br>= V <sub>PP</sub> OK                               | etect, Operati                  | on Abort |                                                                                                                                                                                                                          |                                                                                                                                                                  |                                                                                                                           |                                                                         |  |  |  |
| BSR.1 = V <sub>F</sub><br>1 :<br>0 :                                                                                         | <sub>PP</sub> LEVEL<br>= V <sub>PP</sub> Detecte<br>= V <sub>PP</sub> Detecte                           | ed at 5.0V ± 1<br>ed at 12.0V ± | 0%<br>5% | BSR.1 is no<br>feedback b<br>ranges. Pro<br>V <sub>PPLK</sub> (max)<br>V <sub>PPH1</sub> (max)<br>V <sub>PPH2</sub> (max)<br>not be atter<br>BSR.1 was                                                                   | ot guaranteed<br>etween the V <sub>P</sub><br>ograms and er<br>) and V <sub>PPH1</sub> (n<br>) and V <sub>PPH2</sub> (m<br>) produce spu<br>npted.<br>a RESERVEI | to report accu<br>ppH1 and VpPH<br>ases with VpF<br>nin), between<br>nin), and abov<br>rious results a<br>D bit on the 28 | urate<br><sub>2</sub> voltage<br>between<br>e<br>und should<br>BF016SA. |  |  |  |
| BSR.4,3,0 = RESERVED FOR FUTURE ENHANCEMENTS<br>These bits are reserved for future use; mask them out when polling the BSRs. |                                                                                                         |                                 |          |                                                                                                                                                                                                                          |                                                                                                                                                                  |                                                                                                                           |                                                                         |  |  |  |

#### 5.0 ELECTRICAL SPECIFICATIONS

#### 5.1 Absolute Maximum Ratings\*

| Temperature Under Bias | 0°C to +80°C   |
|------------------------|----------------|
| Storage Temperature    | 65°C to +125°C |

NOTICE: This is a production datasheet. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

#### V<sub>CC</sub> = 3.3V ± 0.3V Systems

| Sym              | Parameter                                                         | Notes | Min  | Max                         | Units | Test Conditions     |
|------------------|-------------------------------------------------------------------|-------|------|-----------------------------|-------|---------------------|
| TA               | Operating Temperature, Commercial                                 | 1     | 0    | 70                          | °C    | Ambient Temperature |
| $V_{CC}$         | $V_{CC}$ with Respect to GND                                      | 2     | -0.2 | 7.0                         | V     |                     |
| V <sub>PP</sub>  | $V_{PP}$ Supply Voltage with Respect to GND                       | 2,3   | -0.2 | 14.0                        | V     |                     |
| V                | Voltage on any Pin (except $V_{CC}, V_{PP}$ ) with Respect to GND | 2,5   | -0.5 | V <sub>CC</sub><br>+<br>0.5 | V     |                     |
| I                | Current into any Non-Supply Pin                                   | 5     |      | ± 30                        | mA    |                     |
| I <sub>OUT</sub> | Output Short Circuit Current                                      | 4     |      | 100                         | mA    |                     |

#### V<sub>CC</sub> = 5.0V ± 0.5V Systems

| Sym              | Parameter                                                         | Notes | Min  | Max  | Units | Test Conditions     |
|------------------|-------------------------------------------------------------------|-------|------|------|-------|---------------------|
| TA               | Operating Temperature, Commercial                                 | 1     | 0    | 70   | °C    | Ambient Temperature |
| $V_{CC}$         | V <sub>CC</sub> with Respect to GND                               | 2     | -0.2 | 7.0  | V     |                     |
| V <sub>PP</sub>  | $V_{\rm PP}$ Supply Voltage with Respect to GND                   | 2,3   | -0.2 | 14.0 | V     |                     |
| V                | Voltage on any Pin (except $V_{CC}, V_{PP}$ ) with Respect to GND | 2,5   | -2.0 | 7.0  | V     |                     |
| I                | Current into any Non-Supply Pin                                   | 5     |      | ± 30 | mA    |                     |
| I <sub>OUT</sub> | Output Short Circuit Current                                      | 4     |      | 100  | mA    |                     |

NOTES:

1. Operating temperature is for commercial product defined by this specification.

2. Minimum DC voltage is –0.5V on input/output pins. During transitions, this level may undershoot to –2.0V for periods <20 ns. Maximum DC voltage on input/output pins is  $V_{CC}$  + 0.5V which, during transitions, may overshoot to  $V_{CC}$  + 2.0V for periods <20 ns.

3. Maximum DC voltage on  $V_{\rm PP}$  may overshoot to +14.0V for periods <20 ns.

4. Output shorted for no more than one second. No more than one output shorted at a time.

5. This specification also applies to pins marked "NC."

#### 28F016XD FLASH MEMORY



### 5.2 Capacitance

### For a 3.3V ± 0.3V System:

| Sym               | Parameter                                                       | Notes | Тур | Max | Units | Test Conditions                           |
|-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|-------------------------------------------|
| C <sub>IN</sub>   | Capacitance Looking into an<br>Address/Control Pin              | 1     | 6   | 8   | pF    | $T_A = +25^{\circ}C, f = 1.0 \text{ MHz}$ |
| C <sub>OUT</sub>  | Capacitance Looking into an<br>Output Pin                       | 1     | 8   | 12  | pF    | T <sub>A</sub> = +25°C, f = 1.0 MHz       |
| C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1,2   |     | 50  | pF    |                                           |

#### For 5.0V ± 0.5V System:

| Sym               | Parameter                                                       | Notes | Тур | Мах | Units | Test Conditions                     |
|-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|-------------------------------------|
| C <sub>IN</sub>   | Capacitance Looking into an<br>Address/Control Pin              | 1     | 6   | 8   | pF    | T <sub>A</sub> = +25°C, f = 1.0 MHz |
| C <sub>OUT</sub>  | Capacitance Looking into an<br>Output Pin                       | 1     | 8   | 12  | pF    | T <sub>A</sub> = +25°C, f = 1.0 MHz |
| C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1,2   |     | 100 | pF    |                                     |

NOTE:

1. Sampled, not 100% tested.

2. To obtain iBIS models for the 28F016XD, please contact your local Intel/Distribution Sales Office.

### 5.3 Transient Input/Output Reference Waveforms







Figure 6. Transient Input/Output Reference Waveform for  $V_{CC} = 3.3V \pm 0.3V^{(2)}$ 

#### NOTES:

- 1. Testing characteristics for 28F016XD-85.
- 2. Testing characteristics for 28F016XD-95.



### 5.4 DC Characteristics

 $V_{CC} = 3.3V \pm 0.3V$ ,  $T_A = 0^{\circ}C$  to +70°C 3/5# = Pin Set High for 3.3V Operations

| Sym               | Parameter                                              | Notes | Min | Тур | Max  | Unit | Test Condition                                                                                                                                                                        |
|-------------------|--------------------------------------------------------|-------|-----|-----|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>CC</sub> 1 | V <sub>CC</sub> Word Read<br>Current                   | 1,4,5 |     | 50  | 70   | mA   | $V_{CC} = V_{CC} Max$<br>RAS#, CAS# = V <sub>IL</sub><br>RAS#, CAS#, Addr. Cycling @<br>$t_{RC}$ = min<br>$I_{OUT}$ = 0 mA<br>Inputs = TTL or CMOS                                    |
| I <sub>CC</sub> 2 | V <sub>CC</sub> Standby Current                        | 1,5   |     | 1   | 4    | mA   | $V_{CC} = V_{CC}$ Max<br>RAS#, CAS#, RP# = $V_{IH}$<br>WP#, 3/5# = $V_{IL}$ or $V_{IH}$                                                                                               |
| I <sub>CC</sub> 3 | V <sub>CC</sub> RAS#-Only<br>Refresh Current           | 1,5   |     | 50  | 80   | mA   | $V_{CC} = V_{CC} Max$ $CAS\# = V_{IH}$ $RAS\# = V_{IL}$ $RAS\#, Addr. Cycling @$ $t_{RC} = min$ $Inputs = TTL or CMOS$                                                                |
| I <sub>CC</sub> 4 | V <sub>CC</sub> Fast Page Mode<br>Word Read Current    | 1,4,5 |     | 40  | 70   | mA   | $V_{CC} = V_{CC} Max$ RAS#, CAS# = V <sub>IL</sub> CAS#, Addr. Cycling @ $t_{PC} = min$ $I_{OUT} = 0 mA$ Inputs = V <sub>IL</sub> or V <sub>IH</sub>                                  |
| I <sub>CC</sub> 5 | V <sub>CC</sub> Standby Current                        | 1,5   |     | 70  | 130  | μA   | $V_{CC} = V_{CC} Max$<br>RAS# CAS# RP# = V <sub>CC</sub> ± 0.2V<br>WP#, 3/5# = V <sub>CC</sub> ± 0.2V or<br>GND ± 0.2V                                                                |
| I <sub>CC</sub> 6 | V <sub>CC</sub> CAS#-before-<br>RAS# Refresh Current   | 1,5   |     | 40  | 15   | mA   | $V_{CC} = V_{CC} Max$<br>CAS#, RAS# = $V_{IL}$<br>CAS#, RAS#, Addr. Cycling @<br>$t_{RC}$ = min<br>Inputs = TTL or CMOS                                                               |
| I <sub>CC</sub> 7 | V <sub>CC</sub> Standby Current<br>(Self Refresh Mode) | 1,5   |     | 40  | 10   | mA   | $\begin{split} V_{CC} &= V_{CC} \text{ Max} \\ \text{RAS#, CAS#} &= V_{\text{IL}} \\ I_{OUT} &= 0 \text{ mA} \\ \text{Inputs} &= V_{\text{IL}} \text{ or } V_{\text{IH}} \end{split}$ |
| ILI               | Input Load Current                                     | 1     |     |     | ± 1  | μA   | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} \text{ or GND}$                                                                                                                             |
| I <sub>LO</sub>   | Output Leakage<br>Current                              | 1     |     |     | ± 10 | μA   | $V_{CC} = V_{CC} Max$<br>$V_{OUT} = V_{CC} or GND$                                                                                                                                    |
| I <sub>CCD</sub>  | V <sub>CC</sub> Deep Power-<br>Down Current            | 1     |     | 2   | 10   | μA   | RP# = GND ± 0.2V                                                                                                                                                                      |

# **5.4 DC Characteristics** (Continued) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0^{\circ}C$ to +70°C 3/5# = Pin Set High for 3.3V Operations

| Sym                | Parameter                                           | Notes | Min                      | Тур  | Max                   | Unit | Test Condition                                          |
|--------------------|-----------------------------------------------------|-------|--------------------------|------|-----------------------|------|---------------------------------------------------------|
| I <sub>CCW</sub>   | V <sub>CC</sub> Word Program<br>Current             | 1,6   |                          | 8    | 12                    | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Program in Progress     |
|                    |                                                     |       |                          | 8    | 17                    | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Program in Progress     |
| I <sub>CCE</sub>   | V <sub>CC</sub> Block Erase<br>Current              | 1,6   |                          | 6    | 12                    | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress |
|                    |                                                     |       |                          | 9    | 17                    | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress |
| I <sub>CCES</sub>  | V <sub>CC</sub> Erase Suspend<br>Current            | 1,2   |                          | 1    | 4                     | mA   | RAS#, CAS# = V <sub>IH</sub><br>Block Erase Suspended   |
| I <sub>PPS</sub>   | V <sub>PP</sub> Standby/Read                        | 1     |                          | ± 1  | ± 10                  | μA   | $V_{PP} \le V_{CC}$                                     |
|                    | Current                                             |       |                          | 30   | 200                   | μA   | $V_{PP} > V_{CC}$                                       |
| I <sub>PPD</sub>   | V <sub>PP</sub> Deep Power-<br>Down Current         | 1     |                          | 0.2  | 5                     | μA   | $RP# = GND \pm 0.2V$                                    |
| I <sub>PPW</sub>   | V <sub>PP</sub> Word Program<br>Current             | 1,6   |                          | 10   | 15                    | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Program in Progress     |
|                    |                                                     |       |                          | 15   | 25                    | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Program in Progress     |
| I <sub>PPE</sub>   | V <sub>PP</sub> Block Erase<br>Current              | 1,6   |                          | 4    | 10                    | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress |
|                    |                                                     |       |                          | 14   | 20                    | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress |
| I <sub>PPES</sub>  | V <sub>PP</sub> Erase Suspend<br>Current            | 1     |                          | 30   | 200                   | μA   | Block Erase Suspended                                   |
| VIL                | Input Low Voltage                                   | 6     | -0.3                     |      | 0.8                   | V    |                                                         |
| V <sub>IH</sub>    | Input High Voltage                                  | 6     | 2.0                      |      | V <sub>CC</sub> + 0.3 | V    |                                                         |
| V <sub>OL</sub>    | Output Low Voltage                                  | 6     |                          |      | 0.4                   | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OL} = 4.0$ mA              |
| V <sub>OH1</sub>   | Output High Voltage                                 | 6     | 2.4                      |      |                       | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OH} = -2.0$ mA             |
| V <sub>OH2</sub>   |                                                     | 6     | V <sub>CC</sub> -<br>0.2 |      |                       | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OH} = -100 \ \mu A$        |
| V <sub>PPLK</sub>  | V <sub>PP</sub> Erase/Program<br>Lock Voltage       | 3,6   | 0.0                      |      | 1.5                   | V    |                                                         |
| V <sub>PPH</sub> 1 | V <sub>PP</sub> during Program/<br>Erase Operations | 3     | 4.5                      | 5.0  | 5.5                   | V    |                                                         |
| V <sub>PPH</sub> 2 | V <sub>PP</sub> during Program/<br>Erase Operations | 3     | 11.4                     | 12.0 | 12.6                  | V    |                                                         |
| V <sub>LKO</sub>   | V <sub>CC</sub> Erase/Program<br>Lock Voltage       |       | 2.0                      |      |                       | V    |                                                         |

#### 28F016XD FLASH MEMORY



#### NOTES:

- 1. All currents are in RMS unless otherwise noted. Typical values at  $V_{CC}$  = 3.3V,  $V_{PP}$  = 12.0V or 5.0V, T = +25°C.
- I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erasesuspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CC1</sub>/I<sub>CC4</sub>.
- Block erases, word programs and lock block operations are inhibited when V<sub>PP</sub> = V<sub>PPLK</sub> and not guaranteed in the ranges between V<sub>PPLK(max</sub>) and V<sub>PPH1(min</sub>), between V<sub>PPH1(max</sub>) and V<sub>PPH2(min</sub>), and above V<sub>PPH2(max</sub>).
- 4. Automatic Power Saving (APS) reduces  $I_{CC1}$  and  $I_{CC4}$  to 3.0 mA typical in static operation.
- 5. CMOS inputs are either V\_{CC}  $\pm$  0.2V or GND  $\pm$  0.2V. TTL inputs are either V\_IL or V\_IH.
- 6. Sampled, but not 100% tested. Guaranteed by design.

5.5 DC Characteristics  $V_{CC} = 5.0V \pm 0.5V$ ,  $T_A = 0^{\circ}C$  to +70°C 3/5# = Pin Set Low for 5.0V Operations

| Sym               | Parameter                                              | Notes | Min | Тур | Max  | Unit | Test Condition                                                                                                                                       |
|-------------------|--------------------------------------------------------|-------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>CC</sub> 1 | V <sub>CC</sub> Word Read<br>Current                   | 1,4,5 |     | 90  | 120  | mA   | $V_{CC} = V_{CC} Max$<br>RAS#, CAS# = V <sub>IL</sub><br>RAS#, CAS#, Addr. Cycling @<br>$t_{RC}$ = min<br>$I_{OUT}$ = 0 mA<br>Inputs = TTL or CMOS   |
| I <sub>CC</sub> 2 | V <sub>CC</sub> Standby Current                        | 1,5   |     | 2   | 4    | mA   | $V_{CC} = V_{CC}$ Max<br>RAS#, CAS#, RP# = $V_{IH}$<br>WP#, 3/5# = $V_{IL}$ or $V_{IH}$                                                              |
| I <sub>CC</sub> 3 | V <sub>CC</sub> RAS#-Only<br>Refresh Current           | 1,5   |     | 90  | 145  | mA   | $V_{CC} = V_{CC} Max$ $CAS# = V_{IH}$ $RAS# = V_{IL}$ $RAS#, Addr. Cycling @$ $t_{RC} = min$ $Inputs = TTL or CMOS$                                  |
| I <sub>CC</sub> 4 | V <sub>CC</sub> Fast Page Mode<br>Word Read Current    | 1,4,5 |     | 80  | 130  | mA   | $V_{CC} = V_{CC} Max$ RAS#, CAS# = V <sub>IL</sub> CAS#, Addr. Cycling @ $t_{PC} = min$ $I_{OUT} = 0 mA$ Inputs = V <sub>IL</sub> or V <sub>IH</sub> |
| I <sub>CC</sub> 5 | V <sub>CC</sub> Standby Current                        | 1,5   |     | 70  | 130  | μA   | $V_{CC} = V_{CC} Max$<br>RAS#,CAS#,RP# = $V_{CC} \pm 0.2V$<br>WP#, 3/5# = $V_{CC} \pm 0.2V$ or<br>GND ± 0.2V                                         |
| I <sub>CC</sub> 6 | V <sub>CC</sub> CAS#-before-<br>RAS# Refresh Current   | 1,5   |     | 50  | 15   | mA   | $V_{CC} = V_{CC} Max$<br>CAS#, RAS# = $V_{IL}$<br>CAS#, RAS#, Addr. Cycling @<br>$t_{RC}$ = min<br>Inputs = TTL or CMOS                              |
| I <sub>CC</sub> 7 | V <sub>CC</sub> Standby Current<br>(Self Refresh Mode) | 1,5   |     | 50  | 10   | mA   | $V_{CC} = V_{CC} Max$<br>RAS#, CAS# = $V_{IL}$<br>$I_{OUT} = 0 mA$<br>Inputs = $V_{IL}$ or $V_{IH}$                                                  |
| ILI               | Input Load Current                                     | 1     |     |     | ± 1  | μA   | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} \text{ or GND}$                                                                                            |
| I <sub>LO</sub>   | Output Leakage<br>Current                              | 1     |     |     | ± 10 | μA   | $V_{CC} = V_{CC} Max$<br>$V_{OUT} = V_{CC} or GND$                                                                                                   |
| I <sub>CCD</sub>  | V <sub>CC</sub> Deep Power-Down<br>Current             | 1     |     | 2   | 10   | μA   | RP# = GND ± 0.2V                                                                                                                                     |

# **5.5 DC Characteristics** (Continued) $V_{CC} = 5.0V \pm 0.5V$ , $T_A = 0^{\circ}C$ to +70°C 3/5# = Pin Set Low for 5.0V Operations

| Sym                | Parameter                                          | Notes | Min                      | Тур  | Max                      | Unit | Test Condition                                           |
|--------------------|----------------------------------------------------|-------|--------------------------|------|--------------------------|------|----------------------------------------------------------|
| I <sub>CCW</sub>   | V <sub>CC</sub> Word Program<br>Current            | 1,6   |                          | 25   | 35                       | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Word Program in Progress |
|                    |                                                    |       |                          | 25   | 40                       | mA   | $V_{PP} = 5.0V \pm 10\%$<br>Word Program in Progress     |
| I <sub>CCE</sub>   | V <sub>CC</sub> Block Erase Current                | 1,6   |                          | 18   | 25                       | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress  |
|                    |                                                    |       |                          | 20   | 30                       | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress  |
| I <sub>CCES</sub>  | V <sub>CC</sub> Erase Suspend<br>Current           | 1,2   |                          | 2    | 4                        | mA   | RAS#, CAS# = V <sub>IH</sub><br>Block Erase Suspended    |
| $I_{PPS}$          | V <sub>PP</sub> Standby/Read                       | 1     |                          | ± 1  | ± 10                     | μA   | $V_{PP} \leq V_{CC}$                                     |
|                    | Current                                            |       |                          | 30   | 200                      | μA   | $V_{PP} > V_{CC}$                                        |
| I <sub>PPD</sub>   | V <sub>PP</sub> Deep Power-Down<br>Current         | 1     |                          | 0.2  | 5                        | μA   | RP# = GND ± 0.2V                                         |
| I <sub>PPW</sub>   | V <sub>PP</sub> Word Program<br>Current            | 1,6   |                          | 7    | 12                       | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Word Program in Progress |
|                    |                                                    |       |                          | 17   | 22                       | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Word Program in Progress |
| I <sub>PPE</sub>   | V <sub>PP</sub> Block Erase Current                | 1,6   |                          | 5    | 10                       | mA   | V <sub>PP</sub> = 12.0V ± 5%<br>Block Erase in Progress  |
|                    |                                                    |       |                          | 16   | 20                       | mA   | V <sub>PP</sub> = 5.0V ± 10%<br>Block Erase in Progress  |
| I <sub>PPES</sub>  | V <sub>PP</sub> Erase Susp.Current                 | 1     |                          | 30   | 200                      | μA   | Block Erase Suspended                                    |
| V <sub>IL</sub>    | Input Low Voltage                                  | 6     | -0.5                     |      | 0.8                      | V    |                                                          |
| V <sub>IH</sub>    | Input High Voltage                                 | 6     | 2.0                      |      | V <sub>CC</sub> +<br>0.5 | V    |                                                          |
| V <sub>OL</sub>    | Output Low Voltage                                 | 6     |                          |      | 0.45                     | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OL} = 5.8$ mA               |
| V <sub>OH1</sub>   | Output High Voltage                                | 6     | 0.85<br>V <sub>CC</sub>  |      |                          | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OH} = -2.5$ mA              |
| V <sub>OH2</sub>   |                                                    | 6     | V <sub>CC</sub> -<br>0.4 |      |                          | V    | $V_{CC} = V_{CC}$ Min<br>$I_{OH} = -100 \ \mu A$         |
| V <sub>PPLK</sub>  | V <sub>PP</sub> Erase/Program Lock<br>Voltage      | 3,6   | 0.0                      |      | 1.5                      | V    |                                                          |
| V <sub>PPH</sub> 1 | V <sub>PP</sub> during Program/Erase<br>Operations | 3     | 4.5                      | 5.0  | 5.5                      | V    |                                                          |
| V <sub>PPH</sub> 2 | V <sub>PP</sub> during Program/Erase<br>Operations | 3     | 11.4                     | 12.0 | 12.6                     | V    |                                                          |
| V <sub>LKO</sub>   | V <sub>CC</sub> Erase/Program Lock<br>Voltage      |       | 2.0                      |      |                          | V    |                                                          |

#### NOTES:

- 1. All currents are in RMS unless otherwise noted. Typical values at  $V_{CC} = 5.0V$ ,  $V_{PP} = 12.0V$  or 5.0V,  $T = +25^{\circ}C$ . These currents are specified for a CMOS rise/fall time (10% to 90%) of <5 ns and a TTL rise/fall time of <10 ns.
- 2. ICCES is specified with the device de-selected. If the device is read while in EraseSuspend mode, current draw is the sum of ICCES and ICC1/ICC4.
- 3. Block erases, word programs and lock block operations are inhibited when  $V_{PP} = V_{PPLK}$  and not guaranteed in the ranges between  $V_{PPLK(max)}$  and  $V_{PPH1(min)}$ , between  $V_{PPH2(max)}$  and  $V_{PPH2(max)}$ .
- 4. Automatic Power Saving (APS) reduces  $I_{CC1}$  and  $I_{CC4}$  to 1 mA typical in static operation.
- 5. CMOS inputs are either V<sub>CC</sub>  $\pm$  0.2V or GND  $\pm$  0.2V. TTL inputs are either V<sub>IL</sub> or V<sub>IH</sub>.
- 6. Sampled, not 100% tested. Guaranteed by design.



# 5.6 AC Characteristics(11) $V_{CC} = 3.3V \pm 0.3V$ , $T_A = 0^{\circ}C$ to +70°C

### Read, Program, Read-Modify-Program and Refresh Cycles (Common Parameters)

|                  | Versions                                    |       | 28F016XD-95 |     |    |
|------------------|---------------------------------------------|-------|-------------|-----|----|
| Sym              | Parameter                                   | Notes | Min         | Max |    |
| t <sub>RP</sub>  | RAS# precharge time                         |       | 10          |     | ns |
| t <sub>CP</sub>  | CAS# precharge time                         |       | 15          |     | ns |
| t <sub>ASR</sub> | Row address set-up time                     | 9     | 0           |     | ns |
| t <sub>RAH</sub> | Row address hold time                       | 9     | 15          |     | ns |
| tASC             | Column address set-up time                  | 9     | 0           |     | ns |
| tCAH             | Column address hold time                    | 9     | 20          |     | ns |
| t <sub>AR</sub>  | Column address hold time referenced to RAS# | 3,9   | 35          |     | ns |
| t <sub>RAD</sub> | RAS# to column address delay time           | 8,9   | 15          | 15  | ns |
| t <sub>CRP</sub> | CAS# to RAS# precharge time                 |       | 10          |     | ns |
| t <sub>OED</sub> | OE# to data delay                           | 10    | 30          |     | ns |
| t <sub>DZO</sub> | OE# delay time from data-in                 | 10    | 0           |     | ns |
| t <sub>DZC</sub> | CAS# delay time from data-in                | 10    | 0           |     | ns |
| tT               | Transition time (rise and fall)             | 10    | 2           | 4   | ns |

#### **Read Cycle**

|                     | Versions                        | 28F016 | Units |     |    |
|---------------------|---------------------------------|--------|-------|-----|----|
| Sym                 | Parameter                       | Notes  | Min   | Max |    |
| t <sub>RC(R)</sub>  | Random read cycle time          |        | 105   |     | ns |
| t <sub>RAS(R)</sub> | RAS# pulse width (reads)        |        | 95    | 8   | ns |
| t <sub>CAS(R)</sub> | CAS# pulse width (reads)        |        | 45    | 8   | ns |
| t <sub>RCD(R)</sub> | RAS# to CAS# delay time (reads) | 1      | 15    | 50  | ns |
| t <sub>RSH(R)</sub> | RAS# hold time (reads)          |        | 30    |     | ns |
| t <sub>CSH(R)</sub> | CAS# hold time (reads)          |        | 95    |     | ns |
| t <sub>RAC</sub>    | Access time from RAS#           | 1,8    |       | 95  | ns |
| tCAC                | Access time from CAS#           | 1,2    |       | 40  | ns |
| t <sub>AA</sub>     | Access time from column address | 8      |       | 75  | ns |
| t <sub>OEA</sub>    | OE# access time                 |        |       | 40  | ns |

#### Read Cycle (Continued)

|                  | Versions                                   |       | 28F01 | 6XD-95 | Units |
|------------------|--------------------------------------------|-------|-------|--------|-------|
| Sym              | Parameter                                  | Notes | Min   | Max    |       |
| t <sub>ROH</sub> | RAS# hold time referenced to OE#           |       | 40    |        | ns    |
| t <sub>RCS</sub> | Read command setup time                    |       | 5     |        | ns    |
| t <sub>RCH</sub> | Read command hold time referenced to CAS#  | 6,10  | 0     |        | ns    |
| t <sub>RRH</sub> | Read command hold time referenced to RAS#  | 6,10  | 0     |        | ns    |
| t <sub>RAL</sub> | Column address to RAS# lead time           | 9     | 15    |        | ns    |
| t <sub>CAL</sub> | Column address to CAS# lead time           | 9     | 75    |        | ns    |
| t <sub>CLZ</sub> | CAS# to output in Low-Z                    |       | 0     |        | ns    |
| t <sub>OH</sub>  | Output data hold time                      |       | 0     |        | ns    |
| t <sub>OHO</sub> | Output data hold time from OE#             |       | 0     |        | ns    |
| t <sub>OFF</sub> | Output buffer turn-off delay               | 4     |       | 30     | ns    |
| t <sub>OEZ</sub> | Output buffer turn off delay time from OE# |       |       | 30     | ns    |
| t <sub>CDD</sub> | CAS# to data-in delay time                 |       | 30    |        | ns    |

#### Write Cycle

| Versions            |                                            | 28F016XD-95 |     | Units |    |
|---------------------|--------------------------------------------|-------------|-----|-------|----|
| Sym                 | Parameter                                  | Notes       | Min | Max   |    |
| t <sub>RC(W)</sub>  | Random write cycle time                    |             | 90  |       | ns |
| t <sub>RAS(W)</sub> | RAS# pulse width (writes)                  |             | 80  | ∞     | ns |
| t <sub>CAS(W)</sub> | CAS# pulse width (writes)                  |             | 65  | ∞     | ns |
| t <sub>RCD(W)</sub> | RAS# to CAS# delay time (writes)           | 1           | 15  | 15    | ns |
| t <sub>RSH(W)</sub> | RAS# hold time (writes)                    |             | 65  |       | ns |
| t <sub>CSH(W)</sub> | CAS# hold time (writes)                    |             | 80  |       | ns |
| t <sub>WCS</sub>    | Write command set-up time                  | 5           | 0   |       | ns |
| t <sub>WCH</sub>    | Write command hold time                    |             | 15  |       | ns |
| t <sub>WCR</sub>    | Write command hold time referenced to RAS# | 3           | 30  |       | ns |
| t <sub>WP</sub>     | Write command pulse width                  |             | 15  |       | ns |
| t <sub>RWL</sub>    | Write command to RAS# lead time            |             | 65  |       | ns |
| t <sub>CWL</sub>    | Write command to CAS# lead time            |             | 65  |       | ns |
| t <sub>DS</sub>     | Data-in set-up time                        | 7,9         | 0   |       | ns |
| t <sub>DH</sub>     | Data-in hold time                          | 7,9         | 15  |       | ns |
| t <sub>DHR</sub>    | Data-in hold time referenced to RAS#       | 3,9         | 30  |       | ns |

#### 28F016XD FLASH MEMORY



#### Read-Modify-Write Cycle

| Versions         |                                  | 28F016XD-95 |     | Units |    |
|------------------|----------------------------------|-------------|-----|-------|----|
| Sym              | Parameter                        | Notes       | Min | Max   |    |
| t <sub>RWC</sub> | Read-modify-write cycle time     | 10          | 200 |       | ns |
| t <sub>RWD</sub> | RAS# to WE# delay time           | 5,10        | 125 |       | ns |
| t <sub>CWD</sub> | CAS# to WE# delay time           | 5,10        | 75  |       | ns |
| t <sub>AWD</sub> | Column address to WE# delay time | 5,9,10      | 105 |       | ns |
| t <sub>OEH</sub> | OE# command hold time            | 10          | 15  |       | ns |

### Fast Page Mode Cycle

| Versions             |                                             |       | 28F01 | Units |    |
|----------------------|---------------------------------------------|-------|-------|-------|----|
| Sym                  | Parameter                                   | Notes | Min   | Max   |    |
| t <sub>PC(R)</sub>   | Fast page mode cycle time (reads)           |       | 75    |       | ns |
| t <sub>PC(W)</sub>   | Fast page mode cycle time (writes)          |       | 80    |       | ns |
| t <sub>RASP(R)</sub> | RAS# pulse width (reads)                    |       | 95    | ~     | ns |
| t <sub>RASP(W)</sub> | RAS# pulse width (writes)                   |       | 80    | ∞     | ns |
| t <sub>CPA</sub>     | Access time from CAS# precharge             |       |       | 85    | ns |
| t <sub>CPW</sub>     | WE# delay time from CAS# precharge          | 10    | 0     |       | ns |
| t <sub>CPRH(R)</sub> | RAS# hold time from CAS# precharge (reads)  |       | 75    |       | ns |
| t <sub>CPRH(W)</sub> | RAS# hold time from CAS# precharge (writes) |       | 80    |       | ns |

#### Fast Page Mode Read-Modify-Write Cycle

| Versions          |                                             |       | 28F01 | 6XD-95 | Units |
|-------------------|---------------------------------------------|-------|-------|--------|-------|
| Sym               | Parameter                                   | Notes | Min   | Max    |       |
| t <sub>PRWC</sub> | Fast page mode read-modify-write cycle time | 10    | 170   |        | ns    |

### Refresh Cycle

| Versions          |                                             |       | 28F016XD-95 |     | Units |
|-------------------|---------------------------------------------|-------|-------------|-----|-------|
| Sym               | Parameter                                   | Notes | Min         | Max |       |
| t <sub>CSR</sub>  | CAS# set-up time (CAS#-before-RAS# refresh) | 10    | 10          |     | ns    |
| t <sub>CHR</sub>  | CAS# hold time (CAS#-before-RAS# refresh)   | 10    | 10          |     | ns    |
| t <sub>WRP</sub>  | WE# setup time (CAS#-before-RAS# refresh)   | 10    | 10          |     | ns    |
| t <sub>WRH</sub>  | WE# hold time (CAS#-before-RAS# refresh)    | 10    | 10          |     | ns    |
| t <sub>RPC</sub>  | RAS# precharge to CAS# hold time            | 10    | 10          |     | ns    |
| t <sub>RASS</sub> | RAS# pulse width (self-refresh mode)        | 10    | 0           |     | ns    |
| t <sub>RPS</sub>  | RAS# precharge time (self-refresh mode)     | 10    | 10          |     | ns    |
| t <sub>CPN</sub>  | CAS# precharge time (self-refresh mode)     | 10    | 10          |     | ns    |
| t <sub>CHS</sub>  | CAS# hold time (self-refresh mode)          | 10    | 0           |     | ns    |

### Refresh

| Versions         |                | 28F016XD-95 |     | Units |    |
|------------------|----------------|-------------|-----|-------|----|
| Sym              | Parameter      | Notes       | Min | Max   |    |
| t <sub>REF</sub> | Refresh period | 10          |     | 8     | ms |

#### Misc. Specifications

| Versions                                                 |       | 28F016XD-95 |     | Units |
|----------------------------------------------------------|-------|-------------|-----|-------|
| Parameter                                                | Notes | Min         | Max |       |
| RP# high to RAS# going low                               | 10    | 480         |     | ns    |
| RP# set-up to WE# going low                              | 10    | 480         |     | ns    |
| $V_{PP}$ set-up to CAS# high at end of write cycle       | 10    | 100         |     | ns    |
| WE# high to RY/BY# going low                             | 10    |             | 100 | ns    |
| RP# hold from valid status register data and RY/BY# high | 10    | 0           |     | ns    |
| VPP hold from valid status register data and RY/BY# high | 10    | 0           |     | ns    |

#### 28F016XD FLASH MEMORY



#### NOTES:

- 1. Operation within the t<sub>RCD(max)</sub> limit insures that t<sub>RAC(max)</sub> can be met. t<sub>RCD(max)</sub> is specified as a reference point.
- 2. Assumes that  $t_{RCD} \ge t_{RCD(max)}$ .
- 3.  $t_{AR}, t_{WCR}, t_{DHR}$  are referenced to  $t_{RAD(max)}$ .
- 4.  $t_{OFF(max)}$  defines the time at which the output achieves the open circuit condition and is not referenced to  $V_{OH}$  or  $V_{OL}$ .
- 5. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub> and t<sub>AWD</sub> are non restrictive operating parameters. They are included in the datasheet as electrical characteristics only. If t<sub>WCS</sub> ≥t<sub>WCS(min)</sub> the cycle is an early write cycle and the data output will remain high impedance for the duration of the cycle. If t<sub>CWD</sub> ≥t<sub>CWD(min)</sub>, t<sub>RWD</sub> ≥t<sub>RWD(min)</sub>, t<sub>AWD</sub> ≥t<sub>AWD(min)</sub>, then the cycle is a read-write cycle and the data output will contain the data read from the selected address. If neither of the above conditions are satisfied, the condition of the data out is indeterminate.
- 6. Either  $t_{RCH}$  or  $t_{RRH}$  must be satisfied for a read cycle.
- 7. These parameters are referenced to the CAS# leading edge in early write cycles and to the WE# leading edge in readwrite cycles.
- 8. Operation within the  $t_{RAD(max)}$  limit ensures that  $t_{RAC(max)}$  can be met,  $t_{RAD(max)}$  is specified as a reference point only. If  $t_{RAD}$  is greater than the specified  $t_{RAD(max)}$  limit, then the access time is controlled by  $t_{AA}$ .
- 9. Refer to command definition tables for valid address and data values.
- 10. Sampled, but not 100% tested. Guaranteed by design.
- 11. See AC Input/Output Reference Waveforms for timing measurements.



# 5.7 AC Characteristics(11) $V_{CC} = 5.0V \pm 0.5V$ , $T_A = 0^{\circ}C$ to +70°C

### Read, Write, Read-Modify-Write and Refresh Cycles (Common Parameters)

| Versions         |                                             |       | 28F016XD-85 |     | Units |
|------------------|---------------------------------------------|-------|-------------|-----|-------|
| Sym              | Parameter                                   | Notes | Min         | Мах |       |
| t <sub>RP</sub>  | RAS# precharge time                         |       | 10          |     | ns    |
| t <sub>CP</sub>  | CAS# precharge time                         |       | 15          |     | ns    |
| t <sub>ASR</sub> | Row address set-up time                     | 9     | 0           |     | ns    |
| t <sub>RAH</sub> | Row address hold time                       | 9     | 15          |     | ns    |
| t <sub>ASC</sub> | Column address set-up time                  | 9     | 0           |     | ns    |
| t <sub>CAH</sub> | Column address hold time                    | 9     | 20          |     | ns    |
| t <sub>AR</sub>  | Column address hold time referenced to RAS# | 3,9   | 35          |     | ns    |
| t <sub>RAD</sub> | RAS# to column address delay time           | 8,9   | 15          | 15  | ns    |
| t <sub>CRP</sub> | CAS# to RAS# precharge time                 |       | 10          |     | ns    |
| t <sub>OED</sub> | OE# to data delay                           | 10    | 30          |     | ns    |
| t <sub>DZO</sub> | OE# delay time from data-in                 | 10    | 0           |     | ns    |
| t <sub>DZC</sub> | CAS# delay time from data-in                | 10    | 0           |     | ns    |
| t <sub>T</sub>   | Transition time (rise and fall)             | 10    | 2           | 4   | ns    |

#### 28F016XD FLASH MEMORY

# intel®

#### Read Cycle

| Versions            |                                            |       | 28F016XD-85 |     | Units |
|---------------------|--------------------------------------------|-------|-------------|-----|-------|
| Sym                 | Parameter                                  | Notes | Min         | Max |       |
| t <sub>RC(R)</sub>  | Random read cycle time                     |       | 95          |     | ns    |
| t <sub>RAS(R)</sub> | RAS# pulse width (reads)                   |       | 85          | ∞   | ns    |
| t <sub>CAS(R)</sub> | CAS# pulse width (reads)                   |       | 35          | ∞   | ns    |
| t <sub>RCD(R)</sub> | RAS# to CAS# delay time (reads)            | 1     | 15          | 50  | ns    |
| t <sub>RSH(R)</sub> | RAS# hold time (reads)                     |       | 30          |     | ns    |
| t <sub>CSH(R)</sub> | CAS# hold time (reads)                     |       | 85          |     | ns    |
| t <sub>RAC</sub>    | Access time from RAS#                      | 1,8   |             | 85  | ns    |
| t <sub>CAC</sub>    | Access time from CAS#                      | 1,2   |             | 35  | ns    |
| t <sub>AA</sub>     | Access time from column address            | 8     |             | 65  | ns    |
| t <sub>OEA</sub>    | OE# access time                            |       |             | 35  | ns    |
| t <sub>ROH</sub>    | RAS# hold time referenced to OE#           |       | 35          |     | ns    |
| t <sub>RCS</sub>    | Read command setup time                    |       | 5           |     | ns    |
| t <sub>RCH</sub>    | Read command hold time referenced to CAS#  | 6,10  | 0           |     | ns    |
| t <sub>RRH</sub>    | Read command hold time referenced to RAS#  | 6,10  | 0           |     | ns    |
| t <sub>RAL</sub>    | Column address to RAS# lead time           | 9     | 15          |     | ns    |
| t <sub>CAL</sub>    | Column address to CAS# lead time           | 9     | 65          |     | ns    |
| t <sub>CLZ</sub>    | CAS# to output in Low-Z                    | 10    | 0           |     | ns    |
| t <sub>OH</sub>     | Output data hold time                      | 10    | 0           |     | ns    |
| t <sub>OHO</sub>    | Output data hold time from OE#             | 10    | 0           |     | ns    |
| t <sub>OFF</sub>    | Output buffer turn-off delay               | 4,10  |             | 30  | ns    |
| t <sub>OEZ</sub>    | Output buffer turn off delay time from OE# | 10    |             | 30  | ns    |
| t <sub>CDD</sub>    | CAS# to data-in delay time                 | 10    | 30          |     | ns    |

#### Write Cycle

| Versions            |                                            |       | 28F01 | 6XD-85                                  | Units |
|---------------------|--------------------------------------------|-------|-------|-----------------------------------------|-------|
| Sym                 | Parameter                                  | Notes | Min   | Max                                     |       |
| t <sub>RC(W)</sub>  | Random write cycle time                    |       | 75    |                                         | ns    |
| t <sub>RAS(W)</sub> | RAS# pulse width (writes)                  |       | 65    | ~                                       | ns    |
| t <sub>CAS(W)</sub> | CAS# pulse width (writes)                  |       | 50    | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~ | ns    |
| t <sub>RCD(W)</sub> | RAS# to CAS# delay time (writes)           | 1     | 15    | 15                                      | ns    |
| t <sub>RSH(W)</sub> | RAS# hold time (writes)                    |       | 50    |                                         | ns    |
| t <sub>CSH(W)</sub> | CAS# hold time (writes)                    |       | 65    |                                         | ns    |
| t <sub>WCS</sub>    | Write command set-up time                  | 5     | 0     |                                         | ns    |
| t <sub>WCH</sub>    | Write command hold time                    |       | 15    |                                         | ns    |
| t <sub>WCR</sub>    | Write command hold time referenced to RAS# | 3     | 30    |                                         | ns    |
| t <sub>WP</sub>     | Write command pulse width                  |       | 15    |                                         | ns    |
| t <sub>RWL</sub>    | Write command to RAS# lead time            |       | 50    |                                         | ns    |
| t <sub>CWL</sub>    | Write command to CAS# lead time            |       | 50    |                                         | ns    |
| t <sub>DS</sub>     | Data-in set-up time                        | 7,9   | 0     |                                         | ns    |
| t <sub>DH</sub>     | Data-in hold time                          | 7,9   | 15    |                                         | ns    |
| t <sub>DHR</sub>    | Data-in hold time referenced to RAS#       | 3,9   | 30    |                                         | ns    |

#### Read-Modify-Write Cycle

| Versions         |                                  | 28F016XD-85 |     | Units |    |
|------------------|----------------------------------|-------------|-----|-------|----|
| Sym              | Parameter                        | Notes       | Min | Max   |    |
| t <sub>RWC</sub> | Read-modify-write cycle time     | 10          | 175 |       | ns |
| t <sub>RWD</sub> | RAS# to WE# delay time           | 5,10        | 115 |       | ns |
| t <sub>CWD</sub> | CAS# to WE# delay time           | 5,10        | 65  |       | ns |
| t <sub>AWD</sub> | Column address to WE# delay time | 5,9,10      | 100 |       | ns |
| t <sub>OEH</sub> | OE# command hold time            | 10          | 15  |       | ns |

### Fast Page Mode Cycle

| Versions           |                                    | 28F016XD-85 |     | Units |    |
|--------------------|------------------------------------|-------------|-----|-------|----|
| Sym                | Parameter                          | Notes       | Min | Max   |    |
| t <sub>PC(R)</sub> | Fast page mode cycle time (reads)  |             | 65  |       | ns |
| t <sub>PC(W)</sub> | Fast page mode cycle time (writes) |             | 65  |       | ns |

#### 28F016XD FLASH MEMORY



#### Fast Page Mode Cycle Continued

|                      | Versions                                    |       |     | 28F016XD-85 |    |  |
|----------------------|---------------------------------------------|-------|-----|-------------|----|--|
| Sym                  | Parameter                                   | Notes | Min | Max         |    |  |
| t <sub>RASP(R)</sub> | RAS# pulse width (reads)                    |       | 85  | ∞           | ns |  |
| t <sub>RASP(W)</sub> | RAS# pulse width (writes)                   |       | 65  | ∞           | ns |  |
| t <sub>CPA</sub>     | Access time from CAS# precharge             |       |     | 70          | ns |  |
| t <sub>CPW</sub>     | WE# delay time from CAS# precharge          | 10    | 0   |             | ns |  |
| t <sub>CPRH(R)</sub> | RAS# hold time from CAS# precharge (reads)  |       | 65  |             | ns |  |
| t <sub>CPRH(W)</sub> | RAS# hold time from CAS# precharge (writes) |       | 65  |             | ns |  |

#### Fast Page Mode Read-Modify-Write Cycle

| Versions          |                                             |       | 28F016XD-85 |     | Units |
|-------------------|---------------------------------------------|-------|-------------|-----|-------|
| Sym               | Parameter                                   | Notes | Min         | Max |       |
| t <sub>PRWC</sub> | Fast page mode read-modify-write cycle time | 10    | 145         |     | ns    |

### Refresh Cycle

|                   | Versions                                    | 28F01 | 6XD-85 | Units |    |
|-------------------|---------------------------------------------|-------|--------|-------|----|
| Sym               | Parameter                                   | Notes | Min    | Max   |    |
| t <sub>CSR</sub>  | CAS# set-up time (CAS#-before-RAS# refresh) | 10    | 10     |       | ns |
| t <sub>CHR</sub>  | CAS# hold time (CAS#-before-RAS# refresh)   | 10    | 10     |       | ns |
| t <sub>WRP</sub>  | WE# setup time (CAS#-before-RAS# refresh)   | 10    | 10     |       | ns |
| t <sub>WRH</sub>  | WE# hold time (CAS#-before-RAS# refresh)    | 10    | 10     |       | ns |
| t <sub>RPC</sub>  | RAS# precharge to CAS# hold time            | 10    | 10     |       | ns |
| t <sub>RASS</sub> | RAS# pulse width (self-refresh mode)        | 10    | 0      |       | ns |
| t <sub>RPS</sub>  | RAS# precharge time (self-refresh mode)     | 10    | 10     |       | ns |
| t <sub>CPN</sub>  | CAS# precharge time (self-refresh mode)     | 10    | 10     |       | ns |
| t <sub>CHS</sub>  | CAS# hold time (self-refresh mode)          | 10    | 0      |       | ns |

#### Refresh

| Versions         |                |       | sions 28F016XD-85 |     |    |
|------------------|----------------|-------|-------------------|-----|----|
| Sym              | Parameter      | Notes | Min               | Max |    |
| t <sub>REF</sub> | Refresh period | 10    |                   | ∞   | ms |

#### **Misc. Specifications**

| Versions                                                             |       |     | 28F016XD-85 |    |
|----------------------------------------------------------------------|-------|-----|-------------|----|
| Parameter                                                            | Notes | Min | Max         |    |
| RP# high to RAS# going low                                           | 10    | 300 |             | ns |
| RP# set-up to WE# going low                                          | 10    | 300 |             | ns |
| V <sub>PP</sub> set-up to CAS# high at end of write cycle            | 10    | 100 |             | ns |
| WE# high to RY/BY# going low                                         | 10    |     | 100         | ns |
| RP# hold from valid status register data and RY/BY# high             | 10    | 0   |             | ns |
| V <sub>PP</sub> hold from valid status register data and RY/BY# high | 10    | 0   |             | ns |

#### NOTES:

- 1. Operation within the  $t_{RCD(max)}$  limit insures that  $t_{RAC(max)}$  can be met.  $t_{RCD(max)}$  is specified as a reference point.
- 2. Assumes that  $t_{RCD} \ge t_{RCD(max)}$ .
- 3. t<sub>AR</sub>, t<sub>WCR</sub>, t<sub>DHR</sub> are referenced to t<sub>RAD(max)</sub>.
- 4.  $t_{OFF(max)}$  defines the time at which the output achieves the open circuit condition and is not referenced to  $V_{OL}$  or  $V_{OL}$ .
- 5. t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub> and t<sub>AWD</sub> are non restrictive operating parameters. They are included in the datasheet as electrical characteristics only. If t<sub>WCS</sub>≥t<sub>WCS(min)</sub> the cycle is an early write cycle and the data output will remain high impedance for the duration of the cycle. If t<sub>CWD</sub>≥t<sub>CWD(min)</sub>, t<sub>RWD</sub>≥t<sub>RWD(min)</sub>, t<sub>AWD</sub>≥t<sub>AWD(min)</sub>, then the cycle is a read-write cycle and the data output will contain the data read from the selected address. If neither of the above conditions are satisfied, the condition of the data out is indeterminate.
- 6. Either  $t_{RCH}$  or  $t_{RRH}$  must be satisfied for a read cycle.
- 7. These parameters are referenced to the CAS# leading edge in early write cycles and to the WE# leading edge in readwrite cycles.
- Operation within the t<sub>RAD(max)</sub> limit ensures that t<sub>RAC(max)</sub> can be met, t<sub>RAD(max)</sub> is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD(max)</sub> limit, then the access time is controlled by t<sub>AA</sub>.
- 9. Refer to command definition tables for valid address and data values.
- 10. Sampled, but not 100% tested. Guaranteed by design.
- 11. See AC Input/Output Reference Waveforms for timing measurements.



#### 5.8 AC Waveforms



Figure 7. AC Waveforms for Read Operations



Figure 8. AC Waveforms for Early Write Operations





Figure 9. AC Waveforms for Delayed Write Operations



Figure 10. AC Waveforms for Read-Modify-Write Operations

intel®



Figure 11. AC Waveforms for Fast Page Mode Read Operations



Figure 12. AC Waveforms for Fast Page Mode Early Write Operations





Figure 13. AC Waveforms for Fast Page Mode Delayed Write Operations



Figure 14. AC Waveforms for Fast Page Mode Read-Modify-Write Operations





Figure 15. AC Waveforms for RAS#-Only Refresh Operations



Figure 16. AC Waveforms for CAS#-before-RAS# Refresh Operations





Figure 17. AC Waveforms for Hidden Refresh Operations



Figure 18. AC Waveforms for Self-Refresh Operations



### 5.9 Power-Up and Reset Timings



Figure 19. V<sub>CC</sub> Power-Up and RP# Reset Waveforms

| Symbol                                                      | Parameter                                                                                | Notes | Min | Max | Units |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-----|-----|-------|
| t <sub>PLYL</sub>                                           | RP# Low to 3/5# Low (High)                                                               |       | 0   |     | μs    |
| <sup>ч</sup> РLҮН<br>t <sub>YLPH</sub><br>t <sub>YHPH</sub> | 3/5# Low (High) to RP# High                                                              |       | 0   |     | μs    |
| t <sub>PL5V</sub><br>t <sub>PL3V</sub>                      | RP# Low to $V_{CC}$ at 4.5V (Minimum)<br>RP# Low to $V_{CC}$ at 3.0V (Min) or 3.6V (Max) | 2     | 0   |     | μs    |

#### NOTES:

For Read Timings following Reset, see sections 5.6 and 5.7.

1. The  $t_{YLPH}$  and/or  $t_{YHPH}$  times must be strictly followed to guarantee all other read and write specifications for the 28F016XD

2. The power supply may start to switch concurrently with RP# going low.

### 5.10 Erase and Word Program Performance<sup>(3,4)</sup>

 $V_{CC} = 3.3V \pm 0.3V$ ,  $V_{PP} = 5.0V \pm 0.5V$ ,  $T_A = 0^{\circ}C$  to +70°C

| Symbol              | Parameter                          | Notes | Min | Typ <sup>(1)</sup> | Max  | Units |
|---------------------|------------------------------------|-------|-----|--------------------|------|-------|
| t <sub>WHRH</sub> 1 | Word Program Time                  | 2,5   | TBD | 35.0               | TBD  | μs    |
| t <sub>WHRH</sub> 3 | Block Program Time                 |       | TBD | 1.2                | TBD  | sec   |
| Block Erase Time    |                                    | 2,5   | TBD | 1.4                | TBD  | sec   |
|                     | Erase Suspend Latency Time to Read |       | 1.0 | 12.0               | 75.0 | μs    |

 $V_{CC} = 3.3V \pm 0.3V$ ,  $V_{PP} = 12.0V \pm 0.6V$ ,  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$ 

| Symbol              | Parameter                          | Notes | Min | Typ <sup>(1)</sup> | Max  | Units |
|---------------------|------------------------------------|-------|-----|--------------------|------|-------|
| t <sub>WHRH</sub> 1 | Word Program Time                  | 2,5   | 5   | 9                  | TBD  | μs    |
| t <sub>WHRH</sub> 3 | Block Program Time                 |       | TBD | 0.3                | 1.0  | sec   |
|                     | Block Erase Time                   |       | 0.3 | 0.8                | 10   | sec   |
|                     | Erase Suspend Latency Time to Read |       | 1.0 | 9.0                | 55.0 | μs    |

 $V_{CC} = 5.0V \pm 0.5V, V_{PP} = 5.0V \pm 0.5V, T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ 

| Symbol              | Parameter                          | Notes | Min | Typ <sup>(1)</sup> | Max  | Units |
|---------------------|------------------------------------|-------|-----|--------------------|------|-------|
| t <sub>WHRH</sub> 1 | Word Program Time                  | 2,5   | TBD | 25.0               | TBD  | μs    |
| t <sub>WHRH</sub> 3 | Block Program Time                 |       | TBD | 0.85               | TBD  | sec   |
|                     | Block Erase Time                   |       | TBD | 1.0                | TBD  | sec   |
|                     | Erase Suspend Latency Time to Read |       | 1.0 | 9.0                | 55.0 | μs    |

 $V_{CC} = 5.0V \pm 0.5V$ ,  $V_{PP} = 12.0V \pm 0.6V$ ,  $T_A = 0^{\circ}C$  to +70°C

| Symbol              | Parameter                          | Notes | Min | Typ <sup>(1)</sup> | Max  | Units |
|---------------------|------------------------------------|-------|-----|--------------------|------|-------|
| t <sub>WHRH</sub> 1 | Word Program Time                  | 2,5   | 4.5 | 6                  | TBD  | μs    |
| t <sub>WHRH</sub> 3 | Block Program Time                 | 2,5   | TBD | 0.2                | 1.0  | sec   |
|                     | Block Erase Time                   |       | 0.3 | 0.6                | 10   | sec   |
|                     | Erase Suspend Latency Time to Read |       | 1.0 | 7.0                | 40.0 | μs    |

NOTES:

1. +25°C, and nominal voltages.

2. Excludes system-level overhead.

3. These performance numbers are valid for all speed versions.

4. Sampled, but not 100% tested. Guaranteed by design.

5. Please contact Intel's Application Hotline or your local sales office for more information for current TBD information.



### 6.0 MECHANICAL SPECIFICATIONS



Figure 20. Mechanical Specifications of the 28F016XD 56-Lead TSOP Type I Package

|                | Family: | Thin Small Out-Line | Package |       |
|----------------|---------|---------------------|---------|-------|
| Symbol         |         | Millimeters         |         | Notes |
|                | Minimum | Nominal             | Maximum |       |
| А              |         |                     | 1.20    |       |
| A1             | 0.050   |                     |         |       |
| A <sub>2</sub> | 0.965   | 0.995               | 1.025   |       |
| b              | 0.100   | 0.150               | 0.200   |       |
| С              | 0.115   | 0.125               | 0.135   |       |
| D1             | 18.20   | 18.40               | 18.60   |       |
| E              | 13.80   | 14.00               | 14.20   |       |
| е              |         | 0.50                |         |       |
| D              | 19.80   | 20.00               | 20.20   |       |
| L              | 0.500   | 0.600               | 0.700   |       |
| Ν              |         | 56                  |         |       |
| Ø              | 0°      | 3°                  | 5°      |       |
| Y              |         |                     | 0.100   |       |
| Z              | 0.150   | 0.250               | 0.350   |       |

## APPENDIX A DEVICE NOMENCLATURE AND ORDERING INFORMATION



|              | Valid Combinations                                                           |                                                                             |  |  |
|--------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| Order Code   | V <sub>CC</sub> = 3.3V ± 0.3V, 50 pF load,<br>1.5V I/O Levels <sup>(1)</sup> | V <sub>CC</sub> = 5.0V ± 10%, 100 pF load,<br>TTL I/O Levels <sup>(1)</sup> |  |  |
| E28F016XD 85 | E28F016XD-95                                                                 | E28F016XD-85                                                                |  |  |

#### NOTE:

1. See Section 5.3 for Transient Input/Output Reference Waveforms.



## APPENDIX B ADDITIONAL INFORMATION(1,2)

| Order Number                               | Document/Tool                                                                                  |
|--------------------------------------------|------------------------------------------------------------------------------------------------|
| 297372                                     | 16-Mbit Flash Product Family User's Manual                                                     |
| 292092                                     | AP-357 Power Supply Solutions for Flash Memory                                                 |
| 292123                                     | AP-374 Flash Memory Write Protection Techniques                                                |
| 292126                                     | AP-377 16-Mbit Flash Product Family Software Drivers, 28F016SA/SV/XD/XS                        |
| 292131                                     | AP-384 Designing with the 28F016XD                                                             |
| 292163                                     | AP-610 Flash Memory In-System Code and Data Update Techniques                                  |
| 292168                                     | AP-614 Adapting DRAM Based Designs for the 28F016XD                                            |
| 292152                                     | AB-58 28F016XD-Based SIMM Designs                                                              |
| 292165                                     | AB-62 Compiled Code Optimizations for Flash Memories                                           |
| 294016                                     | ER-33 ETOX™ Flash Memory Technology—Insight to Intel's Fourth<br>Generation Process Innovation |
| 297508                                     | FLASHBuilder Utility                                                                           |
| Contact Intel/Distribution<br>Sales Office | 28F016XD Benchmark Utility                                                                     |
| Contact Intel/Distribution<br>Sales Office | Flash Cycling Utility                                                                          |
| Contact Intel/Distribution<br>Sales Office | 28F016XD iBIS Models                                                                           |
| Contact Intel/Distribution<br>Sales Office | 28F016XD VHDL/Verilog Models                                                                   |
| Contact Intel/Distribution<br>Sales Office | 28F016XD TimingDesigner* Library Files                                                         |
| Contact Intel/Distribution<br>Sales Office | 28F016XD Orcad and ViewLogic Schematic Symbols                                                 |

NOTE:

1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office.

2. Visit Intel's World Wide Web home page at http://www.Intel.com for technical documentation and tools.