## HIGH-SPEED OCTAL REGISTER WITH SPC™ PRELIMINARY IDT49FCT818 IDT49FCT818A #### **FEATURES:** - High-speed, non-inverting 8 bit parallel register for any data path, control path or pipelining application - New, unique command capability which allows for multiplicity of diagnostic functions - High-speed Serial Protocol Channel (SPC™) provides Controllability: - Serially scan in new machine state - Load new machine state "on the fly" - Temporarily force Y output bus - Temporarily force data out the D input bus (as in loading WCS) - Observability: - Directly observe D and Y buses - Serially scan out current machine state - Capture machine state "on the fly" - IOL = 32mA (commercial) and 24mA (military) - IOL = 32mA (commercial) and 24mA (miles) CMOS power levels (1mW typ. static) - TTL input and output level compatible - · CMOS output level compatible - Substantially lower input current levels than 29818 and 54/74AS818 (5μA max.) - Available in plastic and sidebraze DIP, SOIC, LCC and CERPACK - Product available in Radiation Tolerant and Radiation Enhanced versions - · Military product compliant to MIL-STD-883, Class B #### **DESCRIPTION:** The IDT49FCT818 is a high-speed, general purpose octal register with Serial Protocol Channel (SPC). The D-to-Y path of the octal register provides a data path that is designed for normal system operation wherever a high-speed clocked register is required. The SPC command and data registers are used to observe and control the octal data register for diagnostic purposes. The SPC command and data registers can be accessed while the system is performing normal system function. Diagnostic operations can then be performed "on the fly", synchronous with the system clock, or can be performed in the "single step" environment. The SPC port utilizes serial data in and out pins (a concept originated at IBM) which can participate in a serial scan loop throughout the system. Here normal data, address, status and control registers are replaced with the IDT49FCT818. The loop can be used to scan in a complete test routine starting point (data, address, etc). Then, after a specified number of clock cycles, the data can be clocked out and compared with expected results. As well as diagnostic operations, SPC can be used for initializing at power-on time functions such as Writable Control Store (WCS). #### FUNCTIONAL BLOCK DIAGRAM CEMOS and SPC are trademarks of Integrated Device Technology, Inc. **MILITARY AND COMMERCIAL TEMPERATURE RANGES** **JUNE 1990** @1990 Integrated Device Technology, Inc. 6.31-/ DSC-4600/- #### PIN CONFIGURATIONS #### LOGIC SYMBOL ## **FUNCTION TABLE**(1) | C/D | SCLK | PCLK | OEY | D | Υ | Function | |-----|------|--------------------|-----|---|--------|---------------------------------------------------------| | Х | X | Х | Н | Х | High Z | Tri-state Y | | X | Х | / | L | Н | Н | Clock D to Y | | Х | Х | 1 | L | L | L | Clock D to Y | | Н | 1 | Х | Х | X | Х | Shift Bit into SPC<br>Command Register | | L | f | X | Х | Х | Х | Shift Bit into SPC<br>Data Register | | 1 | 1 | H or L<br>(Static) | Х | Х | Х | Excute SPC<br>Command during time<br>Between C/D & SCLK | #### NOTES: - H = HIGH Voltage Level - L = LOW Voltage Level - X = Don't care - Z = High Impedance - ¥ = Transition, High-to-Low or Low-to-High #### PIN DESCRIPTION | Pin Names | 1/0 | Description | |-----------|-----|------------------------------------------------------------------------------------------------| | PCLK | l I | Parallel Data Register Clock | | D7-0 | I/O | Parallel Data Register Input Pins (Do = LSB, Dr = MSB) | | Y7-0 | 1/0 | Parallel Data Register Output Pins (Yo = LSB, Y7 = MSB) | | ŌĒY | I | Output Enable for Y Bus (Overidden by SPC Inst. 8 and 14) | | SDI | 1 | Serial Data In for SPC Operation, Data and Command Shifts in the Least Significant Bit First | | SDO | 0 | Serial Data Out for SPC Operation, Data and Command Shifts Out the Least Significant Bit First | | C/D | I | Mode Control for SPC | | SCLK | t | Serial Shift Clock for SPC Operations | 2627tbi02 2627 to 01 ## ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Commercial | Military | Unit | |----------------------|--------------------------------------|--------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND | -0.5 to VCC | -0.5 to Vcc | ٧ | | Та | Operating<br>Temperature | 0 to +70 | -55 to +125 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | °C | | Tstg | Storage<br>Temperature | -55 to +125 | -65 to +150 | °C | | PT | Power Dissipation | 0.5 | 0.5 | W | | lout | DC Output<br>Current | 120 | 120 | mA | #### NOTES: - 2627 tbl 03 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. No terminal voltage may exceed Vcc by +0.5V unless otherwise noted - Input and Vcc terminals only. Outputs and I/O terminals only. ### CAPACITANCE (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit | |--------|--------------------------|------------|------|------|------| | Cin | Input<br>Capacitance | VIN = 0V | 6 | 10 | pF | | Ci/O | I/O Capacitance | Vout = 0V | 8 | 12 | рF | NOTE: 2627 tbl 04 1. This parameter is guaranteed by characterization and not tested. #### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: VLC = 0.2V; VHC = VCC - 0.2V Commercial: $TA = 0^{\circ}C$ to +70°C, $VCC = 5.0V \pm 5\%$ ; Military: $TA = -55^{\circ}C$ to +125°C, $VCC = 5.0V \pm 10\%$ | Symbol | Parameter | Test | Test Conditions <sup>(1)</sup> | | | Max. | Unit | |--------|-----------------------|----------------------------------|--------------------------------|----------|------|--------------------|------| | ViH | Input HIGH Level | Guaranteed Logic H | IIGH Level | 2.0 | l — | | ٧ | | VIL | Input LOW Level | Guaranteed Logic L | OW Level | <u> </u> | T — | 0.8 | ٧ | | tıн | Input HIGH Current | Vcc = Max. | VI = VCC | _ | l – | 5 | μА | | | (Except I/O pins) | | VI = 2.7V | | _ | 5 <sup>(4)</sup> | | | lıL | Input LOW Current | | VI = 0.5V | _ | _ | -5 <sup>(4)</sup> | | | | (Except I/O pins) | | VI = GND | _ | _ | <i>–</i> 5 | | | tin , | Input HIGH Current | Vcc = Max. | VI = VCC | _ | | 15 | μА | | | (I/O pins only) | | VI = 2.7V | _ | _ | 15 <sup>(4)</sup> | | | HL. | Input LOW Current | | VI = 0.5V | _ | | -15 <sup>(4)</sup> | | | | (I/O pins only) | | VI = GND | _ | | -15 | | | Vik | Clamp Diode Voltage | Vcc = Min., IN = −1 | Vcc = Min., IN = -18mA | | -0.7 | -1.2 | ٧ | | los | Short Circuit Current | Vcc = Max. <sup>(3)</sup> , Vo = | GND | -60 | -120 | | mA | | · Vон | Output HIGH Voltage | VCC = 3V, VIN = VLC | c or VHC, ЮH = -32μA | VHC | Vcc | T — | ٧ | | | | Vcc = Min. | Юн = -300μA | VHC | Vcc | | | | | | VIN = VIH or VIL | IOH = -12mA MIL. | 2.4 | 4.3 | | | | | | | lOH = −15mA COM'L. | 2.4 | 4.3 | _ | | | Vol | Output LOW Voltage | VCC = 3V, VIN = VLC | or VHC, loL = 300μA | _ | GND | VLC | ٧ | | | | Vcc = Min. | ЮL = 300µA | _ | GND | VLC <sup>(4)</sup> | | | | | VIN = VIH or VIL | lot = 24mA MIL. | | 0.3 | 0.5 | | | | | | IOL = 32mA COM'L. | _ | 0.3 | 0.5 | | NOTES: - For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. Typical values are at Vcc = 5.0V, +25°C ambient and maximum loading. Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed one second. - This parameter is guaranteed but not tested 2627 tbl 05 3 6.31~3 ### **POWER SUPPLY CHARACTERISTICS** VLC = 0.2V; VHC = VCC - 0.2V | Symbol | Parameter | Test Con | iditions <sup>(1)</sup> | Min. | Typ.(2) | Max. | Unit | |--------|------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------|------|---------|---------------------|------------| | lcc | Quiescent Power Supply Current | Vcc = Max.<br>Vin ≥ Vhc; Vin ≤ Vtc | | | 0.2 | 1.5 | mA | | ΔΙCC | Quiescent Power Supply Current TTL Inputs HIGH | Vcc = Max.<br>Vin = 3.4V <sup>(3)</sup> | | - | 0.5 | 2.0 | mA | | ICCD | Dynamic Power Supply Current <sup>(4)</sup> | Vcc = Max. Outputs Open OEY = GND One Input Toggling 50% Duty Cycle | Vin ≥ VHC<br>Vin ≤ VLC | - | 0.15 | 0.25 | mA/<br>MHz | | lc | Total Power Supply Current <sup>(5)</sup> | Vcc = Max. Outputs Open fcp = 10MHz 50% Duty Cycle OEY = GND | VIN ≥ VHC<br>VIN ≤ VLC<br>(FCT) | _ | 1.7 | 4.0 | mA | | | | One Bit Toggling at fi = 5MHz 50% Duty Cycle SCLK = C/D = Vcc SDI = Vcc | Vin = 3.4V<br>Vin = GND | _ | 2.2 | 6.0 | ! | | | | Vcc = Max. Outputs Open fcP = 10MHz 50% Duty Cycle OEY = GND | Vin ≥ VhC<br>Vin ≤ VLC<br>(FCT) | | 4.0 | 7.8 <sup>(5)</sup> | | | | | Eight Bits Toggling<br>at fi = 2.5MHz<br>50% Duty Cycle<br>SCLK = C/D = Vcc<br>SDI = Vcc | Vin = 3.4V<br>Vin = GND | _ | 6.2 | 16.8 <sup>(5)</sup> | | #### NOTES: 2627 tbl 06 - 1. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. - 2. Typical values are at Vcc = 5.0V, +25°C ambient. - 3. Per TTL driven input (VIN = 3.4V); all other inputs at Vcc or GND. - 4. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. - 5. IC = IQUIESCENT + INPUTS + IDYNAMIC - IC = ICC # AICC DHNT + ICCD (fCP/2 + fiNi) - Icc = Quiescent Current - ΔICC = Power Supply Current for a TTL High Input (Vin = 3.4V) - DH = Duty Cycle for TTL Inputs High - NT = Number of TTL Inputs at DH - ICCD = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) - fcP = Clock Frequency for Register Devices (Zero for Non-Register Devices) - fi = Input Frequency - Ni = Number of Inputs at fi - All currents are in milliamps and all frequencies are in megahertz. #### SWITCHING CHARACTERISTICS OVER OPERATING RANGE | | | | | II | IDT54/74FCT818 | | | IDT54/74FCT818A | | | | | |------|------------|---------------------------|--------------------------|-------------|----------------|-----------|-------------|---------------------|------|----------------|----------|----------| | | | | | Com'l. Mil. | | | Com'l. Mil. | | | | 1 | | | Sym | bol | Parameter | Condition <sup>(1)</sup> | Min.(2) | Max. | Min.(2) | Max. | Min. <sup>(2)</sup> | Max. | Min.(2) | Max. | Unit | | tPHL | T1 | PCLK ≠ to Y | CL = 50pF | 3.0 | 12.5 | 3.0 | 14.0 | 3.0 | 9.0 | 3.0 | 10.0 | ns | | tPLH | T2 | SCLK ≠ to SDO | RL = 500Ω | 3.0 | 20.0 | 3.0 | 22.0 | 3.0 | 14.0 | 3.0 | 15.0 | | | | Т3 | SDI to SDO | | 3.0 | 20.0 | 3.0 | 22.0 | 3.0 | 14.0 | 3.0 | 15.0 | 1 | | | | (in stub mode) | | " | | | | | | | | | | | T4 | C/D Øto Y | | 3.0 | 16.0 | 3.0 | 18.0 | 3.0 | 13.0 | 3.0 | 14.0 | 1 | | | | (OEY = Low Inst. 8 & 14) | | | | | | | | | | | | | T5 | SCLK ≠ to Y | | 3.0 | 20.0 | 3.0 | 22.0 | 3.0 | 13.0 | 3.0 | 14.0 | | | | | (OEy = Low, Inst. 8 & 14) | | | | | | <u> </u> | | | | 1 | | | T6 | C/D to SDO | | 3.0 | 12.5 | 3.0 | 14.0 | 3.0 | 10.0 | 3.0 | 11.0 | | | | + | (Inst. 0, 1, 2 & 4) | | | | ļ <u></u> | | <u> </u> | | <del> </del> | | <u> </u> | | SU | S1 | D to PCLK ≠ | | 2.5 | | 3.0 | | 2.5 | | 3.0 | | ns | | | S2 | C/D to SCLK ≠ | | 12.0 | | 14.0 | | 12.0 | _ | 14.0 | | ] | | | S3 | SDI to SCLK ≠ | | 4.0 | _ | 5.0 | _ | 4.0 | 1 | 5.0 | _ | | | | S4 | Y or D to C/D Ø | | 2.0 | _ | 2.5 | _ | 2.0 | _ | 2.5 | | 1 | | | | (Inst. 0, 2 & 4) | | | | | | | | 1 | | | | | S5 | C/D (Low) to PCLK ≠ | | 8.0 | — | 9.0 | — | 8.0 | _ | 9.0 | <u> </u> | | | | | (Inst. 3 & 13) | | | | | | ļ | | ļ | | | | | S6 | Y to PCLK ≠ | | 1.0 | | 1.5 | - | 1.0 | - | 1.5 | _ | | | | <b></b> | (Inst. 3) | | | | | | <u> </u> | | ļ. <u></u> | | ļ | | 4 | H1 | D to PCLK ≠ | | 2.0 | | 2.5 | | 2.0 | | 2.5 | | ns | | | H2 | C/D to SCLK Ø | | 12.0 | | 14.0 | | 12.0 | - | 14.0 | _ | | | | H3 | SDI to SCLK ≠ | | 1.0 | - | 1.0 | _ | 1.0 | _ | 1.0 | _ | | | | H4 | Y or D to C/D Ø | | 2.0 | _ | 2.5 | _ | 2.0 | _ | 2.5 | | 1 | | | | (Inst. 0, 2 & 4) | | | | | | <u> </u> | | | | j | | | H5 | SCLK (Low) to PCLK ≠ | | 2.0 | — | 2.5 | l — | 2.0 | _ | 2.5 | - | | | | L | (Inst. 3 & 13) | | L | <u></u> | <u> </u> | | ļ | | ļ | | ] | | | H6 | C/D (Low) to PCLK ≠ | | 2.0 | — | 2.5 | <b> </b> | 2.0 | | 2.5 | - | | | | | (Inst. 3 & 13) | | | ļ | ļ | | <u> </u> | | | ļ | 1 | | | H7 | Y to PCLK ≠ (Inst. 3) | | 4.5 | | 5.0 | _ | 4.5 | | 5.0 | | <u> </u> | | PHZ | чZ | OEy to Y | | 3.0 | 10.0 | 3.0 | 11.0 | 3.0 | 8.0 | 3.0 | 9.0 | ns | | PLZ | 2Z | SCLK ≠ to D (Inst. 5 & 9) | | 3.0 | 13.0 | 3.0 | 14.0 | 3.0 | 10.0 | 3.0 | 11.0 | | | | 3Z | C/D ≠ to D (Inst. 5 & 9) | | 3.0 | 13.0 | 3.0 | 14.0 | 3.0 | 10.0 | 3.0 | 11.0 | | | | 4Z | SCLK ≠ to Y (OEY = High | | 3.0 | 13.0 | 3.0 | 14.0 | 3.0 | 10.0 | 3.0 | 11.0 | 1 | | | L | Inst. 8 & 14) | | | | <u> </u> | | | | L | | | | | 5Z | C/D ≠ to Y (OEY = High | | 3.0 | 13.0 | 3.0 | 14.0 | 3.0 | 10.0 | 3.0 | 11.0 | 1 | | • | | Inst. 14) | | | | | | | | <u> </u> | | | | PZH | Z1 | OEy to Y | | 3.0 | 11.0 | 3.0 | 12.0 | 3.0 | 9.0 | 3.0 | 10.0 | ns | | PZL | <b>Z</b> 2 | C/D Øto D (Inst. 5 & 9) | | 3.0 | 14.0 | 3.0 | 15.0 | 3.0 | 10.0 | 3.0 | 11.0 | } | | | <b>Z</b> 3 | C/D Øto Y (OEY = High | | 3.0 | 14.0 | 3.0 | 15.0 | 3.0 | 10.0 | 3.0 | 11.0 | | | | | Inst. 14) | | L | | L | | <u></u> | | | | | | w | W1 | PCLK (High & Low) | | 7.0 | _ | 8.0 | - | 7.0 | _ | 8.0 | _ | ns | | | W2 | SCLK (High & Low) | | 25.0 | T — | 25.0 | _ | 25.0 | _ | 25.0 | _ | 1 | | | W3 | C/D (High) | | 25.0 | | 25.0 | <u> </u> | 25.0 | | 25.0 | | 1 | #### NOTES: 1. See test circuit and waveforms. 2627 tbl 07 <sup>2.</sup> Minimum limits are guaranteed but not tested on Propagation Delays. ## GENERAL AC WAVEFORMS FOR PARALLEL INPUTS AND OUTPUTS ## GENERAL AC WAVEFORMS FOR SERIAL PROTOCOL INPUTS AND OUTPUTS ## **DETAILED WAVEFORMS FOR SERIAL PROTOCOL OPERATIONS** #### DETAILED FUNCTIONAL BLOCK DIAGRAM The detailed block diagram consists of two main elements: the parallel data register and the SPC data /command registers. The main data path is from the D inputs down to the data register and through the Y outputs. This path is typically used during standard operations. For diagnostic or systems initialization, the internal SPC data path is used. This path allows access between the SPC data and command registers and the standard data path, pins and data register. The SPC data and command registers are accessed via the SDI, SDO, $\rm C/\overline{D}$ and SCLK pins. #### SPC FUNCTIONAL DESCRIPTION The Serial Protocol Channel (SPC) has been optimized for the minimum number of pins and the maximum flexibility. The data is passed in on a Serial Data Input pin (SDI) and out on a Serial Data Output pin (SDO). The transfer of the data is controlled by a Serial Clock (SCLK) and a Command/Data mode input (C/ $\overline{D}$ ). These four pins are the basic SPC pins. To the outside, the SPC appears as two serial shift registers in parallel — one for command and the other data. The serial clock shifts data and the Command/Data (C/ $\overline{D}$ ) line selects which register is being shifted. The command register is used to control loading of data to and from the data register with other storage elements in the device. 2627 drw 15 With respect to executing an SPC command, there are four distinct phases: (1) data is shifted in, (2) followed by the command, (3) the command is executed, and (4) data is shifted out. During the data mode, data is simultaneously shifted into the serial data register while the data in the register is shifted out. During the command mode, opcode-type information is shifted through the serial ports. The command 6.31-9 6 is executed when the last bit is shifted in and the $C/\overline{D}$ line is brought LOW. The execution phase is ended with the next serial clock edge. SPC data and commands are shifted in through the SDI pin, which is a serial input pin, and out through the SDO pin, which is a serial output pin. Data and commands are shifted in Least Significant Bit first; Most Significant Bit last (Yo = LSB, Y7 = MSB). Execution of SPC commands is performed by stopping the shift clock, SCLK, and lowering the $C/\overline{D}$ line from HIGH-to-LOW. Later SCLK may then be transitioned from LOW-to-HIGH. SPC commands and data can be shifted anytime without regard for operation. During the execution phase, care must be taken that there is no conflict between the SPC operation and parallel operation. This means that if the SPC operation attempts to load the parallel data register (opcode 10) while PCLK is in transition, the results are undefined. In general, it is required that PCLK be static during SPC operations. The synchronous commands (opcode 3 and 13), however, allow PCLK to run. In these operations, the HIGH-to-LOW transition of the C/D line takes on the function of an arm signal in preparation for the next LOW-to-HIGH transition of PCLK. #### SPC COMMANDS There are 16 possible SPC opcodes. Fourteen of these are utilized, the other two are reserved and perform NO-OP functions. The top eight opcodes, 0 through 7, are reserved for transferring data into the SPC data register for shifting out. The lower eight opcodes, 8 through 15, are used for transferring data from the SPC data register to other parts of the device. Two of the commands are also used for connecting the data in and out pins. | Opcode | SPC Command | |--------|-------------------------------------------------------| | 0 | Y to SPC Data Register | | 1 | Parallel Data Register to SPC Data Register | | 2 | D to SPC Data Register | | 3 ⋅ | Y to SPC Data Register Synchronous w/PCLK | | 4 | Status (OEY, PCLK) to SPC Data Register | | 5 | Connect Y to D | | 6-7 | Reserved (NO-OP) | | 8 | SPC Data to Y (OEy is Overidden) | | 9 | SPC Data to D | | 10 | SPC Data to Parallel Data Register | | 11 | Select Serial Mode | | 12 | Select Stub Mode | | 13 | SPC Data to Parallel Data Register Synchronous w/PCLK | | 14 | Connect D to Y (OEy is Overidden) | | 15 | NO-OP | 2627 fb1 08 Opcode 0 is used for transferring data from the Y output pins into the SPC data register. Opcode 1 transfers data from the output of the parallel data register, before the tri-state gate, into the SPC data register. Opcode 2 transfers data from the D input pins into the SPC data register. 6.31-9 9 Opcode 3 transfers data on the Y pins to the SPC data register on the next PCLK, thus achieving a synchronous observation of the Y data pins in real time. This operation can be forced to repeat without shifting in a new command by pulsing C/D LOW-HIGH-LOW after each PCLK. As soon as data is shifted out using SCLK, the command is terminated and must be loaded in again. #### Y → SPC Data Synchronous w/PCLK (Inst. 3) Opcode 4 is used for loading status into the SPC data register. The format of bits is shown below. Status \_\_\_\_ SPC Data (Inst. 4) Opcode 5 connects Y to D. Opcodes 6 and 7 are reserved, hence designated NO-OP. #### Connect Y to D (Inst. 5) SPC Data \_\_\_\_ Y (Inst. 8) Opcode 8 is used for transferring SPC data directly to the Y pins. When executing opcode 8, the state of $\overline{\text{OE}}\text{Y}$ is a "do not care"; that is, data will be output even if $\overline{\text{OE}}\text{Y}$ = HIGH. Opcode 9 is used for transferring SPC data to the D pins. Operands 8 and 9 can be temporarily suspended by raising the $C/\overline{D}$ input and resumed by lowering $C/\overline{D}$ . As soon as SCLK completes its LOW-to-HIGH transition, the command is terminated. 6.31-jo 10 #### SPC Data \_\_\_\_ D (Inst. 9) Opcode 10 is used for transferring data from the SPC data register into the parallel data register, irrespective of the state of PCLK. However, PCLK must be static between $C/\overline{D}$ going HIGH-to-LOW and SCLK going LOW-to-HIGH. SPC Data \_\_\_\_ Parallel Data Register (Inst. 10) Opcodes 11 and 12 are used to set Serial and Stub Mode, respectively. After executing one of these opcodes, the device remains in this mode until programmed otherwise. The Serial mode is the default mode that the IDT49FCT818 powers up in. In Serial mode, commands are shifted through the SPC command register and then to the SDO pin. This is the typical mode used when several varieties of devices that utilize the SPC access method are employed on one serial ring. #### SERIAL MODE In Stub mode, SDI is connected directly to SDO. In this way, the same diagnostic command can be loaded into multiple devices of like type. For example, in four clock cycles the same command could be loaded into 8 IDT49FCT818s (64-bit pipeline register). Dissimilar devices must be segregated into serial scan loops of similar type, as shown below. During the command phase, the serial shift clock must be slowed down to accommodate the delay from SDI to SDO through all of the devices. The slower clock is typically a small tradeoff compared to the reduced number of clock cycles. #### STUB MODE Opcode 13 transfers data from the SPC data register to the parallel data register on the next PCLK. Opcode 14 connects the D bus to the Y. Operation 14 can be temporarily suspended by raising the $C/\overline{D}$ input and resumed by lowering the $C/\overline{D}$ input again. The operation is terminated by SCLK. SPC Data —→ Parallel Data Register Synchronous w/PCLK (Inst. 13) 6.31~II 11 Opcodes 3 and 13 transfer data synchronous to PCLK which means that the HIGH-to-LOW on the $C/\overline{D}$ input is an arm signal. The data and command can be shifted in while PCLK is running. The $C/\overline{D}$ line is dropped prior to the desired PCLK edge and raised before the next edge. Instruction 13 can be repeated over many times by leaving the $C/\overline{D}$ line LOW during multiple transitions of PCLK while not clocking SCLK. PCLK cycles can even be skipped by raising the $C/\overline{D}$ input during the desired clock periods. Instruction 3 can be repeated by pulsing $C/\overline{D}$ high after each PCLK. The ability to continuously execute a synchronous command can provide major benefits. For example, the synchronous read (Instruction 3, Y to SPC data) instruction could be clocked into the SPC command register. Then, it could be continuously executed by pulsing the C/\overline{D} line HIGH. When the whole system is stopped {PCLK quiescent}, the serial data register will contain the next to the last state of the parallel data register. That value can be shifted out and the current state of the parallel register can then be observed, allowing for the observation of two states of the parallel register (the current and the previous). #### TYPICAL MICROPROGRAM APPLICATION WITH SPC™ ## S #### TYPICAL APPLICATION In the block diagram of the typical application, the SPC data register is shown being used with a writable control store in a microprogrammed design. The control store can be initialized through the diagnostic path. The SPC data register is used for the instruction register going into the IDT49C410, as well as for data registers around the IDT49C403. In this way, the designer may use the SPC data register to observe and modify the microcode coming out of the writable control store, as well as observing and being able to modify data and instructions in the overall machine. The IDT49C403 is a 16-bit version of the 2903A/203 which includes an SPC port for diagnostic and break point purposes. The block diagram of the diagnostics ring shows how devices with diagnostics are hooked together in a serial ring via the SDI and SDO signals. The diagnostics signals may be generated through registers which are hooked up to a microprocessor. This microprocessor could conceivably be an IBM PC. As companies like IDT continue to integrate more onto each device and put each device into smaller packages such as surface mount devices, the board level testing becomes more complex for the designer and the manufacturing divisions of companies. To help this situation, serial diagnostics was invented. This allows for observation of critical signals deep within the system. During system test when an error is observed, these signals may be modified in order to zero in on the fault in the system. Serial diagnostics is primarily a scheme utilizing only a few pins (4) to examine and alter the internal state of a system for the purpose of monitoring and diagnosing systemfaults. It can be used at many points in the life of a product: design debug and verification, manufacturing test and field service. This document describes a serial diagnostic scheme which was developed at IDT and will be used in future VLSI logic devices designed by IDT. # TEST CIRCUITS AND WAVEFORMS TEST CIRCUITS FOR ALL OUTPUTS #### SWITCH POSITION | Test | Switch | |-----------------------------------------|--------| | Open Drain<br>Disable Low<br>Enable Low | Closed | | All Other Outputs | Open | #### **DEFINITIONS:** 2627 tol 08 CL = Load capacitance: includes jig and probe capacitance. Rt = Termination resistance: should be equal to Zout of the Pulse Generator. #### SET-UP, HOLD AND RELEASE TIMES #### **PULSE WIDTH** #### PROPAGATION DELAY #### **ENABLE AND DISABLE TIMES** #### NOTES 2627 drw 32 - Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. - Pulse Generator for All Pulses: Rate ≤ 1.0 MHz; Zo ≤ 50Ω; tF ≤ 2.5ns; ta ≤ 2.5ns. ## **ORDERING INFORMATION**