# 36-Mbit (1M x 36/2Mx 18) Pipelined DCD Sync SRAM #### **Features** - Supports bus operation up to 250 MHz - Available speed grades are 250, 200, and 167 MHz - · Registered inputs and outputs for pipelined operation - Optimal for performance (Double-Cycle deselect) - · Depth expansion without wait state - · 3.3V core power supply - 2.5V/3.3V I/O power supply - · Fast clock-to-output times - 2.6 ns (for 250-MHz device) - Provide high-performance 3-1-1-1 access rate - User-selectable burst counter supporting Intel<sup>®</sup> Pentium<sup>®</sup> interleaved or linear burst sequences - · Separate processor and controller address strobes - · Synchronous self-timed writes - Asynchronous output enable - CY7C1444AV33, CY7C1445AV33 available in JEDEC-standard lead-free 100-pin TQFP package and lead-free and non-lead-free 165-ball FBGA package - IEEE 1149.1 JTAG-compatible Boundary Scan - "ZZ" Sleep Mode Option ### Functional Description[1] The CY7C1444AV33/CY7C1445AV33 SRAM integrates 1M x 36/2M x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all <u>ad</u>dresses, all data inputs, address-pipelining <u>Chip</u> Enable ( $\overline{CE_1}$ ), depth- expansion <u>Chip</u> Enables ( $\overline{CE_2}$ and $\overline{CE_3}$ ), <u>Burst</u> Control inputs (ADSC, ADSP, <u>and</u> ADV), Write Enables ( $\overline{BW_X}$ , and $\overline{BWE}$ ), and Global <u>Write</u> ( $\overline{GW}$ ). Asynchronous inputs include the Output Enable ( $\overline{OE}$ ) and the ZZ pin. Addresses and chip enables are registered at rising edge of clock when either Address <u>Strobe</u> Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV). Address, data inputs, and write controls are registered on-chip to initiate a self-timed Write cycle. This part supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the byte write control inputs. $\overline{GW}$ active LOW causes all bytes to be written. This device incorporates an additional pipelined enable register which delays turning off the output buffers an additional cycle when a deselect is executed. This feature allows depth expansion without penalizing system performance. The CY7C1444AV33/CY7C1445AV33 operates from a +3.3V core power supply while all outputs operate with a +3.3V or a +2.5V supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible. #### Selection Guide | | 250 MHz | 200 MHz | 167 MHz | Unit | |------------------------------|---------|---------|---------|------| | Maximum Access Time | 2.6 | 3.2 | 3.4 | ns | | Maximum Operating Current | 475 | 425 | 375 | mA | | Maximum CMOS Standby Current | 120 | 120 | 120 | mA | #### Note: 1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com. #### Pin Configurations (continued) ### 100-pin TQFP Pinout ### Pin Configurations (continued) # 165-ball FBGA (15 x 17 x 1.4 mm) Pinout CY7C1444AV33 (1M x 36) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------------------|--------|--------------------|-----------------|-------------------|-----------------|-----------------|----------|-----------|--------|------------------| | Α | NC/288M | Α | CE <sub>1</sub> | BW <sub>C</sub> | BW <sub>B</sub> | CE <sub>3</sub> | BWE | ADSC | ADV | Α | NC | | В | NC/144M | Α | CE <sub>2</sub> | BW <sub>D</sub> | $\overline{BW}_A$ | CLK | GW | ŌĒ | ADSP | Α | NC/576M | | С | $DQP_C$ | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC/1G | DQPB | | D | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | Е | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | F | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | $DQ_B$ | | G | $DQ_C$ | $DQ_C$ | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | $DQ_B$ | DQ <sub>B</sub> | | Н | NC | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | K | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | L | $DQ_D$ | $DQ_D$ | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | M | $DQ_D$ | $DQ_D$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | $DQ_A$ | | N | DQP <sub>D</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | NC | Α | NC | $V_{SS}$ | $V_{DDQ}$ | NC | DQP <sub>A</sub> | | Р | NC | NC/72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | Α | | R | MODE | Α | Α | Α | TMS | A0 | TCK | А | А | Α | А | ### CY7C1445AV33 (2M x 18) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------------------|-----------------|-----------------|-----------------|------------------|-----------------|-----------------|-----------------|-----------|--------|------------------| | Α | NC/288M | Α | CE <sub>1</sub> | BW <sub>B</sub> | NC | CE <sub>3</sub> | BWE | ADSC | ADV | Α | Α | | В | NC/144M | Α | CE <sub>2</sub> | NC | BW <sub>A</sub> | CLK | GW | OE | ADSP | Α | NC/576M | | С | NC | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS}$ | $V_{DDQ}$ | NC/1G | DQP <sub>A</sub> | | D | NC | DQ <sub>B</sub> | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | $DQ_A$ | | E | NC | DQ <sub>B</sub> | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQ <sub>A</sub> | | F | NC | DQ <sub>B</sub> | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | $DQ_A$ | | G | NC | DQ <sub>B</sub> | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | $DQ_A$ | | Н | NC | NC | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | NC | NC | ZZ | | J | DQ <sub>B</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | 'V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | NC | | K | DQ <sub>B</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | NC | | L | DQ <sub>B</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | NC | | M | DQ <sub>B</sub> | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | $DQ_A$ | NC | | N | DQP <sub>B</sub> | NC | $V_{DDQ}$ | $V_{SS}$ | NC | Α | NC | V <sub>SS</sub> | $V_{DDQ}$ | NC | NC | | Р | NC | NC/72M | Α | Α | TDI | A1 | TDO | Α | Α | Α | Α | | R | MODE | Α | Α | Α | TMS | A0 | TCK | А | Α | Α | А | ### Pin Definitions (continued) | Name | I/O | Description | |------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> , A <sub>1</sub> , A | Input-<br>Synchronous | Address Inputs used to select one of the address locations. Sampled at the rising edge of the CLK if $\overline{ADSP}$ or $\overline{ADSC}$ is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. A1: A0 are fed to the two-bit counter. | | BW <sub>A</sub> , BW <sub>B</sub><br>BW <sub>C</sub> , BW <sub>D</sub> | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | GW | Input-<br>Synchronous | <b>Global Write Enable Input, active LOW</b> . When asserted LOW on the rising edge of $CLK$ , a global write is conducted (ALL bytes are written, regardless of the values on $BW_X$ and $BWE$ ). | | BWE | Input-<br>Synchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | CLK | Input-<br>Clock | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of $CLK$ . Used in conjunction with $CE_2$ and $CE_3$ to select/deselect the device. ADSP is ignored if $CE_1$ is HIGH. $CE_1$ is sampled only when a new external address is loaded. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{CE}_1$ and $\overline{CE}_3$ to select/deselect the device. $\overline{CE}_2$ is sampled only when a new external address is loaded. | | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_1$ and $CE_2$ to select/deselect the device. Not connected for BGA. Where referenced, $CE_3$ is assumed active throughout this document for BGA. $CE_3$ is sampled only when a new external address is loaded. | | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, DQ pins are tri-stated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK, active LOW. When asserted, it automatically increments the address in a burst cycle. | | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A1: $\underline{A0}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH. | | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK, active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A1: A0 are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | ZZ | Input-<br>Asynchronous | <b>ZZ</b> "sleep" Input, active HIGH. When asserted HIGH places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down. | | DQs, DQPs | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented <u>during</u> the <u>previous</u> clock rise of the read cycle. The direction of the pins is controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQP <sub>X</sub> are placed in a tri-state condition. | | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. | | V <sub>SS</sub> | Ground | Ground for the core of the device. | | V <sub>SSQ</sub> | I/O Ground | Ground for the I/O circuitry. | | $V_{DDQ}$ | I/O Power Supply | Power supply for the I/O circuitry. | | MODE | Input-<br>Static | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up. | | TDO | JTAG serial output<br>Synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If the JTAG feature is not being utilized, this pin should be disconnected. This pin is not available on TQFP packages. | #### Pin Definitions (continued) | Name | I/O | Description | |------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDI | Synchronous | <b>Serial data-In to the JTAG circuit</b> . Sampled on the rising edge of TCK. If the JTAG feature is not being utilized, this pin can be disconnected or connected to $V_{DD}$ . This pin is not available on TQFP packages. | | TMS | Synchronous | <b>Serial data-In to the JTAG circuit</b> . Sampled on the rising edge of TCK. If the JTAG feature is not being utilized, this pin can be disconnected or connected to $V_{DD}$ . This pin is not available on TQFP packages. | | TCK | | <b>Clock input to the JTAG circuitry</b> . If the JTAG feature is not being utilized, this pin must be connected to V <sub>SS</sub> . This pin is not available on TQFP packages. | | NC | _ | No Connects. Not internally connected to the die. | | NC/72M,<br>NC/144M,<br>NC/288M,<br>NC/576M,<br>NC/1G | | <b>No Connects</b> . Not internally connected to the die. 72M, 144M, 288M, 576M and 1G are address expansion pins are not internally connected to the die. | #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The CY7C1444AV33/CY7C1445AV33 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable $(\overline{BWE})$ and Byte Write Select $(\overline{BW}_X)$ inputs. A Global Write Enable $(\overline{GW})$ overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Synchronous Chip Selects $\overline{CE}_1$ , $CE_2$ , $\overline{CE}_3$ and an asynchronous Output Enable $(\overline{OE})$ provide for easy bank selection and output tri-state control. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. #### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) chip selects are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE1 is HIGH. The address presented to the address inputs is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within $t_{CO}$ if $\overline{OE}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always tri-stated during the first cycle of the access, the outputs are controlled by the $\overline{\text{OE}}$ signal. Consecutive single read cycles are supported. The CY7C1444AV33/CY7C1445AV33 is a double-cycle deselect part. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will tri-state immediately after the next clock rise. #### Single Write Accesses Initiated by ADSP This access is initiated when both of the following conditions are satisfied at clock rise: (1) $\overline{\text{ADSP}}$ is asserted LOW, and (2) chip select is asserted active. The address presented is loaded into the address register and the address advancement logic while being delivered to the memory core. The write signals (GW, BWE, and $\overline{\text{BW}}_\chi$ ) and $\overline{\text{ADV}}$ inputs are ignored during this first cycle. $\overline{\text{ADSP}}$ triggered write accesses require two clock cycles to complete. If $\overline{\text{GW}}$ is asserted LOW on the second clock rise, the data presented to the DQ\_x inputs is written into the corresponding address location in the memory core. If $\overline{\text{GW}}$ is HIGH, then the write operation is controlled by $\overline{\text{BWE}}$ and $\overline{\text{BW}}_{\chi}$ signals. The CY7C1444AV33/CY7C1445AV33 provides byte write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1444AV33/ $\underline{C}$ Y7C1445AV33 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ are automatically tri-stated $\underline{w}$ henever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### Single Write Accesses Initiated by ADSC ADSC write accesses <u>are initiated</u> when the following <u>conditions</u> are satisfied: (1) ADSC is asserted LOW, (2) ADSP is deasserted HIGH, (3) chip select is asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and <u>BWy</u>) are asserted active to conduct a write to the desired byte(s). ADSC triggered write accesses require a single clock cycle to complete. The address presented is loaded into the address register and the address advancement logic while being delivered to the memory core. The $\overline{ADV}$ input is ignored during this cycle. If a global write is conducted, the data presented to the $DQ_X$ is written into the corresponding address location in the memory core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1444AV33/ $\underline{CY}$ 7C1445AV33 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ<sub>X</sub> inputs. Doing so will tri-state the output drivers. As a safety precaution, DQ<sub>X</sub> are automatically tri-stated $\underline{whenever}$ a write cycle is detected, regardless of the state of $\overline{OE}$ . #### **Burst Sequences** The CY7C1444AV33/CY7C1445AV33 provides a two-bit wraparound counter, fed by $A_{[1:0]}$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Both read and write burst operations are supported. Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of $t_{\rm ZZREC}$ after the ZZ input returns LOW. # Interleaved Burst Address Table (MODE = Floating or V<sub>DD</sub>) | First<br>Address<br>A1: A0 | Second<br>Address<br>A1: A0 | Third<br>Address<br>A1: A0 | Fourth<br>Address<br>A1: A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ### **Linear Burst Address Table (MODE = GND)** | First<br>Address<br>A1: A0 | Second<br>Address<br>A1: A0 | Third<br>Address<br>A1: A0 | Fourth<br>Address<br>A1: A0 | |----------------------------|-----------------------------|----------------------------|-----------------------------| | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Sleep mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 100 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt;</u> 0.2V | 2t <sub>CYC</sub> | | ns | | t <sub>ZZI</sub> | ZZ Active to sleep current | This parameter is sampled | | 2t <sub>CYC</sub> | ns | | t <sub>RZZI</sub> | ZZ Inactive to exit sleep current | This parameter is sampled | 0 | | ns | ### **Truth Table**<sup>[2, 3, 4, 5, 6, 7]</sup> | Operation | Add. Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ | |-----------------------------|-----------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------| | Deselect Cycle, Power Down | None | Н | Х | Χ | L | X | L | Χ | Χ | Х | L-H | Tri-State | | Deselect Cycle, Power Down | None | L | L | Χ | L | L | Х | Χ | Х | Χ | L-H | Tri-State | | Deselect Cycle, Power Down | None | L | Х | Н | L | L | Х | Х | Х | Χ | L-H | Tri-State | | Deselect Cycle, Power Down | None | L | L | Х | L | Н | L | Χ | Х | Х | L-H | Tri-State | | Deselect Cycle, Power Down | None | L | Х | Н | L | Н | L | Х | Х | Χ | L-H | Tri-State | | Sleep Mode, Power Down | None | Х | Χ | Х | Н | Х | Х | Χ | Х | Х | Х | Tri-State | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | L | Х | Х | Х | Н | L-H | Tri-State | | Write Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | L | Χ | L-H | D | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Х | Н | L | L-H | Q | | Read Cycle, Begin Burst | External | L | Н | L | L | Н | L | Χ | Н | Н | L-H | Tri-State | | Read Cycle, Continue Burst | Next | Χ | Χ | Χ | L | Н | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Χ | Х | Х | L | Н | Н | L | Н | Н | L-H | Tri-State | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | L | L-H | Q | | Read Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | Н | Н | L-H | Tri-State | | Write Cycle, Continue Burst | Next | Х | Χ | Х | L | Н | Н | L | L | Х | L-H | D | | Write Cycle, Continue Burst | Next | Н | Х | Х | L | Х | Н | L | L | Χ | L-H | D | | Read Cycle, Suspend Burst | Current | Х | Χ | Х | L | Н | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Χ | Х | Х | L | Н | Н | Н | Н | Н | L-H | Tri-State | | Read Cycle, Suspend Burst | Current | Н | Χ | Х | L | Х | Н | Н | Н | L | L-H | Q | | Read Cycle, Suspend Burst | Current | Н | Χ | Χ | L | Х | Н | Н | Н | Н | L-H | Tri-State | | Write Cycle, Suspend Burst | Current | Χ | Х | Х | L | Н | Н | Н | L | Χ | L-H | D | | Write Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | L | Χ | L-H | D | #### Notes: - Notes: 2. X = "Don't Care." H = Logic HIGH, L = Logic LOW. 3. WRITE = L when any one or more Byte Write enable signals and BWE = L or GW = L. WRITE = H when all Byte write enable signals, BWE, GW = H. 4. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock. 5. CE<sub>1</sub>, CE<sub>2</sub>, and CE<sub>3</sub> are available only in the TQFP package. BGA package has only 2 chip selects CE<sub>1</sub> and CE<sub>2</sub>. 6. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BW<sub>X</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle. 7. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE is - 7. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW). ### Partial Truth Table for Read/Write<sup>[4,8]</sup> | Function (CY7C1444AV33) | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | Н | Н | Х | Х | Х | Х | | Read | Н | L | Н | Н | Н | Н | | Write Byte A – (DQ <sub>A</sub> and DQP <sub>A</sub> ) | Н | L | Н | Н | Н | L | | Write Byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | Н | L | Н | Н | L | Н | | Write Bytes B, A | Н | L | Н | Н | L | L | | Write Byte C – (DQ <sub>C</sub> and DQP <sub>C</sub> ) | Н | L | Н | L | Н | Н | | Write Bytes C, A | Н | L | Н | L | Н | L | | Write Bytes C, B | Н | L | Н | L | L | Н | | Write Bytes C, B, A | Н | L | Н | L | L | L | | Write Byte D – (DQ <sub>D</sub> and DQP <sub>D</sub> ) | Н | L | L | Н | Н | Н | | Write Bytes D, A | Н | L | L | Н | Н | L | | Write Bytes D, B | Н | L | L | Н | L | Н | | Write Bytes D, B, A | Н | L | L | Н | L | L | | Write Bytes D, C | Н | L | L | L | Н | Н | | Write Bytes D, C, A | Н | L | L | L | Н | L | | Write Bytes D, C, B | Н | L | L | L | L | Н | | Write All Bytes | Н | L | L | L | L | L | | Write All Bytes | L | Х | Х | Х | Х | Х | ### **Truth Table for Read/Write**[4,8] | Function (CY7C1445AV33) | GW | BWE | BW <sub>B</sub> | BW <sub>A</sub> | |--------------------------------------------------------|----|-----|-----------------|-----------------| | Read | Н | Н | Х | X | | Read | Н | L | Н | Н | | Write Byte A - (DQ <sub>A</sub> and DQP <sub>A</sub> ) | Н | L | Н | L | | Write Byte B – (DQ <sub>B</sub> and DQP <sub>B</sub> ) | Н | L | L | Н | | Write All Bytes | Н | L | L | L | | Write All Bytes | L | Х | Х | Х | <sup>8.</sup> Table only lists a partial listing of the byte write combinations. Any Combination of BW<sub>X</sub> is valid Appropriate write will be done based on which byte write is active. ### IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1444AV33/CY7C1445AV33 incorporates a serial boundary scan test access port (TAP). This part is fully compliant with the 1149.1 IEEE Standard 1149.1. The TAP operates using JEDEC-standard 3.3V or 2.5V I/O logic levels. The CY7C1444AV33/CY7C1445AV33 contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. #### **Disabling the JTAG Feature** It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW ( $V_{SS}$ ) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to VDD through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. ### **TAP Controller State Diagram** The 0/1 next to each state represents the value of TMS at the rising edge of TCK. #### **Test Access Port (TAP)** #### Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### Test MODE SELECT (TMS) The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. #### Test Data-In (TDI) The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See Tap Controller Block Diagram.) #### Test Data-Out (TDO) The TDO output ball is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine. The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See Tap Controller State Diagram.) ### **TAP Controller Block Diagram** #### **Performing a TAP Reset** A RESET is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. #### **TAP Registers** Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in the Tap Controller Block Diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the input and bidirectional balls on the SRAM. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** #### Overview Eight different instructions are possible with the three bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. The SAMPLE Z command puts the output bus into a High-Z state until the next command is given during the "Update IR" state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. When the SAMPLE/PRELOAD instructions are loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and output pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 20 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times ( $t_{CS}$ and $t_{CH}$ ). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture <u>all other signals and simply ignore the value of the CK and CK captured in the boundary scan register.</u> Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells prior to the selection of another boundary scan test operation. The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required—that is, while data captured is shifted out, the preloaded data can be shifted in. #### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### **EXTEST** The EXTEST instruction enables the preloaded data to be driven out through the system output pins. This instruction also selects the boundary scan register to be connected for serial access between the TDI and TDO in the shift-DR controller state. #### EXTEST OUTPUT BUS TRI-STATE IEEE Standard 1149.1 mandates that the TAP controller be able to put the output bus into a tri-state mode. The boundary scan register has a special bit located at bit# 89 (for 165-FBGA packages). When this scan cell, called the "extest output bus tri-state", is latched into the preload register during the "Update-DR" state in the TAP controller, it will directly control the state of the output (Q-bus) pins, when the EXTEST is entered as the current instruction. When HIGH, it will enable the output buffers to drive the output bus. When LOW, this bit will place the output bus into a High-Z condition. This bit can be set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the "Shift-DR" state. During "Update-DR", the value loaded into that shift-register cell will latch into the preload register. When the EXTEST instruction is entered, this bit will directly control the output Q-bus pins. Note that this bit is preset HIGH to enable the output when the device is powered-up, and also when the TAP controller is in the "Test-Logic-Reset" state. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ### **TAP Timing** TAP AC Switching Characteristics Over the Operating Range<sup>[9,10]</sup> | Parameter | Description | Min. | Max. | Unit | |-------------------|-------------------------------|----------|------|------| | Clock | | 1 | | | | t <sub>TCYC</sub> | TCK Clock Cycle Time | 50 | | ns | | t <sub>TF</sub> | TCK Clock Frequency | | 20 | MHz | | t <sub>TH</sub> | TCK Clock HIGH time | 20 | | ns | | t <sub>TL</sub> | TCK Clock LOW time | 20 | | ns | | Output Time | es | <u>.</u> | | | | t <sub>TDOV</sub> | TCK Clock LOW to TDO Valid | | 10 | ns | | t <sub>TDOX</sub> | TCK Clock LOW to TDO Invalid | 0 | | ns | | Set-up Time | es | | | | | t <sub>TMSS</sub> | TMS Set-up to TCK Clock Rise | 5 | | ns | | t <sub>TDIS</sub> | TDI Set-up to TCK Clock Rise | 5 | | ns | | t <sub>CS</sub> | Capture Set-up to TCK Rise | 5 | | ns | | Hold Times | | | | | | t <sub>TMSH</sub> | TMS Hold after TCK Clock Rise | 5 | | ns | | t <sub>TDIH</sub> | TDI Hold after Clock Rise | 5 | | ns | | t <sub>CH</sub> | Capture Hold after Clock Rise | 5 | | ns | #### Notes: <sup>9.</sup> $t_{CS}$ and $t_{CH}$ refer to the set-up and hold time requirements of latching data from the boundary scan register. <sup>10.</sup> Test conditions are specified using the load in TAP AC test Conditions. $t_R/t_F = 1$ ns. #### 3.3V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 3.3V | |--------------------------------------|-------------------------| | Input rise and fall times | 1 ns | | Input timing reference levels | 1.5V | | Output reference levels | 1.5V | | Test load termination supply voltage | 1.5V | ### 3.3V TAP AC Output Load Equivalent ### 2.5V TAP AC Test Conditions | Input pulse levels | V <sub>SS</sub> to 2.5V | |--------------------------------------|-------------------------| | Input rise and fall time | 1 ns | | Input timing reference levels | 1.25V | | Output reference levels | 1.25V | | Test load termination supply voltage | 1.25V | ### 2.5V TAP AC Output Load Equivalent ### **TAP DC Electrical Characteristics And Operating Conditions** $(0^{\circ}\text{C} < \text{TA} < +70^{\circ}\text{C}; V_{DD} = 3.135\text{V to } 3.6\text{V unless otherwise noted})^{[11]}$ | Parameter | Description | Test | Conditions | Min. | Max. | Unit | |------------------|---------------------|----------------------------------------------------|---------------------------------------------------|------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | $I_{OH} = -4.0 \text{ mA}, V_{DDQ} = 3.3 \text{V}$ | | 2.4 | | V | | | | $I_{OH} = -1.0 \text{ mA}, V_{DI}$ | <sub>DQ</sub> = 2.5V | 2.0 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu A$ | $V_{DDQ} = 3.3V$ | 2.9 | | V | | | | | $V_{DDQ} = 2.5V$ | 2.1 | | V | | V <sub>OL1</sub> | Output LOW Voltage | $I_{OL} = 8.0 \text{ mA}, V_{DDO}$ | $I_{OL} = 8.0 \text{ mA}, V_{DDQ} = 3.3 \text{V}$ | | 0.4 | V | | | | $I_{OL} = 1.0 \text{ mA}, V_{DDO}$ | <sub>Q</sub> = 2.5V | | 0.4 | V | | $V_{OL2}$ | Output LOW Voltage | I <sub>OL</sub> = 100 μA | $V_{DDQ} = 3.3V$ | | 0.2 | V | | | | | $V_{DDQ} = 2.5V$ | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | $V_{DDQ} = 3.3V$ | | 2.0 | V <sub>DD</sub> + 0.3 | V | | | | $V_{DDQ} = 2.5V$ | V <sub>DDQ</sub> = 2.5V | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | $V_{DDQ} = 3.3V$ | | -0.5 | 0.7 | V | | | | $V_{DDQ} = 2.5V$ | | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_{IN} \le V_{DDG}$ | ! | -5 | 5 | μΑ | #### Note <sup>11.</sup> All voltages referenced to V<sub>SS</sub> (GND). ### **Identification Register Definitions** | Instruction Field | CY7C1444AV33 | CY7C1445AV33 | Description | |--------------------------------------|--------------|--------------|----------------------------------------------| | Revision Number (31:29) | 000 | 000 | Describes the version number. | | Device Depth (28:24) <sup>[12]</sup> | 01011 | 01011 | Reserved for Internal Use | | Architecture/Memory Type (23:18) | 000110 | 000110 | Defines memory type and architecture | | Bus Width/Density(17:12) | 100111 | 010111 | Defines width and density | | Cypress JEDEC ID Code (11:1) | 00000110100 | 00000110100 | Allows unique identification of SRAM vendor. | | ID Register Presence Indicator (0) | 1 | 1 | Indicates the presence of an ID register. | ### **Scan Register Sizes** | Register Name | Bit Size (x18) | Bit Size(X36) | |---------------------------------------------|----------------|---------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary Scan Order (165-ball FBGA package) | 89 | 89 | ### **Identification Codes** | Instruction | Code | Description | |----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures I/O ring contents. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations. | | SAMPLE Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. | Note: 12. Bit #24 is "1" in the ID Register Definitions for both 2.5V and 3.3V versions of this device. ## 165-ball FBGA Boundary Scan Order<sup>[13,14]</sup> ### CY7C1444AV33 (1M x 36), CY7C1445AV33 (2M x 18) | Bit # | Ball ID | Bit # | Ball ID | Bit # | Ball ID | Bit # | Ball ID | |-------|---------|-------|---------|-------|---------|-------|----------| | 1 | N6 | 26 | E11 | 51 | A3 | 76 | N1 | | 2 | N7 | 27 | D11 | 52 | A2 | 77 | N2 | | 3 | N10 | 28 | G10 | 53 | B2 | 78 | P1 | | 4 | P11 | 29 | F10 | 54 | C2 | 79 | R1 | | 5 | P8 | 30 | E10 | 55 | B1 | 80 | R2 | | 6 | R8 | 31 | D10 | 56 | A1 | 81 | P3 | | 7 | R9 | 32 | C11 | 57 | C1 | 82 | R3 | | 8 | P9 | 33 | A11 | 58 | D1 | 83 | P2 | | 9 | P10 | 34 | B11 | 59 | E1 | 84 | R4 | | 10 | R10 | 35 | A10 | 60 | F1 | 85 | P4 | | 11 | R11 | 36 | B10 | 61 | G1 | 86 | N5 | | 12 | H11 | 37 | A9 | 62 | D2 | 87 | P6 | | 13 | N11 | 38 | B9 | 63 | E2 | 88 | R6 | | 14 | M11 | 39 | C10 | 64 | F2 | 89 | Internal | | 15 | L11 | 40 | A8 | 65 | G2 | | | | 16 | K11 | 41 | B8 | 66 | H1 | | | | 17 | J11 | 42 | A7 | 67 | H3 | | | | 18 | M10 | 43 | B7 | 68 | J1 | | | | 19 | L10 | 44 | B6 | 69 | K1 | | | | 20 | K10 | 45 | A6 | 70 | L1 | | | | 21 | J10 | 46 | B5 | 71 | M1 | | | | 22 | H9 | 47 | A5 | 72 | J2 | | | | 23 | H10 | 48 | A4 | 73 | K2 | | | | 24 | G11 | 49 | B4 | 74 | L2 | | | | 25 | F11 | 50 | В3 | 75 | M2 | | | Notes: 13. Balls which are NC (No Connect) are Pre-Set LOW. 14. Bit# 89 is Pre-Set HIGH. ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied.....-55°C to +125°C Supply Voltage on $V_{DD}$ Relative to GND...... -0.5V to +4.6VSupply Voltage on $V_{DDQ}$ Relative to GND ..... -0.5V to $+V_{DD}$ DC Voltage Applied to Outputs | DC Input Voltage | –0.5V to V <sub>DD</sub> + 0.5V | |--------------------------------------------------------|---------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current | > 200 mA | ### **Operating Range** | Range | Ambient<br>Temperature | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|------------------------|-----------------|--------------------| | Commercial | 0°C to +70°C | 3.3V -5%/+10% | | | Industrial | -40°C to +85°C | | to V <sub>DD</sub> | ### Electrical Characteristics Over the Operating Range [15, 16] #### DC Electrical Characteristics Over the Operating Range | Parameter | Description | Test Conditio | ns | Min. | Max. | Unit | |------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|------------------------|------| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.6 | V | | $V_{DDQ}$ | I/O Supply Voltage | for 3.3V I/O | | 3.135 | $V_{DD}$ | V | | | | for 2.5V I/O | | 2.375 | 2.625 | V | | V <sub>OH</sub> | Output HIGH Voltage | for 3.3V I/O, I <sub>OH</sub> = -4.0 mA | | 2.4 | | V | | | | for 2.5V I/O,I <sub>OH</sub> = -1.0 mA | | 2.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | for 3.3V I/O, I <sub>OL</sub> = 8.0 mA | | | 0.4 | V | | | | for 2.5V I/O, I <sub>OL</sub> = 1.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage[15] | for 3.3V I/O | | 2.0 | V <sub>DD</sub> + 0.3V | V | | | | for 2.5V I/O | | 1.7 | V <sub>DD</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[15]</sup> | for 3.3V I/O | | -0.3 | 0.8 | V | | | | for 2.5V I/O | | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Leakage Current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | | <b>-</b> 5 | 5 | μΑ | | | Input Current of MODE | Input = V <sub>SS</sub> | | -30 | | μΑ | | | | Input = V <sub>DD</sub> | | | 5 | μΑ | | | Input Current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | | μΑ | | | | Input = V <sub>DD</sub> | | | 30 | μΑ | | l <sub>oz</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disabled | I | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 4-ns cycle, 250 MHz | | 475 | mA | | | Current | $f = f_{MAX} = 1/t_{CYC}$ | 5-ns cycle, 200 MHz | | 425 | mA | | | | | 6-ns cycle, 167 MHz | | 375 | mΑ | | I <sub>SB1</sub> | Automatic CE<br>Power-down<br>Current—TTL Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | All speeds | | 225 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-down<br>Current—CMOS Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \le 0.3 V$ or $V_{IN} \ge V_{DDQ} - 0.3 V$ ,<br>f = 0 | All speeds | | 120 | mA | | I <sub>SB3</sub> | Automatic CE<br>Power-down<br>Current—CMOS Inputs | $V_{DD}$ = Max, Device Deselected, or $V_{IN} \le 0.3 \text{V}$ or $V_{IN} \ge V_{DDQ} - 0.3 \text{V}$ $f = f_{MAX} = 1/t_{CYC}$ | All Speeds | | 200 | mA | | I <sub>SB4</sub> | Automatic CE<br>Power-down<br>Current—TTL Inputs | $V_{DD}$ = Max, Device Deselected,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , f = 0 | All Speeds | | 135 | mA | <sup>15.</sup> Overshoot: $V_{IH}(AC) < V_{DD}$ +1.5V (Pulse width less than $t_{CYC}/2$ ), undershoot: $V_{IL}(AC) > -2V$ (Pulse width less than $t_{CYC}/2$ ). 16. $T_{Power-up}$ : Assumes a linear ramp from 0V to $V_{DD}(min.)$ within 200 ms. During this time $V_{IH} < V_{DD}$ and $V_{DDQ} \le V_{DD}$ . ### Capacitance<sup>[17]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Max. | 165 FBGA<br>Max. | Unit | |------------------|--------------------------|-----------------------------------------|------------------|------------------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6.5 | 7 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V$ $V_{DDO} = 2.5V$ | 3 | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | DDQ =13 1 | 5.5 | 6 | pF | ### Thermal Resistance<sup>[17]</sup> | Parameter | Description | Test Conditions | 100 TQFP<br>Package | 165 FBGA<br>Package | Unit | |-----------------|------------------------------------------|-----------------------------------------------------------------|---------------------|---------------------|------| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and procedures for | 25.21 | 20.8 | °C/W | | Θ <sub>JC</sub> | Thermal Resistance (Junction to Case) | measuring thermal impedance, per EIA/JESD51. | 2.28 | 3.2 | °C/W | #### **AC Test Loads and Waveforms** #### 3.3V I/O Test Load #### 2.5V I/O Test Load #### Note: 17. Tested initially and after any design or process change that may affect these parameters. ## Switching Characteristics Over the Operating Range<sup>[22, 23]</sup> | | | -250 | | -200 | | -167 | | | |--------------------|---------------------------------------------------------------|-----------|-----|-----------|-----|------|------|------| | Parameter | Description | Min. Max. | | Min. Max. | | Min. | Max. | Unit | | t <sub>POWER</sub> | V <sub>DD</sub> (Typical) to the first Access <sup>[18]</sup> | 1 | | 1 | | 1 | | ms | | Clock | | | | | | | | | | t <sub>CYC</sub> | Clock Cycle Time | 4.0 | | 5 | | 6 | | ns | | t <sub>CH</sub> | Clock HIGH | 1.5 | | 2.0 | | 2.4 | | ns | | t <sub>CL</sub> | Clock LOW | | | 2.0 | | 2.4 | | ns | | Output Times | <b>S</b> | | | | | | | | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 2.6 | | 3.2 | | 3.4 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.0 | | 1.5 | | 1.5 | | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[19, 20, 21]</sup> | 1.0 | | 1.3 | | 1.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[19, 20, 21]</sup> | | 2.6 | | 3.0 | | 3.4 | ns | | t <sub>OEV</sub> | OE LOW to Output Valid | | 2.6 | | 3.0 | | 3.4 | ns | | t <sub>OELZ</sub> | OE LOW to Output Low-Z <sup>[19, 20, 21]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>OEHZ</sub> | OE HIGH to Output High-Z <sup>[19, 20, 21]</sup> | | 2.6 | | 3.0 | | 3.4 | ns | | Set-up Times | | | | | | | | | | t <sub>AS</sub> | Address Set-up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | t <sub>ADS</sub> | ADSC, ADSP Set-up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | t <sub>ADVS</sub> | ADV Set-up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | t <sub>WES</sub> | GW, BWE, BW <sub>X</sub> Set-up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | t <sub>DS</sub> | Data Input Set-up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | t <sub>CES</sub> | Chip Enable Set-Up Before CLK Rise | 1.2 | | 1.4 | | 1.5 | | ns | | Hold Times | • | | | | | | | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>WEH</sub> | GW, BWE, BW <sub>X</sub> Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Enable Hold After CLK Rise | 0.3 | | 0.4 | | 0.5 | | ns | #### Notes: <sup>18.</sup> This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD</sub>(minimum) initially before a read or write operation can be initiated. <sup>19.</sup> t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>DELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 20. At any given voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. <sup>21.</sup> This parameter is sampled and not 100% tested. <sup>22.</sup> Timing reference level is 1.5V when $V_{DDQ}$ = 3.3V and is 1.25V when $V_{DDQ}$ = 2.5V. <sup>23.</sup> Test conditions shown in (a) of AC Test Loads unless otherwise noted. ### Read Cycle Timing<sup>[24]</sup> Note: 24. On this diagram, when $\overline{CE}$ is LOW: $\overline{CE}_1$ is LOW, $\overline{CE}_2$ is HIGH and $\overline{CE}_3$ is LOW. When $\overline{CE}$ is HIGH: $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW or $\overline{CE}_3$ is HIGH. Write Cycle Timing<sup>[24, 25]</sup> #### Note: 25. Full width write can be initiated by either $\overline{\text{GW}}$ LOW; or by $\overline{\text{GW}}$ HIGH, $\overline{\text{BWE}}$ LOW and $\overline{\text{BW}}_{X}$ LOW. # Read/Write Cycle Timing<sup>[24, 26, 27]</sup> #### Notes: 26. The data bus (Q) remains in high-Z following a Write cycle, unless a new read access is initiated by ADSP or ADSC. 27. GW is HIGH. ### **ZZ Mode Timing**<sup>[28,29]</sup> 28. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 29. DQs are in high-Z when exiting ZZ sleep mode. ### **Ordering Information** Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered. | Speed<br>(MHz) | Ordering Code | Package<br>Diagram | Part and Package Type | Operating<br>Range | |----------------|----------------------|--------------------|------------------------------------------------------------------|--------------------| | 167 | CY7C1444AV33-167AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Commercial | | | CY7C1445AV33-167AXC | | | | | | CY7C1444AV33-167BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-167BZC | | | | | | CY7C1444AV33-167BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-167BZXC | | | | | | CY7C1444AV33-167AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Industrial | | | CY7C1445AV33-167AXI | | | | | | CY7C1444AV33-167BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-167BZI | | | | | | CY7C1444AV33-167BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-167BZXI | | | | | 200 | CY7C1444AV33-200AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Commercial | | | CY7C1445AV33-200AXC | | | | | | CY7C1444AV33-200BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-200BZC | | | | | | CY7C1444AV33-200BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-200BZXC | | | | | | CY7C1444AV33-200AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Industrial | | | CY7C1445AV33-200AXI | | | | | | CY7C1444AV33-200BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-200BZI | | | | | | CY7C1444AV33-200BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-200BZXI | | | | | 250 | CY7C1444AV33-250AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Commercial | | | CY7C1445AV33-250AXC | | | | | | CY7C1444AV33-250BZC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-250BZC | | | | | | CY7C1444AV33-250BZXC | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-250BZXC | | | | | | CY7C1444AV33-250AXI | 51-85050 | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Lead-Free | Industrial | | | CY7C1445AV33-250AXI | | | | | | CY7C1444AV33-250BZI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) | | | | CY7C1445AV33-250BZI | | | | | | CY7C1444AV33-250BZXI | 51-85165 | 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Lead-Free | | | | CY7C1445AV33-250BZXI | | | | ### **Package Diagrams** ### 100-pin TQFP (14 x 20 x 1.4 mm) (51-85050) NOTE: - 1. JEDEC STD REF MS-026 - BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85050-\*B ### **Package Diagrams** i486 is a trademark, and Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. ### **Document History Page** | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | |------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 124419 | 03/04/03 | CGM | New data sheet | | *A | 254910 | See ECN | SYT | Part number changed from previous revision. New and old part number differ by the letter "A" Modified Functional Block diagrams Modified switching waveforms Added boundary scan information Added footnote #13 (32-Bit Vendor I.D Code changed) Added I <sub>DD</sub> , I <sub>X</sub> and I <sub>SB</sub> values in DC Electrical Characteristics Added t <sub>POWER</sub> specifications in Switching Characteristics table Removed 119 PBGA package Changed 165 FBGA package from BB165 (15 x 17 x 1.20 mm) to BB165 (15 x 17 x 1.40 mm) | | *B | 303533 | See ECN | SYT | Changed the test condition from $V_{DD} = Min$ . to $V_{DD} = Max$ for $V_{OL}$ in the Electrical Characteristics table Replaced $\Theta_{JA}$ and $\Theta_{JC}$ from TBD to respective Thermal Values for All Packages on the Thermal Resistance Table Changed $I_{DD}$ from 450, 400 & 350 mA to 475, 425 & 375 mA for 250, 200 and 167 Mhz respectively Changed $I_{SB1}$ from 190, 180 and 170 mA to 225 mA for 250, 200 and 167 Mhz respectively Changed $I_{SB2}$ from 80 mA to 100 mA for all frequencies Changed $I_{SB3}$ from 180, 170 & 160 mA to 200 mA for 250, 200 and 167 Mhrespectively Changed $I_{SB3}$ from 100 mA to 110 mA for all frequencies Changed $I_{SB4}$ from 100 mA to 110 mA for all frequencies Changed $I_{SB4}$ from 3.0 to 6.5, 3 and 5.5 pF from 5, 5 and 7 pF for TQF Package Changed $I_{CO}$ from 3.0 to 3.2 ns and $I_{DOH}$ from 1.3 ns to 1.5 ns for 200 Mh Speed Bin Added lead-free information for 100-pin TQFP and 165 FBGA packages | | *C | 331778 | See ECN | SYT | Modified Address Expansion balls in the pinouts for 165 FBGA Package aper JEDEC standards and updated the Pin Definitions accordingly Modified $V_{OL}$ , $V_{OH}$ test conditions Changed $C_{IN}$ , $C_{CLK}$ and $C_{I/O}$ to 7, 7and 6 pF from 5, 5 and 7 pF for 165 FBG Package Added Industrial Temperature Grades Changed $I_{SB2}$ and $I_{SB4}$ from 100 and 110 mA to 120 and 135 mA respective Updated the Ordering Information by Shading and Unshading MPNs as pravailability | | *D | 417509 | See ECN | RXU | Converted from Preliminary to Final Changed address of Cypress Semiconductor Corporation on Page# 1 fro "3901 North First Street" to "198 Champion Court" Changed $I_X$ current value in MODE from $-5~\&~30~\mu A$ to $-30~\&~5~\mu A$ respectively and also Changed $I_X$ current value in ZZ from $-30~\&~5~\mu A$ to $-5~\&~3~\mu A$ respectively on page# 16 Modified test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the Electrical Characteristics Table Replaced Package Name column with Package Diagram in the Ordering Information table Replaced Package Diagram of 51-85050 from *A to *B | | *E | 473229 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on $V_{DDQ}$ Relative to GNI Changed $t_{TH}$ , $t_{TL}$ from 25 ns to 20 ns and $t_{TDOV}$ from 5 ns to 10 ns in TAI AC Switching Characteristics table Updated the Ordering Information table. |