DisplayPort multiplexer for bidirectional video in all-in-one computer systems

Rev. 1 — 25 February 2011

**Product data sheet** 

## 1. General description

CBTL12131 is an integrated DisplayPort high-speed path switch/multiplexer that allows all-in-one computer systems to efficiently manage path switching between different display modes of operation. With the CBTL12131, video can be routed either from one DisplayPort source (GPU1) to an integrated DisplayPort panel and simultaneously from a second DisplayPort source (GPU2) to an external DisplayPort sink; or from an external DisplayPort source to the integrated DisplayPort panel.

The device is configured as four main Ports A through D, each providing four high-speed differential lanes for DisplayPort Main Link (ML) channels, one high-speed differential lane for the DisplayPort AUX channel, and one single-ended lane for the HPD (Hot Plug Detect) signal. One port (Port A) provides an additional alternate lane for the AUX channel, in order to allow bypassing of external AC-coupling capacitors for support of the DDC channel in case an external connected sink is a '++DP' type cable adapter.

For the path supporting the 'external source to integrated DisplayPort panel' mode, a programmable equalizer is provided which allows compensation for channel loss that the external source or internal sink are unable to adequately compensate for. The equalizer is self-biasing and is programmable to five gain-frequency curves, of which one is a flat response and four are active equalization. The equalizer output can also be set to one of two levels of pre-emphasis (including flat), and also differential swing level can be set to one of two levels. All options (EQ, pre-emphasis, level) are easily programmed using board-strapping (resistor, short or open) of three unique Quinary Input programming pins.

The CBTL12131 includes additional features that support use of the external DisplayPort connector in both directions: either an external sink (monitor or cable adapter) or external source (notebook computer) can be connected, while CBTL12131 configures the direction and termination of the related signals accordingly. The port facing the external DisplayPort connector (Port B) is equipped with dedicated sensing circuitry which detects and reports the status of the HPD and AUX lines, to support the system controller in determining and setting the proper connection status. The AUX channel of Port B also has switchable integrated termination, to allow the system controller to apply the correct DC termination in case an external DisplayPort source is connected. Moreover, it affords the system controller the means to detect the type of system (sink, source or all-in-one computer) connected at Port B, and apply the proper termination required in each scenario.

The CBTL12131 is powered from a single 3.3 V power supply, consumes very little current while providing low insertion loss and low return loss high-speed differential switch channels suitable for use in DisplayPort v1.1a interconnect. All switch and configuration settings can be performed by board-strapping or driving simple CMOS inputs—no software or bus configuration is required. CBTL12131 is available in a 6 mm × 6 mm



TFBGA64 package with 0.5 mm ball pitch; owing to its high level of integration and versatility, it is eminently suitable for use in computers employing bidirectional DisplayPort video.

## 2. Features and benefits

### 2.1 High-speed DisplayPort Main Link multiplexing

- Switch path topologies supporting:
  - 'dual through' mode (two GPUs to two displays simultaneously)
  - 'external source' mode (external source to internal display)
- Supports DisplayPort v1.1a at 2.7 Gbit/s
- High-bandwidth analog pass-gate technology
- Configurable equalization in 'external source' mode path
- Pre-emphasis level control for equalizer in 'external source' mode path
- Very low intra-pair differential skew of < 5 ps
- Very low inter-pair skew of < 180 ps</p>

## 2.2 DDC and AUX multiplexing

- Switch path topologies supporting:
  - 'dual through' mode (two GPUs to two displays)
  - 'external source' mode (external source to internal display)
- 'AC coupling bypass' mode on Port A (for external ++DP sink)
- Supports DisplayPort v1.1a AUX channel
- Supports DDC/I<sup>2</sup>C-bus multiplexing
- High-bandwidth analog pass-gate technology

## 2.3 HPD channel management

- Active logic management of HPD signals
- Bidirectional HPD I/O for external connector (Port B)
- HPD input for integrated DisplayPort display (Port D)
- Two HPD outputs to both GPUs, one for internal (Port C) and one for external video (Port A)
- 5 V tolerance on all HPD inputs
- 3.3 V LVTTL logic output levels for all HPD outputs
- Internal 200 kΩ pull-down resistor on Port B and Port D HPD input ensures default LOW when no sink is connected

## 2.4 Link state detection, configuration and reporting

- Detection of DC state of AUX\_P and AUX\_N lines of external display (Port B)
- Filtering of HPD interrupt pulse from external display (Port B)
- Reporting of detected/filtered Port B AUX and HPD states via CMOS outputs (to external system controller)
- AUX channel bias control inputs for Port B to allow configuration as source or sink

Integrated high-ohmic pull-down (4.7 MΩ) and switchable 100 kΩ and 500 kΩ resistors for Port B AUX bias control

### 2.5 Equalizer

- Programmable equalizer for channel loss compensation from Port B to Port D (external source mode)
- Five levels of input equalization (including flat)
- Two levels of output pre-emphasis (including flat)
- Two output voltage swing levels
- Three quinary input control pins allow equalization, pre-emphasis and output voltage swing selection by simple board strapping

### 2.6 General

- Power supply 3.3 V ± 10 %
- Low active mode supply current of 30 mA typical (Dual-through mode)
- Active mode supply current of 120 mA typical (External source mode, EQ = on)
- ESD resilience to 4 kV HBM, 1 kV CDM
- Available in TFBGA64 6 mm × 6 mm package

## 3. Typical system configuration



## 4. Ordering information

#### Table 1.Ordering information

| Type number | Package |                                                                                            |          |
|-------------|---------|--------------------------------------------------------------------------------------------|----------|
|             | Name    | Description                                                                                | Version  |
| CBTL12131ET | TFBGA64 | plastic thin fine-pitch ball grid array package; 64 balls; body $6 \times 6 \times 0.8$ mm | SOT543-1 |

CBTL12131 Product data sheet

DisplayPort multiplexer for bidirectional video

## 5. Functional diagram



DisplayPort multiplexer for bidirectional video

## 6. Pinning information

## 6.1 Pinning



|                                                                             |                             | (face                | Port D<br>es eDP conne | ector)  | Port B<br>(faces external DP connector) |                |         |         |                 |               |  |
|-----------------------------------------------------------------------------|-----------------------------|----------------------|------------------------|---------|-----------------------------------------|----------------|---------|---------|-----------------|---------------|--|
|                                                                             | 1                           | 2                    | 3                      | 4       | 5                                       | 6              | 7       | 8       | 9               | 10            |  |
| А                                                                           | ML_D_0P                     | ML_D_1P              | ML_D_2P                | ML_D_3P | HPD_D                                   | HPD_B          | ML_B_0P | ML_B_1P | ML_B_2P         | ML_B_3P       |  |
| В                                                                           | ML_D_0N                     | ML_D_1N              | ML_D_2N                | ML_D_3N | VDD                                     | GND            | ML_B_0N | ML_B_1N | ML_B_2N         | ML_B_3N       |  |
| С                                                                           | AUX_D_P                     | AUX_D_N              |                        |         |                                         | <br> <br> <br> |         | AUX_B_N | AUX_B_P         |               |  |
| D                                                                           | AUX_B_<br>P_STATE           | AUX_B_<br>N_STATE    |                        |         |                                         | Ι              |         | PL5     | DDC_<br>AUX_SEL |               |  |
| E                                                                           | PATH_<br>SEL                | VDD                  |                        |         | Transparo                               | nt top view    |         | VDD     | EQ5             |               |  |
| F                                                                           | TST_<br>REXT                | GND                  |                        |         | nanspare                                | The top view   |         |         | LV5             | HPD_B_<br>FLT |  |
| G                                                                           | AUX_<br>TERM_<br>SRC        | AUX_<br>TERM_<br>SNK |                        |         |                                         | I              |         |         | DDC_A_1         | DDC_A_0       |  |
| н                                                                           | AUX_C_P                     | AUX_C_N              |                        |         |                                         | <br> <br>      |         |         | AUX_A_N         | AUX_A_P       |  |
| J                                                                           | ML_C_0N                     | ML_C_1N              | ML_C_2N                | ML_C_3N | VDD                                     | GND            | ML_A_0N | ML_A_1N | ML_A_2N         | ML_A_3N       |  |
| К                                                                           | ML_C_0P                     | ML_C_1P              | ML_C_2P                | ML_C_3P | HPD_C                                   | HPD_A          | ML_A_0P | ML_A_1P | ML_A_2P         | ML_A_3P       |  |
| Port C Port A (faces GPU for internal video) (faces GPU for external video) |                             |                      |                        |         |                                         |                |         |         |                 |               |  |
| g 4. B                                                                      | 4. Ball mapping for TFBGA64 |                      |                        |         |                                         |                |         |         |                 |               |  |

CBTL12131

## 6.2 Pin description

| Table 2. Pin des | scriptio | 'n                                                                          |                                                                                                                                                                                                                                                                                                          |
|------------------|----------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol           | Pin      | Туре                                                                        | Description                                                                                                                                                                                                                                                                                              |
| Control inputs   |          |                                                                             |                                                                                                                                                                                                                                                                                                          |
| PATH_SEL         | E1       | 3.3 V low-voltage CMOS single-ended input                                   | Input to set the path configuration of the CBTL12131. When LOW,<br>Ports A and B are mutually connected, as well as Ports C and D.<br>When HIGH, Port B is connected to Port D.                                                                                                                          |
| DDC_AUX_SEL      | D10      | 3.3 V low-voltage CMOS single-ended input                                   | Input to select between DDC and AUX terminals for Port A. When HIGH, the DDC_A_P and DDC_A_N terminals are connected to their respective AUX_B_P and AUX_B_N terminals on Port B. When LOW, the AUX_A_P and AUX_A_N terminals are connected to their respective AUX_B_P and AUX_B_N terminals on Port B. |
| EQ5              | E10      | 3.3 V low-voltage CMOS<br>quinary input                                     | Equalizer setting input pin. This pin can be board-strapped to one of five decode values: short to GND, resistor to GND, open-circuit, resistor to VDD, short to VDD. See <u>Table 7</u> for truth table.                                                                                                |
| PL5              | D9       | 3.3 V low-voltage CMOS<br>quinary input                                     | Pre-emphasis level setting input pin. This pin can be board-strapped to one of five decode values: short to GND, resistor to GND, open-circuit, resistor to VDD, short to VDD. See <u>Table 8</u> for truth table.                                                                                       |
| LV5              | F9       | 3.3 V low-voltage CMOS<br>quinary input                                     | Output differential swing setting input pin. This pin can be<br>board-strapped to one of five decode values: short to GND, resistor<br>to GND, open-circuit, resistor to VDD, short to VDD. See <u>Table 9</u> for<br>truth table.                                                                       |
| TST_REXT         | F1       | 3.3 V low-voltage CMOS single-ended input with current sensing analog input | Test pin for NXP use, combined with external current sensing function. Should be tied to ground via an external resistor of value 10 k $\Omega \pm 1$ %. This pin must not be left open-circuit to avoid possible erroneous engagement of test mode in normal operation.                                 |
| AUX_TERM_SRC     | G1       | 3.3 V low-voltage CMOS single-ended input                                   | Input to enable source-type termination on the Port B AUX pair.<br>When HIGH, 100 k $\Omega$ termination resistors are applied to the Port B AUX pair. When LOW, the termination resistors will be disabled (high-impedance).                                                                            |
| AUX_TERM_SNK     | G2       | 3.3 V low-voltage CMOS single-ended input                                   | Input to enable sink-style termination on the Port B AUX pair. When HIGH, a 500 k $\Omega$ termination resistor to VDD is applied to AUX_B_P. When LOW, the termination resistor will be disabled (high-impedance).                                                                                      |
| Status outputs   |          |                                                                             |                                                                                                                                                                                                                                                                                                          |
| HPD_B_FLT        | F10      | 3.3 V low-voltage CMOS single-ended output                                  | This outputs a filtered version of HPD_B.                                                                                                                                                                                                                                                                |
| AUX_B_P_STATE    | D1       | 3.3 V low-voltage CMOS single-ended output                                  | DC state (HIGH or LOW) of AUX_B_P signal.                                                                                                                                                                                                                                                                |
| AUX_B_N_STATE    | D2       | 3.3 V low-voltage CMOS single-ended output                                  | DC state (HIGH or LOW) of AUX_B_N signal.                                                                                                                                                                                                                                                                |

## DisplayPort multiplexer for bidirectional video

| Table 2. Pin des | scriptio                              | ncontinued                                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|------------------|---------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Symbol           | Pin                                   | Туре                                                  | Description                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| Port A terminals |                                       |                                                       |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_A_0P          | K7                                    | differential port terminal                            | Four high-speed differential pairs for DisplayPort Main Link signals,                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_A_0N          | J7                                    | differential port terminal                            | Port A. Designated as port facing the GPU for external video. Port A will be exclusively connected to Port B when PATH SEL = LOW and                                                                                                                                                                                                                                   |  |  |  |  |  |
| ML_A_1P          | K8                                    | differential port terminal                            | will be high-impedance when PATH_SEL = HIGH.                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| ML_A_1N          | J8                                    | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_A_2P          | K9                                    | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_A_2N          | J9                                    | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_A_3P          | K10                                   | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_A_3N          | J10                                   | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| AUX_A_P          | H10                                   | differential port terminal                            | High-speed differential pair for DisplayPort AUX signals, Port A.                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| AUX_A_N          | H9                                    | differential port terminal                            | These terminals are active when DDC_AUX_SEL = LOW only;<br>when DDC_AUX_SEL = HIGH, these are high-impedance.                                                                                                                                                                                                                                                          |  |  |  |  |  |
| DDC_A_0          | G10                                   | differential port terminal                            | Port A terminal intended for AUX AC coupling capacitor bypass.                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| DDC_A_1          | G9                                    | differential port terminal                            | when DDC_AUX_SEL = LOW, these are high-impedance.                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| HPD_A            | K6 3.3 V LVTTL<br>single-ended output |                                                       | 3.3 V LVTTL HPD output for Port A. When PATH_SEL = LOW, this output follows the state of HPD_B (from external DP or ++DP sink). When PATH_SEL = HIGH, this output is always LOW.                                                                                                                                                                                       |  |  |  |  |  |
| Port B terminals |                                       |                                                       |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_B_0P          | A7                                    | differential port terminal                            | Four high-speed differential pairs for DisplayPort Main Link signals,                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_B_0N          | B7                                    | differential port terminal                            | Port B. Designated as port facing the external DP connector. Port B                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| ML_B_1P          | A8                                    | differential port terminal                            | <ul> <li>Will be exclusively connected to Port A when PATH_SEL = LOW and<br/>HPD B FLT = HIGH, and will be exclusively connected to Port D</li> </ul>                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_B_1N          | B8                                    | differential port terminal                            | when PATH_SEL = HIGH. When PATH_SEL = HIGH, the signal                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| ML_B_2P          | A9                                    | differential port terminal                            | ordering and association to Port D ML signals is automatically                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| ML_B_2N          | B9                                    | differential port terminal                            | signal ordering for a DP sink-side connector.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| ML_B_3P          | A10                                   | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| ML_B_3N          | B10                                   | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| AUX_B_P          | C10                                   | differential port terminal                            | High-speed differential pair for DisplayPort AUX signals, Port B.                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| AUX_B_N          | C9                                    | differential port terminal                            |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| HPD_B            | A6                                    | 3.3 V bidirectional<br>LVTTL I/O with high-Z<br>state | HPD input with 5 V tolerance or output for Port B, to be connected to<br>the external DP connector. When PATH_SEL = LOW, HPD_B is<br>configured as input (from external DP or ++DP sink). When<br>PATH_SEL = HIGH, HPD_B is configured as output and follows the<br>state of HPD_D (from internal sink), to be connected via DP<br>connector to an external DP source. |  |  |  |  |  |

## DisplayPort multiplexer for bidirectional video

| Table 2.                                                                  | Pin des | criptio                      | ncontinued                      |                                                                                                                                                                                                                  |  |  |  |  |  |
|---------------------------------------------------------------------------|---------|------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Symbol                                                                    |         | Pin                          | Туре                            | Description                                                                                                                                                                                                      |  |  |  |  |  |
| Port C tern                                                               | ninals  |                              |                                 |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_C_0P<br>ML_C_0N<br>ML_C_1P<br>ML_C_1N<br>ML_C_2P<br>ML_C_2N<br>ML_C_3P |         | K1                           | differential port terminal      | Four high-speed differential pairs for DisplayPort Main Link signals,<br>Port C. Designated as port facing the GPU for internal video. Port C<br>will be exclusively connected to Port D when PATH SEL = LOW and |  |  |  |  |  |
|                                                                           |         | J1                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                           |         | K2                           | differential port terminal      | will be high-impedance when PATH_SEL = HIGH.                                                                                                                                                                     |  |  |  |  |  |
|                                                                           |         | J2                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                           |         | K3                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                           |         | J3                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
|                                                                           |         | K4                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_C_3N                                                                   |         | J4                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| AUX_C_P                                                                   |         | H1                           | differential port terminal      | High-speed differential pair for DisplayPort AUX signals, Port C.                                                                                                                                                |  |  |  |  |  |
| AUX_C_N                                                                   |         | H2                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| HPD_C                                                                     |         | K5                           | 3.3 V LVTTL single-ended output | 3.3 V LVTTL HPD output for Port C. When PATH_SEL = LOW, this output follows the state of HPD_D (from internal sink). When PATH_SEL = HIGH, this output is always LOW.                                            |  |  |  |  |  |
| Port D tern                                                               | ninals  |                              |                                 |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_D_0P                                                                   |         | A1                           | differential port terminal      | Four high-speed differential pairs for DisplayPort Main Link signals,                                                                                                                                            |  |  |  |  |  |
| ML_D_0N                                                                   |         | B1 differential port termina |                                 | Port D. Designated as port facing the internal eDP display module                                                                                                                                                |  |  |  |  |  |
| ML_D_1P                                                                   |         | A2                           | differential port terminal      | PATH SEL = LOW, and will be exclusively connected to Port C when                                                                                                                                                 |  |  |  |  |  |
| ML_D_1N                                                                   |         | B2                           | differential port terminal      | PATH_SEL = HIGH.                                                                                                                                                                                                 |  |  |  |  |  |
| ML_D_2P                                                                   |         | A3                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_D_2N                                                                   |         | B3                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_D_3P                                                                   |         | A4                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| ML_D_3N                                                                   |         | B4                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| AUX_D_P                                                                   |         | C1                           | differential port terminal      | High-speed differential pair for DisplayPort AUX signals, Port D.                                                                                                                                                |  |  |  |  |  |
| AUX_D_N                                                                   |         | C2                           | differential port terminal      |                                                                                                                                                                                                                  |  |  |  |  |  |
| HPD_D                                                                     |         | A5                           | 3.3 V LVTTL single-ended input  | 5 V tolerant HPD input for Port D, to be connected to the internal sink.                                                                                                                                         |  |  |  |  |  |
| Supply and                                                                | d groun | d                            |                                 |                                                                                                                                                                                                                  |  |  |  |  |  |
| VDD                                                                       |         | B5,<br>E2,<br>E9,<br>J5      | power supply                    | 3.3 V power supply pins.                                                                                                                                                                                         |  |  |  |  |  |
| GND                                                                       |         | B6,<br>F2,<br>J6             | ground                          | Ground pins.                                                                                                                                                                                                     |  |  |  |  |  |

8 of 28

**DisplayPort multiplexer for bidirectional video** 

## 7. Functional description

### 7.1 General

The CBTL12131 is a high-bandwidth DisplayPort channel switching device designed for use in all-in-one computers. It contains high-bandwidth switches arranged between four Ports (A through D) to allow two different channel topologies, where each channel comprises a Main Link (ML), AUX and HPD path for comprehensive DisplayPort channel switching. One can select between two basic configurations: either Ports A and C are connected to Ports B and D respectively, or Port B is connected to Port D while Ports A and C are high-impedance. In addition, the CBTL12131 includes circuitry to assist in detection and configuration of Port B designated as the port facing the external DisplayPort connector. This section describes these functional blocks in detail.

## 7.2 Main Link DisplayPort switches/multiplexers

The Main Link path topology provides for four differential pairs in each Port, and an equalizer for each differential pair in the path from Port B to Port D, as shown in Figure 5. The Main Link switches are operated by CMOS input PATH\_SEL and further qualified by the state of internally derived signal HPD\_B\_FLT (see Section 7.6 for details). When PATH\_SEL is LOW, Ports C and D are mutually connected, Ports A and B are mutually connected only when HPD\_B\_FLT is HIGH, and the equalizer is turned off (isolating). When PATH\_SEL is HIGH, Ports A and C are disconnected (high-impedance) and Port D is connected to Port B via the equalizer. The equalizer can by bypassed or configured by quinary input EQ5 to any of five equalizer settings (including a flat response) depending on specific application conditions. For details on the Equalizer function, please refer to Section 7.7.



#### Table 3.Main Link channel configuration

Legend: high-Z = isolating, high-impedance; ACT = active, low-impedance.

| Inputs             |   |                                                 | Channels | Comment |                                                                     |
|--------------------|---|-------------------------------------------------|----------|---------|---------------------------------------------------------------------|
| PATH_SEL HPD_B_FLT |   | Port C - Port D Port A - Port B Port B - Port D |          |         |                                                                     |
| 0                  | 0 | ACT                                             | high-Z   | high-Z  | Normal mode; internal display only                                  |
| 0                  | 1 | ACT                                             | ACT      | high-Z  | Normal mode with dual display                                       |
| 1                  | 0 | high-Z                                          | high-Z   | ACT     | External source mode with internal<br>display not yet asserting HPD |
| 1 1                |   | high-Z                                          | high-Z   | ACT     | External source mode with internal display asserting HPD            |

CBTL12131 Product data sheet © NXP B.V. 2011. All rights reserved

Table 4.Main Link signal mappingsLegend: high-Z = isolating, high-impedance; ACT = active, low-impedance; EQ = active, equalized/re-driven.

|           | Inj      | outs      |         |            |         | (       | Channels                                  | 6       |         |            |         | Comment (all other ports         |
|-----------|----------|-----------|---------|------------|---------|---------|-------------------------------------------|---------|---------|------------|---------|----------------------------------|
|           | PATH_SEL | HPD_B_FLT | Ро      | rt C - Poi | rt D    | Ро      | rt A - Poi                                | rt B    | Por     | t B - Port | D[1]    | shall be mutually isolated)      |
|           |          | '         | ML_C_0P | ACT        | ML_D_0P | ML_A_0P | high-Z                                    | ML_B_0P | ML_B_0P | high-Z     | ML_D_3N |                                  |
|           |          |           | ML_C_0N | ACT        | ML_D_0N | ML_A_0N | high-Z                                    | ML_B_0N | ML_B_0N | high-Z     | ML_D_3P |                                  |
|           |          |           | ML_C_1P | ACT        | ML_D_1P | ML_A_1P | high-Z                                    | ML_B_1P | ML_B_1P | high-Z     | ML_D_2N |                                  |
|           | 0        | 0         | ML_C_1N | ACT        | ML_D_1N | ML_A_1N | high-Z                                    | ML_B_1N | ML_B_1N | high-Z     | ML_D_2P | Normal mode;                     |
|           | 0        | 0         | ML_C_2P | ACT        | ML_D_2P | ML_A_2P | high-Z                                    | ML_B_2P | ML_B_2P | high-Z     | ML_D_1N | internal display only            |
|           |          |           | ML_C_2N | ACT        | ML_D_2N | ML_A_2N | high-Z                                    | ML_B_2N | ML_B_2N | high-Z     | ML_D_1P |                                  |
|           |          |           | ML_C_3P | ACT        | ML_D_3P | ML_A_3P | high-Z                                    | ML_B_3P | ML_B_3P | high-Z     | ML_D_0N |                                  |
| Allii     |          |           | ML_C_3N | ACT        | ML_D_3N | ML_A_3N | high-Z                                    | ML_B_3N | ML_B_3N | high-Z     | ML_D_0P |                                  |
| Iformat   |          |           | ML_C_0P | ACT        | ML_D_0P | ML_A_0P | ACT                                       | ML_B_0P | ML_B_0P | high-Z     | ML_D_3N | Normal mode with<br>dual display |
| ion pro   |          |           | ML_C_0N | ACT        | ML_D_0N | ML_A_0N | ACT                                       | ML_B_0N | ML_B_0N | high-Z     | ML_D_3P |                                  |
| vided i   |          |           | ML_C_1P | ACT        | ML_D_1P | ML_A_1P | ACT                                       | ML_B_1P | ML_B_1P | high-Z     | ML_D_2N |                                  |
| n this c  | 0        | 1         | ML_C_1N | ACT        | ML_D_1N | ML_A_1N | ACT                                       | ML_B_1N | ML_B_1N | high-Z     | ML_D_2P |                                  |
| locume    | 0        |           | ML_C_2P | ACT        | ML_D_2P | ML_A_2P | ACT                                       | ML_B_2P | ML_B_2P | high-Z     | ML_D_1N |                                  |
| ent is si |          |           | ML_C_2N | ACT        | ML_D_2N | ML_A_2N | ACT                                       | ML_B_2N | ML_B_2N | high-Z     | ML_D_1P |                                  |
| ubject t  |          |           | ML_C_3P | ACT        | ML_D_3P | ML_A_3P | ACT                                       | ML_B_3P | ML_B_3P | high-Z     | ML_D_0N |                                  |
| o legal   |          |           | ML_C_3N | ACT        | ML_D_3N | ML_A_3N | ACT                                       | ML_B_3N | ML_B_3N | high-Z     | ML_D_0P |                                  |
| disclai   |          |           | ML_C_0P | high-Z     | ML_D_0P | ML_A_0P | high-Z                                    | ML_B_0P | ML_B_0P | EQ         | ML_D_3N |                                  |
| mers.     |          |           | ML_C_0N | high-Z     | ML_D_0N | ML_A_0N | high-Z                                    | ML_B_0N | ML_B_0N | EQ         | ML_D_3P |                                  |
|           |          |           | ML_C_1P | high-Z     | ML_D_1P | ML_A_1P | high-Z                                    | ML_B_1P | ML_B_1P | EQ         | ML_D_2N |                                  |
|           | 1        | Y         | ML_C_1N | high-Z     | ML_D_1N | ML_A_1N | high-Z                                    | ML_B_1N | ML_B_1N | EQ         | ML_D_2P | External source mode             |
|           | I        | Х         | ML_C_2P | high-Z     | ML_D_2P | ML_A_2P | high-Z                                    | ML_B_2P | ML_B_2P | EQ         | ML_D_1N | External source mode             |
|           |          |           | ML_C_2N | high-Z     | ML_D_2N | ML_A_2N | ML_A_2N high-Z ML_B_2N ML_B_2N EQ ML_D_1P |         |         |            |         |                                  |
|           |          |           | ML_C_3P | high-Z     | ML_D_3P | ML_A_3P | high-Z                                    | ML_B_3P | ML_B_3P | EQ         | ML_D_0N |                                  |
| 0         |          |           | ML_C_3N | high-Z     | ML_D_3N | ML_A_3N | high-Z                                    | ML_B_3N | ML_B_3N | EQ         | ML_D_0P |                                  |

[1] Remark: Signal ordering between Port B and Port D is inverted in order to achieve proper signal-to-pin mapping in accordance with sink side status of connector at Port B.

#### **DisplayPort multiplexer for bidirectional video**

## 7.3 AUX and DDC switches/multiplexers

For all ports except Port A, only a single pair of signal lines is provided. The path configuration for the AUX/DDC channels follows that of the Main Link: when PATH\_SEL = LOW, Ports C and D are connected; when PATH\_SEL = LOW **and** HPD\_B\_FLT = HIGH, also Ports A and B are connected; when PATH\_SEL = HIGH, Port D is connected to Port B, and Ports A and C are isolated (see Figure 6).



Port A additionally provides a second pair of signal lines, to allow bypassing of external AC-coupling capacitors (normally placed in series with the AUX channel) in the case when an external ++DP cable adapter is detected, and therefore a DC path needs to be provided from the external DP connector's AUX\_P and AUX\_N lines, in order to support DDC communication across those lines between the External Graphics GPU (facing Port A) and the external ++DP cable adapter. Selection between the DDC and AUX channels of Port A is determined by the input DDC\_AUX\_SEL: when DDC\_AUX\_SEL = LOW, the active channel is AUX\_A; when DDC\_AUX\_SEL = HIGH, the active channel is DDC\_A. Typically, DDC\_AUX\_SEL is driven by a qualified version of the DP 'Cable Detect' signal (pin 4 of a miniDP connector or pin 13 of a normal DP connector) and will be HIGH when such a cable adaptor is connected and powered.

#### **DisplayPort multiplexer for bidirectional video**

#### Inputs Channel Comment (all other ports HPD\_B\_FLT DDC\_AUX\_SEL Port A - Port B Port B - Port D PATH\_SEL Port C - Port D shall be mutually AUX\_A DDC\_A isolated) 0 0 Х ACT high-Z high-Z high-Z Normal mode; internal display only 0 1 0 ACT ACT high-Z high-Z Normal mode with dual display 0 ACT ACT Normal mode with 1 1 high-Z high-Z dual display using ++DP display adaptor 1 0 Х high-Z high-Z high-Z ACT External source mode with internal display not yet asserting HPD 1 1 Х high-Z ACT External source high-Z high-Z mode with internal display asserting HPD

#### Table 5. AUX/DDC channel configuration

Legend: high-Z = isolating, high-impedance; ACT = active, low-impedance.

## 7.4 HPD signal path

The HPD signal path, unlike the Main Link and AUX/DDC paths, uses active LVTTL logic rather than passive switching. As shown in Figure 7, the topology follows that of the Main Link and AUX channels but with the signal direction in reverse direction (since the HPD signal direction is always from sink to source). When PATH\_SEL is LOW, output HPD\_C follows and re-drives input HPD\_D and similarly HPD\_A follows the logic state of input HPD\_B. An integrated 200 k $\Omega$  resistor (RPD\_HPD) between HPD\_B and GND ensures a logic LOW when no device is connected to Port B. When PATH\_SEL is HIGH, HPD\_B becomes an output and follows the logic state of HPD\_D. Please also refer to Section 7.6 for specific details on the HPD filtering function.



#### DisplayPort multiplexer for bidirectional video

|          | Inputs |       |       | C      | Dutputs                  | Comment |                                                                                                           |
|----------|--------|-------|-------|--------|--------------------------|---------|-----------------------------------------------------------------------------------------------------------|
| PATH_SEL | HPD_B  | HPD_D | HPD_A | HPD_B  | HPD_B_FLT <sup>[1]</sup> | HPD_C   |                                                                                                           |
| 0        | 0      | 0     | 0     | high-Z | 0                        | 0       | Normal mode; internal display not (yet) asserting HPD                                                     |
| 0        | 0      | 1     | 0     | high-Z | 0                        | 1       | Normal mode; internal display asserting HPD                                                               |
| 0        | 1      | 0     | 1     | high-Z | 1                        | 0       | Normal mode but unexpected<br>condition; internal display not<br>asserting HPD during normal<br>operation |
| 0        | 1      | 1     | 1     | high-Z | 1                        | 1       | Normal mode; with external sink asserting HPD                                                             |
| 1        | n/a    | 0     | 0     | 0      | 0                        | 0       | External source mode with<br>internal display not (yet)<br>asserting HPD                                  |
| 1        | n/a    | 1     | 0     | 1      | 1                        | 0       | External source mode with<br>internal display asserting HPD                                               |

#### Table 6.HPD channel configuration

[1] Steady-state is shown only. A HIGH-to-LOW transition will be filtered (~4 ms delay).

### 7.5 AUX logic state detection

CBTL12131 includes a helpful function to determine the DC state of the AUX\_B\_P and AUX\_B\_N pins thereby aiding in the detection of devices connected to the external DP connector. The DC state of these pins is output on pins AUX\_B\_P\_STATE and AUX\_B\_N\_STATE respectively, after the 1 Mbit/s (typ) Manchester-encoded bitstream is removed by filtering.

#### 7.6 HPD logic state detection

To further aid in detection of externally connected devices on Port B, the HPD\_B\_FLT pin outputs a filtered version of pin HPD\_B. The filtering function suppresses the 1 ms (typ) LOW interrupt pulse from a DisplayPort sink, thereby avoiding a false disconnect detection. Only a LOW pulse greater than 4 ms will result in a LOW output on HPD\_B\_FLT.

#### 7.7 Equalizer

The Equalizer function equalizes the signal on the Main Link channel of Port B and re-drives them to Port D and ultimately to the internal display panel.

The Equalizer is only active when PATH\_SEL is HIGH. When PATH\_SEL is LOW, the equalizer is effectively disabled and presents minimum parasitic load to the Main Link channels.

The Equalizer has configurable Equalization (EQ) settings for its input (Port B side), which can be set to one of five options by quinary input pin EQ5. See <u>Table 7</u> for programming options.

#### DisplayPort multiplexer for bidirectional video

| Table 7. Equalizer settings   |                  |                               |  |  |  |  |  |  |  |
|-------------------------------|------------------|-------------------------------|--|--|--|--|--|--|--|
| Inputs                        | Quinary notation | Equalizer mode (see Figure 8) |  |  |  |  |  |  |  |
| EQ5                           |                  |                               |  |  |  |  |  |  |  |
| short to GND                  | 05               | 0 dB                          |  |  |  |  |  |  |  |
| 10 k $\Omega$ resistor to GND | 1 <sub>5</sub>   | 2 dB                          |  |  |  |  |  |  |  |
| open-circuit                  | 25               | 3.5 dB                        |  |  |  |  |  |  |  |
| 10 k $\Omega$ resistor to VDD | 35               | 6.5 dB                        |  |  |  |  |  |  |  |
| short to VDD                  | 4 <sub>5</sub>   | 9 dB                          |  |  |  |  |  |  |  |



The Equalizer also has two different levels of Pre-emphasis for its output (Port D side), which can be set by quinary input pin PL5; as well as two different output differential swing levels, which can be set by quinary input pin LV5. See <u>Table 8</u> and <u>Table 9</u> for programming options.

#### Table 8.Pre-emphasis settings

| Inputs                        | Quinary notation | Output mode       |
|-------------------------------|------------------|-------------------|
| PL5                           | -                |                   |
| short to GND                  | 05               | 0 dB              |
| 10 k $\Omega$ resistor to GND | 1 <sub>5</sub>   | 3.5 dB[ <u>1]</u> |
| open-circuit                  | 2 <sub>5</sub>   | reserved          |
| 10 k $\Omega$ resistor to VDD | 3 <sub>5</sub>   | reserved          |
| short to VDD                  | 4 <sub>5</sub>   | reserved          |

[1] Only available with 400 mV output voltage swing setting (see Table 9).

## DisplayPort multiplexer for bidirectional video

#### Table 9. Output voltage swing settings

| Inputs                        | Quinary notation | Output mode |  |  |  |  |  |  |
|-------------------------------|------------------|-------------|--|--|--|--|--|--|
| LV5                           |                  |             |  |  |  |  |  |  |
| short to GND                  | 05               | 400 mV      |  |  |  |  |  |  |
| 10 k $\Omega$ resistor to GND | 1 <sub>5</sub>   | 600 mV[1]]  |  |  |  |  |  |  |
| open-circuit                  | 25               | reserved    |  |  |  |  |  |  |
| 10 k $\Omega$ resistor to VDD | 35               | reserved    |  |  |  |  |  |  |
| short to VDD                  | 45               | reserved    |  |  |  |  |  |  |

[1] 600 mV level setting overrides pre-emphasis settings.

### 7.8 AUX channel bias and termination

The AUX lines of Port B can be biased and terminated in accordance with the DisplayPort Interoperability Guidelines in accordance with the configuration for either a sink or source, depending on which is required. The control input for the termination and bias are CMOS inputs AUX\_TERM\_SRC and AUX\_TERM\_SNK.

Together with the state of PATH\_SEL and HPD\_B\_FLT (the filtered, steady state of HPD\_B), these signals allow a detection scheme by which the system controller can resolve different connection scenarios of the external DisplayPort connector at Port B:

- Nothing is connected
- An external source is connected
- An external sink is connected (either with or without source detection being performed by the sink)
- An external, second all-in-one system (using a topology similar or equivalent to CBTL12131)

At first connection time, the latter scenario may appear identical to the first. In this case, AUX\_TERM\_SNK (which applies a 500 k $\Omega$  pull-up on AUX\_B\_P line provided) can be toggled HIGH in order to allow the other system to detect a connected sink, and configure itself accordingly as a source.

Using AUX\_TERM\_SRC, the system controller is able to check whether the attached device is a sink which is not asserting HPD (as some sinks will employ source detection for power saving reasons). By applying the integrated 100 k $\Omega$  pull-up and pull-down resistors, the attached sink will detect a source and assert its HDP when it is ready.

When HPD\_B\_FLT is HIGH, this means the attached device is asserting HPD and CBTL12131 will activate its source type 100 k $\Omega$  termination resistors.

When PATH\_SEL is HIGH, this means the internal DisplayPort sink (embedded panel) is active, and its 1 M $\Omega$  termination resistors will apply the correct AUX bias to represent a sink device.

In the default condition (PATH\_SEL, HPD\_B\_FLT and AUX\_TERM\_SNK/SRC are all LOW), 4.7 M $\Omega$  pull-down resistors are applied to the AUX\_B pair, in order to avoid floating conditions in case two similar systems are connected together.

When both AUX\_TERM\_SRC and AUX\_TERM\_SNK are HIGH, all integrated termination resistors will be de-activated. For correct system operation, the system controller needs to guarantee that AUX\_TERM\_SRC and AUX\_TERM\_SNK are never HIGH at the same time, unless the external termination resistors are implemented.

#### Table 10. AUX channel bias and termination

Legend: high-Z = isolating, high-impedance; ACT = active, nominal-impedance.

|                         |          | Inp              | outs             |                  |          | Α        | Comments |          |          |                                                                                                      |
|-------------------------|----------|------------------|------------------|------------------|----------|----------|----------|----------|----------|------------------------------------------------------------------------------------------------------|
|                         | PATH_SEL | HPD_B_FLT<br>[1] | AUX_TERM<br>_SRC | AUX_TERM<br>_SNK | RAUX100P | RAUX100N | RAUX500P | RAUX4M7P | RAUX4M7N | -                                                                                                    |
|                         | 0        | 0                | 0                | 0                | high-Z   | high-Z   | high-Z   | ACT      | ACT      | Nothing connected.                                                                                   |
|                         | 0        | 0                | 0                | 1                | high-Z   | high-Z   | ACT      | high-Z   | ACT      | Override in scenario of two<br>systems both using<br>CBTL12131 connected<br>together. <sup>[2]</sup> |
|                         | 0        | 0                | 1                | 0                | ACT      | ACT      | high-Z   | high-Z   | high-Z   | Allow sink to perform source detection. <sup>[3]</sup>                                               |
| 2                       | 0        | 0                | 1                | 1                | high-Z   | high-Z   | high-Z   | high-Z   | high-Z   | <u>[4][5]</u>                                                                                        |
| l information           | 0        | 1                | 0                | 0                | ACT      | ACT      | high-Z   | high-Z   | high-Z   | Dual display mode -<br>normal condition.                                                             |
| n provided in this docu | 0        | 1                | 0                | 1                | ACT      | ACT      | high-Z   | high-Z   | high-Z   | Not an expected condition.<br>Already in dual display mode<br>with source termination<br>active.     |
| ment is subject to less | 0        | 1                | 1                | 0                | ACT      | ACT      | high-Z   | high-Z   | high-Z   | Not an expected condition.<br>Already in dual display mode<br>with source termination<br>active.     |
| aldien                  | 0        | 1                | 1                | 1                | high-Z   | high-Z   | high-Z   | high-Z   | high-Z   | [4][5]                                                                                               |
|                         | 1        | Х                | Х                | Х                | high-Z   | high-Z   | high-Z   | high-Z   | high-Z   | Internal display expected to exhibit 1 $M\Omega$ pull-up and pull-down, hence no termination needed. |

[1] HPD\_B\_FLT is an internally derived signal, not an input to CBTL12131. HPD\_B\_FLT will follow input HPD\_B.

[2] System controller will assert AUX\_TERM\_SNK HIGH when user action prompts a 'toggle', hence system should configure itself as a sink.

[3] System controller will assert AUX\_TERM\_SRC HIGH when it has determined that a Sink is connected, hence system should configure itself as a source.

[4] System controller should guarantee that (AUX\_TERM\_SNK & AUX\_TERM\_SRC) is never TRUE for normal operation unless the external termination resistors are used.

[5] AUX\_TERM\_SRC and AUX\_TERM\_SNK = TRUE are used as a disable mechanism for the integrated AUX bias network when external termination resistors are used.

CBTL1213

## 7.9 TST\_REXT function

Pin TST\_REXT has a dual function. In normal operation, this pin should be tied to analog GND externally via a 10 k $\Omega$ , 1 % accuracy resistor. The external resistor functions as a reference to establish accurate internal current sources for the EQ output stage. The second function of this pin is to put CBTL12131 in test mode by driving it HIGH. This test mode is for internal use only and has no use in normal operation.

## 8. Limiting values

#### Table 11. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol            | Parameter                       | Conditions                         | Min          | Max  | Unit |
|-------------------|---------------------------------|------------------------------------|--------------|------|------|
| $V_{DD}$          | supply voltage                  |                                    | -0.3         | +4.6 | V    |
| T <sub>case</sub> | case temperature                | for operation within specification | -40          | +85  | °C   |
| V <sub>ESD</sub>  | electrostatic discharge voltage | НВМ                                | <u>[1]</u> _ | 4000 | V    |
|                   |                                 | CDM                                | [2]          | 1000 | V    |

 Human Body Model: ANSI/EOS/ESD-S5.1-1994, standard for ESD sensitivity testing. Human Body Model -Component level; Electrostatic Discharge Association, Rome, NY, USA.

[2] Charged-Device Model: ANSI/EOS/ESD-S5.3-1-1999, standard for ESD sensitivity testing, Charged-Device Model - Component level; Electrostatic Discharge Association, Rome, NY, USA.

## 9. Recommended operating conditions

| Table 12.        | Operating conditions | 8                     |     |     |     |      |
|------------------|----------------------|-----------------------|-----|-----|-----|------|
| Symbol           | Parameter            | Conditions            | Min | Тур | Max | Unit |
| $V_{DD}$         | supply voltage       |                       | 3.0 | 3.3 | 3.6 | V    |
| VI               | input voltage        |                       | -   | -   | 3.6 | V    |
|                  |                      | HPD inputs            | -   | -   | 5.5 | V    |
| T <sub>amb</sub> | ambient temperature  | operating in free air | -40 | -   | +85 | °C   |

## **10. Characteristics**

### **10.1 General characteristics**

| Table 13.            | General characteristics |                                                                         |     |     |     |      |
|----------------------|-------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| Symbol               | Parameter               | Conditions                                                              | Min | Тур | Max | Unit |
| I <sub>DD</sub>      | supply current          | PATH_SEL = 0                                                            | -   | 30  | 40  | mA   |
|                      |                         | PATH_SEL = 1                                                            | -   | 120 | 150 | mA   |
| t <sub>startup</sub> | start-up time           | supply voltage valid to channel specified operating characteristics     | -   | -   | 10  | μS   |
| t <sub>rcfg</sub>    | reconfiguration time    | PATH_SEL state change to channel<br>specified operating characteristics | -   | -   | 10  | μs   |

## 10.2 DisplayPort channel characteristics

#### Table 14. DisplayPort channel characteristics

| Symbol                       | Parameter                        | Conditions                                                            | Min  | Тур  | Max  | Unit |
|------------------------------|----------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| VI                           | input voltage                    |                                                                       | -0.3 | -    | +2.6 | V    |
| V <sub>IC</sub>              | common-mode input voltage        |                                                                       | 0    | -    | 2.0  | V    |
| V <sub>ID</sub>              | differential input voltage       |                                                                       | -    | -    | +1.2 | V    |
| DDIL                         | differential insertion loss      | channel is on; 0 Hz $\leq$ f $\leq$ 1.0 GHz                           | -2.0 | -1.5 | -    | dB   |
|                              |                                  | channel is on; f = 2.5 GHz                                            | -3.5 | -    | -    | dB   |
|                              |                                  | channel is off; 0 Hz $\leq$ f $\leq$ 3.0 GHz                          | -    | -    | -30  | dB   |
| DDRL                         | differential return loss         | channel is on; 0 Hz $\leq$ f $\leq$ 1.0 GHz                           | -    | -    | -10  | dB   |
| DDNEXT                       | differential near-end crosstalk  | adjacent channels are on; 0 Hz $\leq$ f $\leq$ 1.0 GHz                | -    | -    | -30  | dB   |
| В                            | bandwidth                        | -3.0 dB intercept                                                     | -    | 2.6  | -    | GHz  |
| t <sub>PD</sub>              | propagation delay                | from left-side port to right-side<br>port or vice versa; PATH_SEL = 0 | -    | -    | 180  | ps   |
|                              |                                  | from Port B to Port D;<br>PATH_SEL = 1                                | -    | -    | 2    | ms   |
| t <sub>sk(dif)</sub>         | differential skew time           | intra-pair                                                            | -    | -    | 5    | ps   |
| t <sub>sk</sub>              | skew time                        | inter-pair                                                            | -    | -    | 180  | ps   |
| V <sub>TX_DIFFp-p</sub>      | differential peak-to-peak output | Port D output; PATH_SEL = 1                                           |      |      |      |      |
|                              | voltage                          | LV5 short to GND                                                      | -    | 400  | -    | mV   |
|                              |                                  | LV5 10 k $\Omega$ resistor to GND                                     | -    | 600  | -    | mV   |
| V <sub>TX_PREEMP_RATIO</sub> | pre-emphasis ratio               | Port D output; PATH_SEL = 1                                           |      |      |      |      |
|                              |                                  | PL5 short to GND                                                      | -    | 0    | -    | dB   |
|                              |                                  | PL5 10 k $\Omega$ resistor to GND                                     | -    | 3.5  | -    | dB   |

**DisplayPort multiplexer for bidirectional video** 

### 10.3 AUX and DDC ports

#### Table 15. AUX and DDC port characteristics

| Symbol                | Parameter         | Conditions                    | Min          | Тур | Max  | Unit |
|-----------------------|-------------------|-------------------------------|--------------|-----|------|------|
| VI                    | input voltage     | DDC                           | -0.3         | -   | +3.6 | V    |
|                       |                   | AUX; single-ended; Figure 9   | 0.16         | -   | 0.7  | V    |
| α <sub>AUX</sub>      | AUX attenuation   | with 100 $\Omega$ termination | -            | 2   | 3.5  | dB   |
| V <sub>bias(DC)</sub> | bias voltage (DC) | AUX_P; Figure 9               | 0            | -   | 2.0  | V    |
|                       |                   | AUX_N; Figure 9               | 1.5          | -   | 3.6  | V    |
| t <sub>PD</sub>       | propagation delay | between connected ports       | <u>[1]</u> _ | 180 | -    | ps   |

[1] Time from DDC/AUX input changing state to AUX output changing state. Includes DDC/AUX rise/fall time.



### **10.4 HPD input, HPD output**

#### Table 16. HPD input and output characteristics

| Symbol          | Parameter         | Conditions              | Min             | Тур | Max | Unit |
|-----------------|-------------------|-------------------------|-----------------|-----|-----|------|
| VI              | input voltage     |                         | <u>[1]</u> –0.3 | -   | 3.6 | V    |
| t <sub>PD</sub> | propagation delay | between connected ports | [2] _           | 40  | 60  | ns   |

[1] Low-speed input changes state on cable plug/unplug.

[2] Time from HPD\_SINK changing state to HPD changing state. Includes HPD rise/fall time.

### **10.5 Control inputs**

#### Table 17. Control input characteristics

| Symbol          | Parameter                | Conditions                                             | Min | Тур | Max | Unit |
|-----------------|--------------------------|--------------------------------------------------------|-----|-----|-----|------|
| V <sub>IH</sub> | HIGH-level input voltage | CMOS inputs                                            | 2.0 | -   | 3.6 | V    |
| V <sub>IL</sub> | LOW-level input voltage  | CMOS inputs                                            | 0   | -   | 0.8 | V    |
| ILI             | input leakage current    | measured with input at $V_{IH(max)}$ and $V_{IL(min)}$ | -   | -   | 10  | μΑ   |

## 10.6 Status outputs

#### Table 18. Status output characteristics

| Symbol          | Parameter                 | Conditions   | Min | Тур | Max | Unit |
|-----------------|---------------------------|--------------|-----|-----|-----|------|
| V <sub>OH</sub> | HIGH-level output voltage | CMOS outputs | 2.5 | -   | -   | V    |
| V <sub>OL</sub> | LOW-level output voltage  | CMOS outputs | 0   | -   | 0.2 | V    |
| t <sub>t</sub>  | transition time           | 10 % to 90 % | 1   | -   | 60  | ns   |

### **NXP Semiconductors**

## **CBTL12131**

**DisplayPort multiplexer for bidirectional video** 

## 11. Package outline



#### Fig 10. Package outline SOT543-1 (TFBGA64)

All information provided in this document is subject to legal disclaimers.

CBTL12131

© NXP B.V. 2011. All rights reserved

## 12. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

### 12.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

## 12.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 12.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

### 12.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 11</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 19 and 20

#### Table 19. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

#### Table 20. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 11.

DisplayPort multiplexer for bidirectional video



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

## **13. Abbreviations**

| Table 21.            | Abbreviations                           |
|----------------------|-----------------------------------------|
| Acronym              | Description                             |
| CDM                  | Charged-Device Model                    |
| CMOS                 | Complementary Metal-Oxide Semiconductor |
| DDC                  | Data Display Channel                    |
| DP                   | DisplayPort                             |
| eDP                  | embedded DisplayPort                    |
| ESD                  | ElectroStatic Discharge                 |
| GPU                  | Graphics Processor Unit                 |
| HBM                  | Human Body Model                        |
| HPD                  | Hot Plug Detect                         |
| I <sup>2</sup> C-bus | Inter-Integrated Circuit bus            |
| I/O                  | Input/Output                            |
| LVTTL                | Low Voltage Transistor-Transistor Logic |
| ML                   | Main Link                               |

DisplayPort multiplexer for bidirectional video

## 14. Revision history

| Table 22. Revision history |              |                    |               |            |  |  |
|----------------------------|--------------|--------------------|---------------|------------|--|--|
| Document ID                | Release date | Data sheet status  | Change notice | Supersedes |  |  |
| CBTL12131 v.1              | 20110225     | Product data sheet | -             | -          |  |  |

#### DisplayPort multiplexer for bidirectional video

## **15. Legal information**

### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### DisplayPort multiplexer for bidirectional video

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

## 16. Contact information

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

DisplayPort multiplexer for bidirectional video

## **17. Contents**

| 1    | General description 1                               |
|------|-----------------------------------------------------|
| 2    | Features and benefits 2                             |
| 2.1  | High-speed DisplayPort Main Link                    |
|      | multiplexing                                        |
| 2.2  |                                                     |
| 2.3  | HPD channel management 2                            |
| 2.4  | Link state detection, configuration and reporting 2 |
| 25   | Foualizer 3                                         |
| 2.6  | General                                             |
| 3    | Typical system configuration                        |
| 4    | Ordering information 3                              |
| 5    | Functional diagram 4                                |
| 6    | Pinning information 5                               |
| 6.1  | Pinning 5                                           |
| 6.2  | Pin description                                     |
| 7    | Functional description                              |
| 7.1  | General                                             |
| 7.2  | Main Link DisplayPort switches/multiplexers 9       |
| 7.3  | AUX and DDC switches/multiplexers 11                |
| 7.4  | HPD signal path 12                                  |
| 7.5  | AUX logic state detection 13                        |
| 7.6  | HPD logic state detection 13                        |
| 7.7  | Equalizer 13                                        |
| 7.8  | AUX channel bias and termination 16                 |
| 7.9  | TST_REXT function 18                                |
| 8    | Limiting values 18                                  |
| 9    | Recommended operating conditions 18                 |
| 10   | Characteristics 19                                  |
| 10.1 | General characteristics                             |
| 10.2 | DisplayPort channel characteristics 19              |
| 10.3 | AUX and DDC ports                                   |
| 10.4 | HPD input, HPD output 20                            |
| 10.5 | Control inputs 20                                   |
| 10.6 | Status outputs                                      |
| 11   | Package outline 21                                  |
| 12   | Soldering of SMD packages 22                        |
| 12.1 | Introduction to soldering                           |
| 12.2 | Wave and reflow soldering 22                        |
| 12.3 | vvave soldering                                     |
| 12.4 | Reflow soldering 23                                 |
| 13   | Abbreviations 24                                    |
| 14   | Revision history 25                                 |
| 15   | Legal information 26                                |
| 15.1 | Data sheet status 26                                |

| 5.3 | Disclaimers         | 26 |
|-----|---------------------|----|
| 5.4 | Trademarks          | 27 |
| 6   | Contact information | 27 |
| 7   | Contonte            | 20 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 February 2011 Document identifier: CBTL12131