# DAC-7134B, DAC-7134U-14-Bit Microprocessor-compatible Multiplying D/A Converters #### **FEATURES** - 14-Bit linearity (0.003% FSR) - Microprocessor-compatible with doubled-buffered inputs - 3 Microsecond maximum output current settling time (0.9 $\mu$ S typical) - Low power dissipation - Full four-guadrant multiplication - Gain Tempco of +/-8ppm/degree C maximum - PROM-controlled correction circuits #### **GENERAL DESCRIPTION** The DAC-7134 achieves true 14-bit linearity by combining a fourquadrant, multiplying DAC with on-chip, PROM-controlled correction circuits. The DAC uses thin-film resistors and CMOS circuitry for stability while the PROM-controlled correction circuit eliminates errors introduced by the thermal stresses of packaging. There are two versions of the DAC-7134, both represented by the block diagram, Figure 1. The DAC-7134U is programmed for unipolar operation while the DAC-7134B is programmed for bipolar applications. Microprocessor bus interfacing is easy using standard memory write cycle timing and control signals. Two input buffer registers are separately loaded with the 8 least significant bits (LS register) and the 6 most significant bits (MS register). Their contents are then transferred to the 14-bit DAC register, which controls the output switches. The DAC register can also be loaded directly from the data inputs. There are two reference voltage inputs feeding the resistor ladder network. The V<sub>REF</sub> input to the most significant bit of the DAC is separated from the reference input to the remainder of the ladder. For unipolar use, the two reference inputs are tied together. For bipolar applications, the polarity of the MSB reference is reversed through an external operational amplifier. This flexibility gives the DAC a true 2's complement input transfer function. The DAC-7134 contains two resistors used along with the external op-amp to invert the reference. The PROM is coded to correct for errors in these resistors as well as the inversion of the MSB. DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1194/TEL (508) 339-3000/TLX 174388/FAX (508) 339-6356 ## **ABSOLUTE MAXIMUM RATINGS** Supply Voltage: V + to DGND -0.3V dc to +7.5V dc Analog Signals: V<sub>RFL</sub>, V<sub>RFM</sub>, R<sub>INV</sub>, R<sub>FB</sub> to DGND I<sub>OUT</sub>, AGND<sub>F</sub>, AGND<sub>S</sub> +/-15V dc -0.1V dc to V+ Current in AGNDs, AGNDF 25 mA Digital Signals: A<sub>0</sub>, A<sub>1</sub>, D<sub>0</sub> to D<sub>13</sub>, WR, CS, PROG -0.3V to V + +0.3V dc FUNCTIONAL SPECIFICATIONS Valid at +25 degrees C, +5V dc power supply, and $V_{REF} = +10$ V dc, unless otherwise specified. | DESCRIPTION | | MINMUM | TYPICAL | MAXIMUM | UNITS | |----------------------------------|------|----------------|---------------|----------------|----------------| | INPUT | | | | | | | Resolution | 11 | SE 514 S | 21. | 1 | bits | | Logic Levels | | 100 | ere i su d | 200 | | | Logical 0 | - | 2 | | 0.8 | V | | Logical 1 | | 2.4 | | | ٧ | | Logic Input Curr | ents | <del>.</del> . | - : | 1.0 | μA | | Reference Input<br>Resistance | | 4.0 | 7.0 | 10 | Kohms | | | 17.1 | 4.0 | 7.0 | 10 | K Origins | | Reference Input<br>Voltage Range | | | | ± 12 | v . | | - | 5 ÷ | 1. ( | - | | | | Coding<br>Unipolar | | | straight bina | rv | | | Bipolar | | | 2's complem | | i | | ACCURACY | | | | | | | Non-linearity 1,2 | | , | | | | | | J | • | - | 0.012<br>0.006 | % FSR<br>% FSR | | | - È | | | 0.003 | % FSR | | Non-linearity | | | | | | | Temp. Coef. | | - | 1 | 2 | ppm/°C | | Gain Error 1,2 | J | | | 0.024 | % FSR | | | K | • | | 0.012 | % FSR | | | L | | | 0.006 | % FSR | | Gain Error<br>Temp. Coef. | | ` _ ` ` | ] 2 | 8 | ppm/°C | | Monotonicity | | | · - | l | PP | | MONOCONCRY | J | 12 | | - ' | bits | | | K. | 13<br>14 | • | | bits<br>bits | | Settling Time | ٠, | '." | 0.9 | 3 | μSec. | | Power Supply | | · | " | ľ | | | Rejection | | - | 10 | 100 | ppm/V | | OUTPUT | | | | | | | Output Current | | | | i . | ŀ | | Range | | - | 2.14 | ±3.75 | mA ··· | | Output Capacita | | 1 | 160 | 1 | ] | | DAC all 0 | | : | 235 | | pf<br>pf | | Output Noise (E | _ | | 7 | l . | Kohm | | Johnson Noise | | | | | 1 | | Feedthrough Err | Or | | 1.00 | 42.5 | | | DAC-713 | 4U | | 250 | • | μ∨р-р | | DAC-713- | 4B | <u> </u> | 500 | • . | μVp-p | #### FOOTNOTES: 1. Full-scale range (FSR) is 10 volts for unipolar mode, 20 volts (± 10 volts) | DESCRIPTION | MINIMUM | TYPICAL | MAXIMUM | UNITS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|---------|-------| | POWER | | | | | | Supply Voltage<br>Range | + 3.5 | - | + 6.0 | V dc | | Supply Current (Excluding ladder) | • | 1.0 | 2.5 | mA | | Power Dissipation | | | 500 | mW | | PHYSICAL/ENVIRON | MENTAL | | | | | Operating Temperature Range State of the Control | | este t | + 70 | ့ | | Storage Temperature Range | -65 | | + 150 | •c | | Package | pin CERDI | Ponly | | | The timing diagram represented in Figure 2 shows the relationships between the various bus interface signals. These AC characteristics are listed in Table 1. ## **DETAILED DESCRIPTION** The DAC-7134 consists of a 14-bit primary DAC, two PROMcontrolled correction DAC's, input buffer registers, and microprocessor interface logic (refer back to Figure 1). The 14-bit primary DAC is an R-2R thin film resistor ladder with N-channel MOS SPDT current steering switches. Precise balancing of the switch resistances, and all other resistances in the ladder, results in excellent temperature stability. True 14-bit linearity is achieved by programming a floating polysilicon gate PROM array which controls two correction DAC circuits. A 6-bit gain correction DAC (G-DAC) diverts up to 2% of the feedback resistor's current to analog ground and reduces the gain error to less than 1 LSB, or 0.006%. The 5 most significant outputs of the DAC register address a 31-word-PROM array that controlle a 12-bit linearity-correction DAC (C-DAC). For every combination of the primary DAC's most significant bits, a different C-DAC code is selected. This corrects sumation errors (caused when more than one bit is turned on simultaneously) and voltage non-linearity in the feedback resistor. Figure 2. DAC-7134 Timing Diagram for bipolar mode. 2. Using internal feedback and reference inverting resistors. Table 1. AC Characteristics | PARAMETER (V+ = +5V dc) | SYMBOL | MINIMUM (nS) | |-------------------------------|------------------|--------------| | Address write set-up time | TAWs | 100 | | Address-write hold time | TAWh | 0 | | Chip select-write set-up time | T <sub>CWs</sub> | 0 | | Chip select-write hold time | TCWh | 0 | | WRITE pulse width, low | TWR | 200 | | Data write set-up time | T <sub>DWs</sub> | 200 | | Data write hold time | T <sub>DWh</sub> | 0 | #### PIN DESCRIPTIONS The input and output pins for both the analog and digital signals used by the DAC-7134 are listed in Table 2 and shown in Figure 3. Figure 3. DAC-7134 Pin Configuration #### **ANALOG SECTION** The DAC-7134 provides both unipolar and bipolar operation. The bipolar application circuit (Figure 4) requires one additional operational amplifier, but no external resistors. Two on-chip resistors (RINV1, RINV2), together with the op-amp, form a voltage inverter which drives the MSB reference terminal (VRFM) to -VREF. V<sub>REF</sub> is the voltage applied at the less significant bits' reference terminal, V<sub>RFL</sub>. This reverses the weight of the MSB, and gives the DAC a 2's complement transfer function. The op-amp and reference connection to V<sub>RFM</sub> and V<sub>RFL</sub> can be reversed, without affecting linearity, but a small gain error will be introduced. For unipolar operation the V<sub>RFM</sub> and V<sub>RFL</sub> terminals are both tied to V<sub>REF</sub>, and the R<sub>INV</sub> pin is left unconnected. Table 2. Pin Assignment and Function Description | CHIP SELECT (active low). Enables writing to the register. WINTE, (active low). Enables writing to the register along word. CHIP SELECT. Bit 0 Least Significant Bit Bit 1 Bit 2 Bit 3 Bit 4 Bit 5 Bit 5 Bit 6 Bit 7 Bit 6 Bit 7 Bit 8 Bit 7 Bit 8 Bit 8 Bit 5 INPUT DATA BITS High = True Bit 8 Bit 10 Bit 10 Bit 10 Bit 11 Bit 11 Bit 11 Bit 12 Bit 12 Bit 13 Most Significant Bit VREF for lower bits Summing node for reference inverting amplifier VREF for MSB only (bipolar). Feedback resistor for voltage output applications Digital ground return Analog ground sense line. Carries current from internal ana ground connections. Tied internally to AGNDs. Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. Control register lines Control register lines | PIN | DESCRIPT | ION | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------|--------------------------------------------------------------------------------------------------------------------------| | CHIP SELECT. 3 Bit 0 Least Significant Bit 4 Bit 1 5 Bit 2 6 Bit 3 7 Bit 4 8 Bit 5 INPUT DATA 9 Bit 6 BITS 10 Bit 7 High = True 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | -1 | Enables wr | iting to the register. | | 4 Bit 1 5 Bit 2 6 Bit 3 7 Bit 4 8 Bit 5 9 Bit 6 BITS 10 Bit 7 High = True 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper 18 VAEF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground return 24 Analog ground sense line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 2 | WRITE, (ac | ctive low). Enables writing to the register along with ECT. | | 5 Bit 2 6 Bit 3 7 Bit 4 8 Bit 5 10 Bit 7 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper 18 VAEF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground return 24 Analog ground sense line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 3 | Bit 0 | Least Significant Bit | | 6 Bit 3 7 Bit 4 8 Bit 5 9 Bit 6 10 Bit 7 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground sense line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 4 | Bit 1 | | | 7 Bit 4 8 Bit 5 9 Bit 6 10 Bit 7 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground feturn 23 Analog ground sense line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 5 | Bit 2 | | | 8 Bit 5 9 Bit 6 10 Bit 7 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDS. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 6 | Bit 3 | | | 9 Bit 6 10 Bit 7 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 7 | Bit 4 | | | 10 Bit 7 High = True 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal open 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal and ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 8 | Bit 5 | INPUT DATA | | 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal and ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 9 | Bit 6 | BITS | | 11 Bit 8 12 Bit 9 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 10 | Bit 7 | High ≖ True | | 13 Bit 10 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal oper 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal and ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 11 | Bit 8 | - | | 14 Bit 11 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal open 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal and ground connections. Tied internally to AGNDS. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDF. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 12 | Bit 9 | | | 15 Bit 12 16 Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal open. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 13 | Bit 10 | | | Bit 13 Most Significant Bit 17 Used for programming only. Tie to +5V dc for normal open. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 14 | Bit 11 | | | 17 Used for programming only. Tie to +5V dc for normal oper. 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 15 | Bit 12 | | | 18 VREF for lower bits 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 16 | Bit 13 | Most Significant Bit | | 19 Summing node for reference inverting amplifier 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 17 | Used for pr | ogramming only. Tie to +5V dc for normal operation. | | 20 VREF for MSB only (bipolar). 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 18 | VREF for Id | ower bits | | 21 Feedback resistor for voltage output applications 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 19 | Summing r | node for reference inverting amplifier | | 22 Digital ground return 23 Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. 24 Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 20 | V <sub>REF</sub> for N | ASB only (bipolar). | | Analog ground force line. Carries current from internal ana ground connections. Tied internally to AGNDs. Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. Current output pin Positive supply voltage Address 1 Control register | 21 | Feedback r | resistor for voltage output applications | | ground connections. Tied internally to AGNDs. Analog ground sense line. Reference point for external circ Pin should carry minimal current; tied internally to AGNDs. Current output pin Positive supply voltage Address 1 Control register | 22 | Digital grou | and return | | Pin should carry minimal current; tied internally to AGNDp. 25 Current output pin 26 Positive supply voltage 27 Address 1 Control register | 23 | Analog gro<br>ground cor | und force line. Carries current from internal analog nections. Tied internally to AGNDs. | | 26 Positive supply voltage 27 Address 1 Control register | 24 | Analog gro<br>Pin should | und sense line. Reference point for external circuitry.<br>carry minimal current; tied internally to AGND <sub>F</sub> . | | 27 Address 1 Control register | 25 | Current out | tput pin | | Control register | 26 | Positive su | pply voltage | | | 27 | Address 1 | Control register | | | 28 | Address 0 | | Figure 4. Bipolar Operation, with inverted V<sub>RFF</sub> to MSB 2-27 Since the PROM correction codes required are different for bipolar and unipolar operation, the DAC-7134 is available in two different versions; the DAC-7134U, which is corrected for unipolar operation, and the DAC-7134B, which is programmed for bipolar application. The feedback resistance is alias different in the two versions, and is switched under PROM control from "R" in the unipolar device to "2R" in the bipolar part. These feedback resistors have a dummy (always ON) switch in series to compensate for the effect of the ladder switches. This greatly improves the gain temperature coefficient and the power supply rejection of the device. #### **DIGITAL SECTION** Two levels of input buffer registers allow loading of data from an 8-bit or 16-bit data bus. The A<sub>0</sub> and A<sub>1</sub> pins select one of four operations: - 1. Load the LS buffer register with the data at inputs D<sub>0</sub> to D<sub>7</sub>, - Load the MS buffer register with the data at inputs D<sub>8</sub> to D<sub>13</sub>, - Load the DAC register with the contents of the MS and LS buffer registers, and. - Load the DAC register directly from the data input pins. (See Table 3). The $\overline{CS}$ and $\overline{WR}$ pins must be low to allow data transfer to occur. When direct loading is selected $\overline{CS}$ , $\overline{WR}$ , $\overline{A_0}$ and $\overline{A_1}$ low), the registers are transparent and the data input pine control the DAC output directly. The other modes of operation allow double buffered loading of the DAC from an 8-bit bus. These input data pins are also used to program the PROM under control of the PROG pin. This is done in manufacturing, and for normal read-only use the PROG pin should be tied to V + (+5V dc). Table 3. Data Loading Controls | CONTROL LINES | | S | DAC-7134 OPERATION | | | |----------------|----------------|----|--------------------|-------------------------------------------|--| | A <sub>0</sub> | A <sub>1</sub> | ĊS | WR | UNO TO OF ENAMOR | | | х | х | х | 1 | No operation, device | | | Х | Х | 1 | х | not selected | | | 0 | 0 | 0 | 0 | Load registers from data bus | | | 0 | 1 | 0 | 0 | Load LS register from data bus | | | 1 | 0 | 0 | 0 | Load MS register from data bus | | | 1 | 1 | 0 | 0 | Load DAC register from MS and LS register | | Note: Data is latched on low-to-high transitions of either WR or CS. #### UNIPOLAR BINARY OPERATION 2-28 Figure 5 shows a typical circuit configuration for unipolar mode operation using a DAC-7134U. With positive and negative V<sub>REF</sub> values, the circuit is capable of two-quadrant multiplication. Table 4 presents a digital input code/analog output value' reference for unipolar mode operation. The Schottky diode (HP5082-2811 or equivalent) protects I<sub>OUT</sub> from negative excursions which could damage the device, and is only necessary with certain high speed amplifiers. Figure 5. Unipolar Binary, Two-Quadrant Multiplying Circuit Table 4. Code Table—Unipolar Binary Operation | DIGITAL IN | PUT | ANALOG OUTPUT | | | |------------|-----|------------------------------|--|--| | MSB | LSB | | | | | 111 | 111 | - (V <sub>REF</sub> + 1 LSB) | | | | 1 1 0 | 000 | - 0.75 X (V <sub>REF</sub> ) | | | | 100 | 000 | - 0.5 X (V <sub>REF</sub> ) | | | | 010 | 000 | - 0.25 X (V <sub>REF</sub> ) | | | | 000000 | | 0 | | | # Zero Offset Adjustment (See Figure 5) - Connect all data inputs and WR, CS, A<sub>0</sub> and A<sub>1</sub> to DGND. (Connect pins 1 through 16, 27, and 28 to pin 22). - Adjust the offset zero-adjust trim-pot of op-amp A2, if used, for a maximum of 0V ±50µV dc at AGNDs. - Adjust the offset zero-adjust trim-pot of output op-amp A1 for a maximum of 0V ±50µV dc at VOUT. #### Gain Adjustment (Optional) - Connect all data inputs (pins 1 through 16) to V<sup>+</sup> (pin 26). Connect CS, WR, A<sub>1</sub> and A<sub>0</sub> (pins 1, 2, 27, and 28 respectively) to DGND (pin 22). - 2. Monitor VOUT for a -(VREF + 1 LSB) reading. - To decrease VOUT, connect a series resistor of 100 ohms or less between the reference voltage and the VRFM and VRFL terminals (pins 20 and 18). - To increase Vout; connect a series resistor of 100 ohms or less between OP-AMP A1's output and the Rpp terminal (pin 21). For applications where the output reference ground point is established somewhere other than at the DAC, a circuit similar to that shown in Figure 6 could be used. Here, opening A2 removes the slight error due to IR voltage drop between the internal analog ground node and the external ground connection. For 13-bit or lower accuracy, omit A2 and connect AGND; and AGND; directly to ground through as low a resistance as possible. Figure 6. Unipolar Binary Operation with Forced Ground ## **BIPOLAR (2's COMPLEMENT) OPERATION** Figure 7 shows a circuit configuration for bipolar mode operation using a DAC-7134B. Using 2's complement digital input codes and positive and negative reference voltage values, four-quadrant multiplication is obtained. Table 5 lists the digital input codes and their respective analog output values for bipolar mode operation. Amplifier A2, together with internal resistors RINV1 and RINV2, forms a simple voltage inverter circuit. The MSB ladder leg sees a reference input of approximately -VREF, so the MSB's weight is reversed from the polarity of the other bits. In addition, the DAC-7134B's feedback resistance switches to 2R under PROM control. The resultant bipolar output range is +VREF to -(VREF + 1 LSB). Again, the grounding arrangement of Figure 6 can be used. Figure 7. Bipolar (2's Complement), Four-Quadrant **Multiplying Circuit** Table 5. Code Table—Bipolar (2's complement) Operation | DIGITAL | . INPUT | ANALOG OUTPUT | | | |---------|---------|-------------------------|-------------------------|--| | MSB | LSB | +V <sub>REF</sub> | -V <sub>REF</sub> | | | 0 1 1 | 111 | +V <sub>REF</sub> —1LSB | V <sub>REF</sub> + 1LSB | | | 010 | 000 | 0.5(+V <sub>REF</sub> ) | 0.5(-V <sub>REF</sub> ) | | | 000 | 000 | 0 | 0 | | | 110 | 000 | 0.5(-V <sub>REF</sub> ) | 0.5(+V <sub>REF</sub> ) | | | 100 | 000 | -V <sub>REF</sub> | +VREF | | # Offset Adjustment (See Figure 7) - Connect all data inputs and WR, CS, A<sub>0</sub> and A<sub>1</sub> to DGND. (Connect pins 1 through 16, 27, and 28 to pin 22) - Set data to 00000 . . . . 00. Adjust the offset zero adjust trim-pot of output op-amp A1 for a maximum of 0V ±50µV dc VOUT. Connect D<sub>13</sub> (MSB, pin 16) data input to V+ (pin 26). - Adjust the offset zero-adjust trim-pot of op-amp A2 for a maximum of 0V +50uV dc at the RINV terminal (pin 19). #### Gain Adjustment (Optional) - 1. Connect CS, WR, A1 and A0 (pins 1, 2, 27, and 28 respectively) to DGND (pin 22) - Connect D<sub>0</sub> through D<sub>12</sub> (pins 3 through 15) to V+ (pin 26). Connect D<sub>13</sub> (MSB, pin 16) to DGND (pin 22). - Monitor VOUT for a -VREF + 1LSB reading. - To increase VOUT, connect a series resistor of 200 ohms or less between op-amp A1's output and the RFB terminal (pin 21). - To decrease VOUT, connect a series resistor of 100 ohms or less between the reference voltage and the VRFL terminal (pin 18). #### **APPLICATIONS** # **General Recommendations** #### **Ground Loops** Careful consideration must be given to ground loops in any system with 14-bit accuracy. The current into the analog ground point inside the chip varies significantly with the input code value, and the inevitable resistances between this point and any external connection point can lead to significant voltage drop errors. For this reason, two separate leads are brought out from this point on the IC, and AGND<sub>F</sub> and AGND<sub>S</sub> pins. The varying current should be absorbed through the AGND<sub>F</sub> pin, and the AGND<sub>S</sub> pin will then accurately reflect the voltage on the internal current summing point. Thus, output signals should be referenced to the sense pin AGNDs, as shown in the various application circuits. #### **Power Supplies** The V + (pin 25) power supply should have a low noise level, and no transients exceeding 7 volts. Note that the absolute maximum digital input voltage allowed is V+, which therefore must be applied before digital inputs are allowed to go high. Unused digital inputs must be connected to GND or V+ for proper operation. #### **Operational Amplifier Selection** 2-30 To maintain static accuracy, the $I_{OUT}$ potential must be exactly equal to the AGNDs potential. Thus, output amplifier selection is critical, in particular low input bias current (less than 2nA), low off-set voltage drift (depending on the temperature range) and low off-set voltage (less than $25\mu$ V) are advisable if the highest accuracy is needed. Maintaining a low input offset over a 0V to 10Vdc range also requires that the output amplifier has a high open loop gain ( $A_{VOI} > 400$ k for effective input offset less than $25\mu$ V). The reference inverting amplifier used in the biopolar mode circuit must also be selected carefully. If 14-bit accuracy is desired without adjustment, low input bias current (less than 1nA), low offset voltage (less than $50\mu V$ ), and high gain (greater than 400k) are recommended. If a fixed reference voltage is used, the gain requirement can be relaxed. For highest accuracy (better than 13 bits), an additional op-amp may be needed to correct for IR drop on the analog ground line (op-amp $A_2$ in Figure 6). This op-amp should be selected for low bias current (less than 2nA) and low offset voltage (less than $50\mu V$ ). The op-amp requirements can be readily met using an AM-7650 chopper stabilized device. For faster settling time, DATEL's AM-460 or AM-462 can be used with an AM-7650 providing automatic offset null. The output amplifier's non-inverting input should be tied directly to AGNDs. A bias current compensation resistor is of limited use since the output impedance at the summing node depends on the code being converted in an unpredictable way. If gain adjustment is required, low tempco (approximately 50ppm/PC) resistors or trimpots should be selected. #### PACKAGE DIMENSIONS The DAC-7134B and DAC-1734U differ only in the programming instructions. Therefore, the same package dimensions, as shown in Figure 8, apply to both model numbers. The device is available only in a standard 28-pin CERDIP package. Figure 8. 28-Pin CERDIP Package Dimensions