# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp.

The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Renesas Technology Home Page: http://www.renesas.com

Renesas Technology Corp. Customer Support Dept. April 1, 2003



#### **Cautions**

Keep safety first in your circuit designs!

Renesas Technology Corporation puts the maximum effort into making semiconductor products better
and more reliable, but there is always the possibility that trouble may occur with them. Trouble with
semiconductors may lead to personal injury, fire or property damage.
 Remember to give due consideration to safety when making your circuit designs, with appropriate
measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or
(iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party.
- 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein.
  - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.
  - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com).
- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.
  - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.
- 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein.

4M High Speed SRAM (256-kword  $\times$  16-bit)



ADE-203-1196D (Z)

Rev. 3.0 Jan. 31, 2003

### **Description**

The HM6216255HC Series is a 4-Mbit high speed static RAM organized 256-k word × 16-bit. It has realized high speed access time by employing CMOS process (6-transistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. It is packaged in 400-mil 44-pin plastic SOJ and 400-mil 44-pin plastic TSOPII.

#### **Features**

• Single 5.0 V supply:  $5.0 \text{ V} \pm 10\%$ 

• Access time: 10/12 ns (max)

• Completely static memory

- No clock or timing strobe required

• Equal access and cycle times

• Directly TTL compatible

— All inputs and outputs

• Operating current: 170/160 mA (max)

• TTL standby current: 40 mA (max)

• CMOS standby current: 5 mA (max)

: 1.2 mA (max) (L-version)

• Data retention current: 0.8 mA (max) (L-version)

• Data retention voltage: 2 V (min) (L-version)

• Center V<sub>CC</sub> and V<sub>ss</sub> type pin out

# **Ordering Information**

| Type No.                               | Access time    | Device marking                     | Package                                  |
|----------------------------------------|----------------|------------------------------------|------------------------------------------|
| HM6216255HCJP-10<br>HM6216255HCJP-12   | 10 ns<br>12 ns | HM6216255CJP10<br>HM6216255CJP12   | 400-mil 44-pin plastic SOJ (CP-44D)      |
| HM6216255HCLJP-10<br>HM6216255HCLJP-12 |                | HM6216255CLJP10<br>HM6216255CLJP12 | _                                        |
| HM6216255HCTT-10<br>HM6216255HCTT-12   | 10 ns<br>12 ns | HM6216255CTT10<br>HM6216255CTT12   | 400-mil 44-pin plastic TSOPII (TTP-44DE) |
| HM6216255HCLTT-10<br>HM6216255HCLTT-12 |                | HM6216255CLTT10<br>HM6216255CLTT12 |                                          |

#### **Pin Arrangement**



### **Pin Description**

| Pin name      | Function          |
|---------------|-------------------|
| A0 to A17     | Address input     |
| I/O1 to I/O16 | Data input/output |
| CS            | Chip select       |
| ŌĒ            | Output enable     |
| WE            | Write enable      |
| ŪB            | Upper byte select |
| ĪB            | Lower byte select |
| $V_{cc}$      | Power supply      |
| $V_{ss}$      | Ground            |
| NC            | No connection     |

# **Block Diagram**



# **Operation Table**

| CS | ŌĒ | WE | LB | <del>UB</del> | Mode             | $\mathbf{V}_{\mathrm{cc}}$ current | I/O1-I/O8 | I/O9-I/O16 | Ref. cycle  |
|----|----|----|----|---------------|------------------|------------------------------------|-----------|------------|-------------|
| Н  | ×  | ×  | ×  | ×             | Standby          | I <sub>SB</sub> , I <sub>SB1</sub> | High-Z    | High-Z     | _           |
| L  | Н  | Н  | ×  | ×             | Output disable   | I <sub>cc</sub>                    | High-Z    | High-Z     | _           |
| L  | L  | Н  | L  | L             | Read             | I <sub>cc</sub>                    | Output    | Output     | Read cycle  |
| L  | L  | Н  | L  | Н             | Lower byte read  | I <sub>cc</sub>                    | Output    | High-Z     | Read cycle  |
| L  | L  | Н  | Н  | L             | Upper byte read  | I <sub>cc</sub>                    | High-Z    | Output     | Read cycle  |
| L  | L  | Н  | Н  | Н             | _                | I <sub>cc</sub>                    | High-Z    | High-Z     | _           |
| L  | ×  | L  | L  | L             | Write            | I <sub>cc</sub>                    | Input     | Input      | Write cycle |
| L  | ×  | L  | L  | Н             | Lower byte write | I <sub>cc</sub>                    | Input     | High-Z     | Write cycle |
| L  | ×  | L  | Н  | L             | Upper byte write | I <sub>cc</sub>                    | High-Z    | Input      | Write cycle |
| L  | ×  | L  | Н  | Н             | _                | I <sub>cc</sub>                    | High-Z    | High-Z     | _           |

Note: H:  $V_{H}$ , L:  $V_{L}$ ,  $\times$ :  $V_{H}$  or  $V_{L}$ 

# **Absolute Maximum Ratings**

| Parameter                                      | Symbol          | Value                              | Unit |
|------------------------------------------------|-----------------|------------------------------------|------|
| Supply voltage relative to V <sub>ss</sub>     | V <sub>cc</sub> | -0.5 to +7.0                       | V    |
| Voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub>  | $-0.5^{*1}$ to $V_{cc} + 0.5^{*2}$ | V    |
| Power dissipation                              | P <sub>T</sub>  | 1.0                                | W    |
| Operating temperature                          | Topr            | 0 to +70                           | °C   |
| Storage temperature                            | Tstg            | -55 to +125                        | °C   |
| Storage temperature under bias                 | Tbias           | -10 to +85                         | °C   |

Notes: 1.  $V_{\tau}$  (min) = -2.0 V for pulse width (under shoot)  $\leq$  6 ns.

2.  $V_T$  (max) =  $V_{CC}$  + 2.0 V for pulse width (over shoot)  $\leq$  6 ns.

RENESAS

# **Recommended DC Operating Conditions**

 $(Ta = 0 \text{ to } +70^{\circ}C)$ 

| Parameter      | Symbol                         | Min                | Тур | Max                     | Unit |
|----------------|--------------------------------|--------------------|-----|-------------------------|------|
| Supply voltage | V <sub>cc</sub> *³             | 4.5                | 5.0 | 5.5                     | V    |
|                | V <sub>SS</sub> * <sup>4</sup> | 0                  | 0   | 0                       | V    |
| Input voltage  | V <sub>IH</sub>                | 2.2                |     | V <sub>cc</sub> + 0.5*2 | V    |
|                | V <sub>IL</sub>                | -0.5* <sup>1</sup> | _   | 0.8                     | V    |

Notes: 1.  $V_{\parallel}$  (min) = -2.0 V for pulse width (under shoot)  $\leq$  6 ns.

- 2.  $V_{H}$  (max) =  $V_{CC}$  + 2.0 V for pulse width (over shoot)  $\leq$  6 ns.
- 3. The supply voltage with all  $\rm V_{\rm cc}$  pins must be on the same level.
- 4. The supply voltage with all  $V_{\rm ss}$  pins must be on the same level.

#### **DC** Characteristics

 $(Ta = 0 \text{ to } +70^{\circ}\text{C}, V_{cc} = 5.0 \text{ V} \pm 10\%, V_{ss} = 0 \text{ V})$ 

| Parameter                      |             | Symbol           | Min            | Typ* <sup>1</sup> | Max   | Unit        | Test conditions                                                                                                                                                                      |
|--------------------------------|-------------|------------------|----------------|-------------------|-------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input leakage current          |             | I <sub>u</sub>   | _              | _                 | 2     | μΑ          | $V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                                                                        |
| Output leakage curr            | ent         | I <sub>LO</sub>  | _              | _                 | 2     | μΑ          | $V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                                                                        |
| Operation power supply current | 10 ns cycle | I <sub>cc</sub>  | _              | _                 | 170   | mA          | $\frac{\text{Min cycle}}{\overline{\text{CS}}} = V_{\text{IL}}, I_{\text{OUT}} = 0 \text{ mA}$                                                                                       |
|                                | 12 ns cycle | I <sub>cc</sub>  | _              | _                 | 160   | mA          | Other inputs = $V_{\parallel}/V_{\parallel}$                                                                                                                                         |
| Standby power supply current   |             | l <sub>SB</sub>  | _              | _                 | 40    | mA          | Min cycle, $\overline{CS} = V_{IH}$ ,<br>Other inputs = $V_{IH}/V_{IL}$                                                                                                              |
|                                |             | I <sub>SB1</sub> | _              | 2.5               | 5     | mA          | $ f = 0 \text{ MHz} $ $V_{CC} \ge \overline{CS} \ge V_{CC} - 0.2 \text{ V}, $ $(1) 0 \text{ V} \le V_{IN} \le 0.2 \text{ V or} $ $(2) V_{CC} \ge V_{IN} \ge V_{CC} - 0.2 \text{ V} $ |
|                                |             |                  | * <sup>2</sup> | 0.6*2             | 1.2*2 | <del></del> |                                                                                                                                                                                      |
| Output voltage                 |             | V <sub>oL</sub>  | _              | _                 | 0.4   | V           | I <sub>OL</sub> = 8 mA                                                                                                                                                               |
|                                |             | V <sub>OH</sub>  | 2.4            | _                 | _     | V           | $I_{OH} = -4 \text{ mA}$                                                                                                                                                             |

Notes: 1. Typical values are at  $V_{cc} = 5.0 \text{ V}$ ,  $Ta = +25^{\circ}\text{C}$  and not guaranteed.

2. This characteristics is guaranteed only for L-version.

### Capacitance

 $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz})$ 

| Parameter                  | Symbol           | Min | Тур | Max | Unit | Test conditions        |
|----------------------------|------------------|-----|-----|-----|------|------------------------|
| Input capacitance*1        | C <sub>IN</sub>  | _   | _   | 6   | pF   | $V_{IN} = 0 V$         |
| Input/output capacitance*1 | C <sub>I/O</sub> | _   | _   | 8   | pF   | V <sub>I/O</sub> = 0 V |

Note: 1. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

(Ta = 0 to +70°C,  $V_{cc}$  = 5.0 V ± 10%, unless otherwise noted.)

#### **Test Conditions**

• Input pulse levels: 3.0 V/0.0 V

• Input rise and fall time: 3 ns

• Input and output timing reference levels: 1.5 V

• Output load: See figures (Including scope and jig)



#### Read Cycle

|                                    |                  | 11W021023311C |     |     |     |      |       |
|------------------------------------|------------------|---------------|-----|-----|-----|------|-------|
|                                    |                  | -10           |     | -12 |     |      |       |
| Parameter                          | Symbol           | Min           | Max | Min | Max | Unit | Notes |
| Read cycle time                    | t <sub>rc</sub>  | 10            | _   | 12  | _   | ns   |       |
| Address access time                | t <sub>AA</sub>  | _             | 10  |     | 12  | ns   |       |
| Chip select access time            | t <sub>ACS</sub> | _             | 10  |     | 12  | ns   |       |
| Output enable to output valid      | t <sub>oe</sub>  | _             | 5   |     | 6   | ns   |       |
| Byte select to output valid        | t <sub>BA</sub>  | _             | 5   |     | 6   | ns   |       |
| Output hold from address change    | t <sub>oh</sub>  | 3             | _   | 3   |     | ns   |       |
| Chip select to output in low-Z     | t <sub>clz</sub> | 3             | _   | 3   |     | ns   | 1     |
| Output enable to output in low-Z   | t <sub>olz</sub> | 0             | _   | 0   |     | ns   | 1     |
| Byte select to output in low-Z     | t <sub>BLZ</sub> | 0             | _   | 0   | _   | ns   | 1     |
| Chip deselect to output in high-Z  | t <sub>cHZ</sub> | _             | 5   |     | 6   | ns   | 1     |
| Output disable to output in high-Z | t <sub>ohz</sub> | _             | 5   | _   | 6   | ns   | 1     |
| Byte deselect to output in high-Z  | t <sub>BHZ</sub> | _             | 5   | _   | 6   | ns   | 1     |

HM6216255HC

#### Write Cycle

|                                    |                  | HIVIO2 | 1020001 |     |     |      |       |
|------------------------------------|------------------|--------|---------|-----|-----|------|-------|
|                                    |                  | -10    |         | -12 |     |      |       |
| Parameter                          | Symbol           | Min    | Max     | Min | Max | Unit | Notes |
| Write cycle time                   | t <sub>wc</sub>  | 10     | _       | 12  | _   | ns   |       |
| Address valid to end of write      | t <sub>AW</sub>  | 7      | _       | 8   |     | ns   |       |
| Chip select to end of write        | t <sub>cw</sub>  | 7      | _       | 8   |     | ns   | 8     |
| Write pulse width                  | t <sub>wP</sub>  | 7      | _       | 8   |     | ns   | 7     |
| Byte select to end of write        | t <sub>BW</sub>  | 7      | _       | 8   | _   | ns   |       |
| Address setup time                 | t <sub>AS</sub>  | 0      | _       | 0   |     | ns   | 5     |
| Write recovery time                | t <sub>wR</sub>  | 0      | _       | 0   |     | ns   | 6     |
| Data to write time overlap         | t <sub>DW</sub>  | 5      | _       | 6   | _   | ns   |       |
| Data hold from write time          | t <sub>DH</sub>  | 0      | _       | 0   |     | ns   |       |
| Write disable to output in low-Z   | t <sub>ow</sub>  | 3      | _       | 3   | _   | ns   | 1     |
| Output disable to output in high-Z | t <sub>onz</sub> | _      | 5       | _   | 6   | ns   | 1     |
| Write enable to output in high-Z   | t <sub>wHZ</sub> | _      | 5       | _   | 6   | ns   | 1     |

HM6216255HC

Notes: 1. Transition is measured ±200 mV from steady voltage with output load (B). This parameter is sampled and not 100% tested.

- 2. If the  $\overline{CS}$  or  $\overline{LB}$  or  $\overline{UB}$  low transition occurs simultaneously with the  $\overline{WE}$  low transition or after the  $\overline{WE}$  transition, output remains a high impedance state.
- 3. WE and/or CS must be high during address transition time.
- 4. If  $\overline{CS}$ ,  $\overline{OE}$ ,  $\overline{LB}$  and  $\overline{UB}$  are low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them.
- 5.  $t_{AS}$  is measured from the latest address transition to the latest of  $\overline{CS}$ ,  $\overline{WE}$ ,  $\overline{LB}$  or  $\overline{UB}$  going low.
- 6.  $t_{wa}$  is measured from the earliest of  $\overline{CS}$ ,  $\overline{WE}$ ,  $\overline{LB}$  or  $\overline{UB}$  going high to the first address transition.
- 7. A write occurs during the overlap of a low \overlap \overlap
- 8.  $t_{cw}$  is measured from the later of  $\overline{CS}$  going low to the end of write.

# **Timing Waveforms**

Read Timing Waveform (1)  $(\overline{WE} = V_{IH})$ 



Read Timing Waveform (2)  $(\overline{WE}=V_{_{IH}},\overline{LB}=V_{_{IL}},\overline{UB}=V_{_{IL}})$ 



# Write Timing Waveform (1) ( $\overline{\text{WE}}$ Controlled)



# Write Timing Waveform (2) (CS Controlled)



Write Timing Waveform (3) ( $\overline{LB}$ ,  $\overline{UB}$  Controlled,  $\overline{OE} = V_{HJ}$ )



RENESAS

# Low $V_{\rm cc}$ Data Retention Characteristics

 $(Ta = 0 \text{ to } +70^{\circ}\text{C})$ 

This characteristics is guaranteed only for L-version.

| Parameter                            | Symbol                     | Min | Тур | Max | Unit | Test conditions                                                                                                                                             |
|--------------------------------------|----------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>cc</sub> for data retention   | $V_{\scriptscriptstyleDR}$ | 2.0 | _   | _   | V    | $V_{CC} \ge \overline{CS} \ge V_{CC} - 0.2 \text{ V},$ (1) $0 \text{ V} \le V_{IN} \le 0.2 \text{ V or}$ (2) $V_{CC} \ge V_{IN} \ge V_{CC} - 0.2 \text{ V}$ |
| Data retention current               | I <sub>CCDR</sub>          | _   | _   | 800 | μА   | $V_{CC} = 3 V$ $V_{CC} \ge \overline{CS} \ge V_{CC} - 0.2 V,$ $(1) 0 V \le V_{IN} \le 0.2 V \text{ or}$ $(2) V_{CC} \ge V_{IN} \ge V_{CC} - 0.2 V$          |
| Chip deselect to data retention time | t <sub>CDR</sub>           | 0   | _   | _   | ns   | See retention waveform                                                                                                                                      |
| Operation recovery time              | t <sub>R</sub>             | 5   |     | _   | ms   | _                                                                                                                                                           |

# Low $V_{cc}$ Data Retention Timing Waveform



# **Package Dimensions**

#### HM6216255HCJP/HCLJP Series (CP-44D)



#### HM6216255HCTT/HCLTT Series (TTP-44DE)



#### Disclaimer

- Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

#### Sales Offices

# ITACHI

Hitachi. Ltd.

Semiconductor & Integrated Circuits Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: (03) 3270-2111 Fax: (03) 3270-5109

HRI http://www.hitachisemiconductor.com/

#### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive San Jose,CA 95134

Hitachi Europe Ltd. Electronic Components Group Whitebrook Park Lower Cookham Road

Hitachi Europe GmbH Electronic Components Group Dornacher Str 3 D-85622 Feldkirchen Postfach 201, D-85619 Feldkirchen Germany Tel: <49> (89) 9 9180-0

Fax: <49> (89) 9 29 30 00

Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00 San Jose, CA 95134
Tel: <1> (408) 433-1990 Maidenhead
Fax: <1> (408) 433-0223 Berkshire SL6 8YA, United Kingdom Tel: <65>-6538-6533/6538-3877
Tel: <44> (1628) 585000 URL: http://semiconductor.hitachi.com.sg Tel: <852>-2735-9218
Fax: <852>-2730-0281 Singapore 049318

Hitachi Asia Ltd (Taipei Branch Office) 4/F, No. 167, Tun Hwa North Road Hung-Kuo Building Taipei (105), Taiwan Tel: <886>-(2)-2718-3666

Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP

URL: http://semiconductor.hitachi.com.tw Copyright © Hitachi, Ltd., 2002. All rights reserved. Printed in Japan.

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components)

7/F., North Tower World Finance Centre, Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hong Kong

Fax: <852>-2730-0281

URL: http://semiconductor.hitachi.com.hk

Colophon 7.0