4-BIT SINGLE CHIP MICROCOMPUTERS # ADAM24PXX USER'S MANUAL - ADAM24P08 - ADAM24P15 - ADAM24P16 - ADAM24P20 - ADAM24P20S - ADAM24P20T **ETACHIPS Co., Ltd.** 1. Overview ADAM24PXX ## 1. OVERVIEW The ADAM24PXX is remote control transmitter which uses CMOS technology. The ADAM24PXX is suitable for remote control of TV, VCR, FANS, Air-conditioners, Audio Equipments, Toys, Games etc. The ADAM24PXX is MTP version. #### 1.1. Features - Program memory (MTP) - 4,096 bytes (4,096 x 8bit) [ multi-programmable by 1K-Byte, 2K-byte or 4K-byte) - Data memory (RAM) - 32 nibble (32 x 4bit) - 3 levels of subroutine nesting - 8-bit Table Read Instruction - Oscillator Type (Operating frequency) - Internal RC Oscillator (typically 3.64MHz ±2%) - Instruction cycle - fosc/48 - Stop mode - Released stop mode by key input - Built in Power-on Reset circuit - Built in Transistor for I.R LED Drive - IoL=250mA at VDD=3V and Vo=0.3V - Built in Low Voltage reset circuit - Built in a watch dog timer (WDT) - Low operating voltage - 1.8 ~ 3.6V - 8/16/20-SOP, 20-TSSOP Package. | Series | ADAM24P20 | ADAM24P20S | ADAM24P20T | ADAM24P16<br>ADAM24P15 | ADAM24P08 | |----------------|---------------|---------------|--------------------|------------------------|--------------| | Program memory | 4,096 x 8 | 4,096 x 8 | 4,096 x 8 | 4,096 x 8 | 4,096 x 8 | | Data memory | 32 x 4 | 32 x 4 | 32 x 4 | 32 x 4 | 32 x 4 | | Input ports | 6 | 6 | 6 | 4 | 2 | | I/O ports | 2 | 2 | 2 | 2 | 1 | | Output ports | 10 | 10 | 10 | 8 | 3 | | Package | 20SOP(300mil) | 20SOP(209mil) | 20TSSOP<br>(4.4mm) | 16SOP(150mil) | 8SOP(150mil) | Table 1.1 ADAM24PXX series members ADAM24PXX 1. Overview # 1.2. Block Diagram # 1.3. Pin Assignments (top view) ## 1.4. Package Dimension 20 SOP(300MIL) Pin Dimension (dimensions in inch) ADAM24PXX 1. Overview 20 SOP(209MIL) Pin Dimension (dimensions in inch) 20 TSSOP(4.4mm) Pin Dimension (dimensions in millimeters) 1. Overview ADAM24PXX 16 SOP(150MIL) Pin Dimension (dimensions in millimeters) 8 SOP (150MIL) Pin Dimension (dimensions in millimeters) ADAM24PXX 1. Overview # 1.5. Pin Function | PIN<br>NAME | INPUT<br>OUTPUT | FUNCTION | @RESET | @STOP | |--------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------| | K0 ~ K3<br>R0 ~ R1 | Input | 4-bit input Only port. CMOS input with pull-up resistor. Each pin has STOP mode release function. (It is released by `L` input at STOP mode.) | Input<br>(with Pull-up) | Input<br>(with Pull-up) | | R2 ~ R3 | I/O | 2-bit input Only port. (Input mode is set only when each of them output `H`) Each pin has STOP mode release function Output mode is set when each of them output `L` When used as `output`, each pin can be set and reset independently. | Input<br>(with Pull-up) | Input<br>(with Pull-up) | | D0 ~ D3 | Output | N-ch open drain output. | Low | Low | | D4 ~ D8 | Output | Each pin can be set and reset independently. | LOW | Keep status<br>before STOP | | REMOUT | Output | High Current Pulse Output. | `Hi-Z` output | `Hi-Z` output | | VDD | Power | Positive power supply. | - | - | | GND | Power | Ground | - | - | # 1.6. Pin Circuit ADAM24PXX 1. Overview # 1.7. Electrical Characteristics # 1.7.1. Absolute Maximum Ratings (Ta = 25 °C) | Parameter | Symbol | Max. rating | Unit | |---------------------|--------|----------------|------| | Supply Voltage | VDD | -0.3 ~ 5.0 | V | | Power dissipation | PD | 700 * | mW | | Input voltage | Vin | -0.3 ~ VDD+0.3 | V | | Output voltage | Vout | -0.3 ~ VDD+0.3 | V | | Storage Temperature | Тѕтс | -65 ~ 150 | °C | # 1.7.2. Recommended operating condition | Parameter | Symbol | Condition | MIN. | TYP. | MAX. | Unit | |-----------------------|--------|---------------------------------------|----------------|-------|----------------|------| | Supply Voltage | Vdd | fOSC = 3.64MHz | 1.8 | - | 3.6 | V | | Oscillation Frequency | fosc | VDD=1.8 ~ 3.6V<br>Temp. = -20 ~ 70 °C | 3.567<br>(-2%) | 3.640 | 3.713<br>(+2%) | MHz | | Operating temperature | Topr | - | -20 | - | 70 | °C | # 1.7.3. DC Characteristics (Ta = $25^{\circ}$ C, VDD=3V) | Davamatar | Complete | Limits | | | I I mit | Condition | | |--------------------------|----------|--------|------|------|---------|----------------------|--| | Parameter | Symbol | Min. | Тур. | Max. | Unit | Condition | | | Input H current | Іін | - | - | 1 | μA | VI=VDD | | | Input Pull-up Resistance | R₽U | 70 | 120 | 300 | kΩ | VI=GND | | | Input H voltage | VIH1 | 2.1 | - | - | ٧ | - | | | Input L voltage | VIL1 | - | - | 0.9 | ٧ | - | | | D output L voltage | Vol1 | - | 0.15 | 0.4 | V | IoL=3 <sup>mA</sup> | | | REMOUT output L current | loL | - | 250 | - | mA | VoL=0.3V | | | REMOUT leakage current | lolk1 | - | - | 1 | μA | VOUT=VDD, Output off | | | D output leakage current | lolk2 | - | - | 1 | μA | VOUT=VDD, Output off | | | Current on STOP mode | ISTP | - | - | 1 | μA | At STOP mode | | | Operating supply current | IDD | - | 0.5 | 1.0 | mA | fosc = 3.64MHz | | 1. Overview ADAM24PXX # **\*\* Internal RC Oscillator Characteristics Graphs (for reference only)** # 2. ARCHITECTURE # 2.1. Program Memory The ADAM24PXX can incorporate maximum 4,096 words (4 block $\times$ 16 pages $\times$ 64 words $\times$ 8bits) for program memory. Program counter PC (A0~A5) , page address register PA(A6~A9) and Block address register BA(A10~A11) are used to address the whole area of program memory having an instruction (8bits) to be next executed. The program memory consists of 64 words on each page, and thus each page can hold up to 64 steps of instructions. The program memory is composed as shown below. Fig 2-1 Configuration of Program Memory 2. Architecture ADAM24PXX # 2.2. Address Register The following registers are used to address the ROM. - Block address register (BA): Holds ROM's Block number (0~3h) to be addressed. - Block buffer register (BB): Value of BB is loaded by an LBBY command when newly addressing a block. Then it is shifted into the BA when rightly executing a branch instruction (BR) and a subroutine call (CAL). - Page address register (PA): Holds ROM's page number (0~Fh) to be addressed. - Page buffer register (PB): Value of PB is loaded by an LPBI command when newly addressing a page. Then it is shifted into the PA when rightly executing a branch instruction (BR) and a subroutine call (CAL). - Program counter (PC): Available for addressing word on each page. - Stack register (SR): Stores returned-word address in the subroutine call mode. #### 2.2.1. Block address register and Block buffer register: Address one of block #0 to #3 in the ROM by the 2-bit register. Unlike the program counter, the block address register is not changed automatically. To change the block address, take two steps such as - (1) writing in the block buffer what block to jump (execution of LBBY) and - (2) execution of BR or CAL, because instruction code is of eight bits so that block can not be specified at the same time. In case a return instruction (RTN) is executed within the subroutine that has been called in the other block, the block address will be changed at the same time. #### 2.2.2. Page address register and page buffer register: Address one of pages #0 to #15 in the ROM by the 4-bit binary counter. Unlike the program counter, the page address register is usually unchanged so that the program will repeat on the same page unless a page changing command is issued. To change the page address, take two steps such as - (1) writing in the page buffer what page to jump (execution of LPBI) and - (2) execution of BR or CAL, because instruction code is of eight bits so that page and word can not be specified at the same time. In case a return instruction (RTN) is executed within the subroutine that has been called in the other page, the page address will be changed at the same time. #### 2.2.3. Program counter: This 6-bit binary counter increments for each fetch to address a word in the currently addressed page having an instruction to be next executed. For easier programming, at turning on the power, the program counter is reset to the zero location. The PA is also set to `0`. Then the program counter specifies the next address in random sequence. When BR, CAL or RTN instructions are decoded, the switches on each step are turned off not to update the address. Then, for BR or CAL, address data are taken in from the instruction operands ( $a_0$ to $a_5$ ), or for RTN, and address is fetched from stack register No. 1. #### 2.2.4. Stack register: This stack register provides three stages each for the program counter (6bits), the page address register (4bits) and block address (2bits) so that subroutine nesting can be made on three levels. 2. Architecture ADAM24PXX # 2.3. Data Memory (RAM) Up to 32 nibbles (16 words × 2pages × 4bits) is incorporated for storing data. The whole data memory area is indirectly specified by a data pointer (X,Y). Page number is specified by zero bit of X register, and words in the page by 4 bits in Y-register. Data memory is composed in 16 nibbles/page. Figure 2-2 shows the configuration. Fig 2-2 Composition of Data Memory ## 2.4. X-register (X) X-register is consist of 2bit, X0 is a data pointer of page in the RAM, X1 is only used for selecting of D8 ~ D9 with value of Y-register | | X1 = 0 | X1 = 1 | |-------|--------|--------| | Y = 0 | D0 | D8 | | Y = 1 | D1 | D9 | Table2-1 Mapping table between X and Y register ## 2.5. Y-register (Y) Y-register has 4 bits. It operates as a data pointer or a general-purpose register. Y-register specifies an address $(A_0 \sim A_3)$ in a page of data memory, as well as it is used to specify an output port. Further it is used to specify a mode of carrier signal outputted from the REMOUT port. It can also be treated as a general-purpose register on a program. # 2.6. Accumulator (A<sub>CC</sub>) The 4-bit register for holding data and calculation results. # 2.7. Arithmetic and Logic Unit (ALU) In this unit, 4bits of adder/comparator are connected in parallel as it's main components and they are combined with status latch and status logic (flag.) ## 2.7.1. Operation circuit (ALU): The adder/comparator serves fundamentally for full addition and data comparison. It executes subtraction by making a complement by processing an inversed output of $A_{CC}$ ( $A_{CC}$ +1) #### 2.7.2. Status logic: This is to bring an ST, or flag to control the flow of a program. It occurs when a specified instruction is executed in three cases such as overflow or underflow in operation and two inputs unequal. ## 2.8. Clock Generator The ADAM24PXX has an internal RC oscillator which has 3.64MHz frequency only. The oscillator circuit is designed to operate without an external ceramic resonator. The Internal Oscillator is calibrate in Factory. In STOP mode, Internal oscillator is stopped. #### 2.9. Pulse Generator The following frequency and duty ratio are selected for carrier signal outputted from the REMOUT port depending on a PMR (Pulse Mode Register) value set in a program. | PMR | REMOUT Signal | | | | | |-----|---------------------------|-------------|--|--|--| | 0 | T = 1/fpul = [ 96/fosc ], | T1/T = 1/2 | | | | | 1 | T = 1/fpul = [ 96/fosc ], | T1/T = 1/3 | | | | | 2 | T = 1/fpul = [ 64/fosc ], | T1/T = 1/2 | | | | | 3 | T = 1/fpul = [ 64/fosc ], | T1/T = 1/4 | | | | | 4 | T = 1/fpul = [ 88/fosc ], | T1/T = 4/11 | | | | | 5 | No Pulse (same to D0~D9) | | | | | | 6 | T = 1/fpul = [ 96/fosc ], | T1/T = 1/4 | | | | | 7 | T = 1/fpul = [ 92/fosc ], | T1/T = 1/2 | | | | <sup>\*</sup> Default value is `0` Table 2-2 PMR selection table # 2.10. Reset Operation ADAM24PXX has three reset sources. One is a built-in Low VDD Detection circuit, another is the overflow of Watch Dog Timer (WDT), the other is the overflow of Stack. All reset operations are internal in the ADAM24PXX. #### 2.11. Built-in Low VDD Reset Circuit ADAM24PXX has a Low VDD detection circuit. If VDD becomes Reset Voltage of Low VDD detection circuit in a active status, system reset occur and WDT is cleared. When VDD is increased over Reset Voltage again, WDT is re-counted until WDT overflow, system reset is released. Fig 2-3 Low Voltage Detection Timing Chart. 2. Architecture ADAM24PXX # 2.12. Watch Dog Timer (WDT) Watch dog timer is organized binary of 14 steps. The signal of $f_{OSC}/48$ cycle comes in the first step of WDT after WDT reset. If this counter was overflowed, reset signal automatically comes out so that internal circuit is initialized. The overflow time is $8\times6\times2^{13}/f_{OSC}$ (108.026ms at $f_{OSC}=3.64$ MHz) Normally, the binary counter must be reset before the overflow by using reset instruction (WDTR), Power-on reset pulse or Low VDD detection pulse. \* It is constantly reset in STOP mode. When STOP is released, counting is restarted. ( Refer to 2.14. STOP Operation) Fig 2-4 Block Diagram of Watch-dog Timer # 2.13. STOP Operation Stop mode can be achieved by STOP instructions. In stop mode: - 1. Oscillator is stopped, the operating current is low. - 2. Watch dog timer is reset and REMOUT output is `High-Z`. - 3. Part other than WDT and REMOUT output have a value before come into stop mode. - 4. D0~D3 output are `Low` at STOP Mode. - 5. D4~D9 output keep the status before STOP at STOP Mode. Stop mode is released when one of K or R input is going to `Low`. When stop mode released: - State of D0~D3 output and REMOUT output is return to state of before stop mode is achieved. - 2. After $8 \times 6 \times 2^{10}$ /fosc time for stable oscillating, first instruction start to operate. - 3. In return to normal operation, WDT is counted from zero. When executing stop instruction, if any one of K,R input is `Low` state, stop instruction is same to NOP instruction. # 2.14. Port Operation | Value of X - reg | Value of Y - reg | Operation | |------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 0 or 1 | 0 ~ 7 | SO : D(Y) ← 1 (High-Z)<br>RO : D(Y) ← 0 | | | 8 | REMOUT port repeats `H` and `L` in pulse frequency. (When PMR=5, it is fixed at `H` or `L`) SO: REMOUT(PMR) ← 0 RO: REMOUT(PMR) ← 1 (High-Z) | | | 9 | SO : D0 ~ D9 ← 1 (High-Z)<br>RO : D0 ~ D9 ← 0 | | | C~D | SO: R2(Y = C), R3(Y = D) $\leftarrow$ 1<br>RO: R2(Y = C), R3(Y = D) $\leftarrow$ 0 | | | Е | SO : R2 ~ R3 ← 1<br>RO : R2 ~ R3 ← 0 | | | F | SO : D0 ~ D9 ← 1 (High-Z), R2~R3 ← 1<br>RO : D0 ~ D9 ← 0, R2~R3 ← 0 | | 2 or 3 | 0 | SO : D(8) ← 1 (High-Z)<br>RO : D(8) ← 0 | | | 1 | SO : D(9) ← 1 (High-Z)<br>RO : D(9) ← 0 | # 3. INSTRUCTION #### 3.1. INSTRUCTION FORMAT All of the 43 instruction in ADAM24PXX is format in two fields of OP code and operand which consist of eight bits. The following formats are available with different types of operands. #### \*Format | All eight bits are for OP code without operand. #### \*Format II Two bits are for operand and six bits for OP code. Two bits of operand are used for specifying bits of RAM and X-register (bit 1 and bit 7 are fixed at "0") #### \*Format III Four bits are for operand and the others are OP code. Four bits of operand are used for specifying a constant loaded in RAM or Y-register, a comparison value of compare command, or page addressing in ROM. #### \*Format IV Six bits are for operand and the others are OP code. Six bits of operand are used for word addressing in the ROM. # 3.2. INSTRUCTION TABLE The ADAM24PXX provides the following 43 basic instructions. | | Category | Mnemonic | Function | ST*1 | |----|-------------------------|----------|-----------------------------------------|------| | 1 | | LAY | A ← Y | S | | 2 | Register to<br>Register | LYA | Y ← A | S | | 3 | . register | LAZ | A ← 0 | S | | 4 | | LMA | $M(X,Y) \leftarrow A$ | S | | 5 | | LMAIY | $M(X,Y) \leftarrow A, Y \leftarrow Y+1$ | S | | 6 | RAM to<br>Register | LYM | $Y \leftarrow M(X,Y)$ | S | | 7 | rtogiotor | LAM | $A \leftarrow M(X,Y)$ | S | | 8 | | XMA | $A \leftrightarrow M(X,Y)$ | S | | 9 | | LYI i | Y ← i | S | | 10 | Immediate | LMIIY i | $M(X,Y) \leftarrow i, Y \leftarrow Y+1$ | S | | 11 | | LXI n | X ← n | S | | 12 | | SEM n | M(n) ← 1 | S | | 13 | RAM Bit<br>Manipulation | REM n | M(n) ← 0 | S | | 14 | | TM n | TEST M(n) = 1 | E | | 15 | | BR a | if ST = 1 then Branch | S | | 16 | | CAL a | if ST = 1 then Subroutine call | S | | 17 | ROM | RTN | Return from Subroutine | S | | 18 | Address | LPBI i | PB ←i | S | | 19 | | LBBY | BB ←Y | S | | 20 | | LDWAY | AY ← [@XAY] | S | | 21 | | AM | $A \leftarrow M(X,Y) + A$ | С | | 22 | | SM | $A \leftarrow M(X,Y) - A$ | В | | 23 | | IM | A ← M(X,Y) + 1 | С | | 24 | Arithmetic | DM | A ← M(X,Y) - 1 | В | | 25 | 7 | IA | A ← A + 1 | S | | 26 | | IY | Y ← Y + 1 | С | | 27 | | DA | A ← A - 1 | В | | | Category | Mnemonic | Function | ST*1 | |----|-------------------|----------|----------------------------------------|------| | 28 | | DY | Y ← Y - 1 | В | | 29 | Arithmetic | EORM | $A \leftarrow A \bigoplus M (X, Y)$ | S | | 30 | | NEGA | A ← A + 1 | Z | | 31 | | ALEM | TEST $A \leq M(X,Y)$ | E | | 32 | | ALEI i | TEST A ≤ i | E | | 33 | | MNEZ | TEST $M(X,Y) \neq 0$ | N | | 34 | Comparison | YNEA | TEST Y ≠ A | N | | 35 | | YNEI i | TEST Y ≠ i | N | | 36 | | LAK | $A \leftarrow K$ | S | | 37 | Input /<br>Output | LAR | $A \leftarrow R$ | S | | 38 | Output | so | Output(Y) ← 1*2 | S | | 39 | | RO | Output(Y) $\leftarrow 0^{*2}$ | S | | 40 | | WDTR | Watch Dog Timer Reset | S | | 41 | Control | STOP | Stop operation | S | | 42 | Control | LPY | PMR ← Y | S | | 43 | | NOP | No operation | S | Note) $i = 0 \sim f$ , $n = 0 \sim 3$ , a = 6bit PC Address - S: On executing an instruction, status is unconditionally set. - C : Status is only set when carry or borrow has occurred in operation. - B: Status is only set when borrow has not occurred in operation. - E: Status is only set when equality is found in comparison. - N: Status is only set when equality is not found in comparison. - Z: Status is only set when the result is zero. <sup>\*1</sup> Column ST indicates conditions for changing status. Symbols have the following meanings <sup>\*2</sup> Refer to 2.14. Port Operation. # 3.3. DETAILS OF INSTRUCTION SYSTEM All 43 basic instructions of the ADAM24PXX are one by one described in detail below. ## **Description Form** Each instruction is headlined with its mnemonic symbol according to the instructions table given earlier. Then, for quick reference, it is described with basic items as shown below. After that, detailed comment follows. #### • Items : - Naming : Full spelling of mnemonic symbol - Status : Check of status function - Format : Categorized into | to |V - Operand : Omitted for Format | - Function (1) LAY Naming: Load Accumulator from Y-Register $\begin{array}{lll} \text{Status}: & \text{Set} \\ \text{Format}: & \text{I} \\ \text{Function}: & \text{A} \leftarrow \text{Y} \end{array}$ <Comment> Data of four bits in the Y-register is unconditionally transferred to the accumulator. Data in the Y-register is left unchanged. (2) LYA Naming: Load Y-register from Accumulator $\begin{array}{lll} \text{Status}: & \text{Set} \\ \text{Format}: & \text{I} \\ \text{Function}: & \text{Y} \leftarrow \text{A} \\ \end{array}$ <Comment> Load Y-register from Accumulator (3) LAZ Naming: Clear Accumulator $\begin{array}{lll} \text{Status:} & \text{Set} \\ \text{Format:} & \text{I} \\ \text{Function:} & \text{A} \leftarrow 0 \end{array}$ <Comment> Data in the accumulator is unconditionally reset to zero. (4) LMA Naming: Load Memory from Accumulator Status : Set Format : I Function: $M(X,Y) \leftarrow A$ <Comment> Data of four bits from the accumulator is stored in the RAM location addressed by the X-register and Y-register. Such data is left unchanged. (5) LMAIY Naming: Load Memory from Accumulator and Increment Y-Register Status : Set Format : I Function: $M(X,Y) \leftarrow A, Y \leftarrow Y+1$ <Comment> Data of four bits from the accumulator is stored in the RAM location addressed by the X-register and Y-register. Such data is left unchanged. (6) LYM Naming: Load Y-Register form Memory Status : Set Format : I Function: $Y \leftarrow M(X,Y)$ <Comment> Data from the RAM location addressed by the X-register and Y-register is loaded into the Y-register. Data in the memory is left unchanged. (7) LAM Naming: Load Accumulator from Memory Status: Set Format: I Function: $A \leftarrow M(X,Y)$ <Comment> Data from the RAM location addressed by the X-register and Y-register is loaded into the Y-register. Data in the memory is left unchanged. (8) XMA Naming: Exchanged Memory and Accumulator Status : Set Format : I Function: $M(X,Y) \leftrightarrow A$ <Comment> Data from the memory addressed by X-register and Y-register is exchanged with data from the accumulator. For example, this instruction is useful to fetch a memory word into the accumulator for operation and store current data from the accumulator into the RAM. The accumulator can be restored by another XMA instruction. (9) LYI i Naming: Load Y-Register from Immediate Status: Set Format: III Operand: Constant $0 \le i \le 15$ Function: $Y \leftarrow i$ <Purpose> To load a constant in Y-register. It is typically used to specify Y-register in a particular RAM word address, to specify the address of a selected output line, to set Y-register for specifying a carrier signal outputted from OUT port, and to initialize Y-register for loop control. The accumulator can be restored by another XMA instruction. <Comment> Data of four bits from operand of instruction is transferred to the Y-register. (10) LMIIY i Naming: Load Memory from Immediate and Increment Y-Register Status : Set Format : III Operand : Constant $0 \le i \le 15$ Function : $M(X,Y) \leftarrow i, Y \leftarrow Y + 1$ <Comment> Data of four bits from operand of instruction is stored into the RAM location addressed by the X-register and Y-register. Then data in the Y-register is incremented by one. (11) LXI n Naming: Load X-Register from Immediate Status: Set Format: Operand: X file address $0 \le n \le 3$ Function: $X \leftarrow n$ Comment> A constant is loaded in X-register. It is used to set X-register in an index of desired RAM page. Operand of 1 bit of command is loaded in X-register. (12) SEM n Naming: Set Memory Bit Status : Set Format : Operand: Bit address $0 \le n \le 3$ Function: $M(X,Y,n) \leftarrow 1$ <Comment> Depending on the selection in operand of operand, one of four bits is set as logic 1 in the RAM memory addressed in accordance with the data of the X-register and Y-register. (13) REM n Naming: Reset Memory Bit Status: Set Format: Operand : Bit address $0 \le n \le 3$ Function: $M(X,Y,n) \leftarrow 0$ <Comment> Depending on the selection in operand of operand, one of four bits is set as logic 0 in the RAM memory addressed in accordance with the data of the X-register and Y-register. (14) TM n Naming: Test Memory Bit Status: Comparison results to status Format: Operand: Bit address $0 \le n \le 3$ Function: $M(X,Y,n) \leftarrow 1$ ? $ST \leftarrow 1 \text{ when } M(X,Y,n)=1, ST \leftarrow 0 \text{ when } M(X,Y,n)=0$ <Purpose> A test is made to find if the selected memory bit is logic. 1 Status is set depending on the result. (15) BR a Naming: Branch on status 1 Status: Conditional depending on the status Format: IV Operand: Branch address a (Addr) Function: When ST =1: BA $\leftarrow$ BB, PA $\leftarrow$ PB, PC $\leftarrow$ a (Addr) When ST = 0 : PC $\leftarrow$ PC + 1, ST $\leftarrow$ 1 Note: PC indicates the next address in a fixed sequence that is actually pseudo-random count. <Purpose> For some programs, normal sequential program execution can be change. A branch is conditionally implemented depending on the status of results obtained by executing the previous instruction. <Comment> Branch instruction is always conditional depending on the status. a. If the status is reset (logic 0), a branch instruction is not rightly executed but the next instruction of the sequence is executed. b. If the status is set (logic 1), a branch instruction is executed as follows. Branch is available in two types - short and long. The former is for addressing in the current page and the latter for addressing in other block/page. Which type of branch to execute is decided according to the BB and PB register. To execute a long branch, data of the BB or PB register should in advance be modified to a desired block/page address through the LBBY or LPBI instruction. #### (16) CAL a Naming: Subroutine Call on status 1 Status: Conditional depending on the status Format: Operand: Subroutine code address a (Addr) Function: When ST = 1: When ST = 0: $PC \leftarrow PC + 1$ $PA \leftarrow PA$ $BA \leftarrow BA$ $ST \leftarrow 1$ Note: PC actually has pseudo-random count against the next instruction. <Comment> In a program, control is allowed to be transferred to a mutual subroutine. Since a call instruction preserves the return address, it is possible to call the subroutine from different locations in a program, and the subroutine can return control accurately to the address that is preserved by the use of the call return instruction (RTN). Such calling is always conditional depending on the status. a. If the status is reset, call is not executed. b. If the status is set, call is rightly executed. The subroutine stack (SR) of three levels enables a subroutine to be manipulated on three levels. Besides, a long call (to call another page) can be executed on any level. For a long call, LBBY or LPBI instruction should be executed before the CAL. When LBBY or LPBI is omitted (and when BA=BB and PA=PB), a short call (calling in the same page) is executed. #### (17) RTN Naming: Return from Subroutine Status : Set Format : Function: $PC \leftarrow SR1$ $PA, PB \leftarrow PSR1$ $BA, BB \leftarrow BSR1$ ST ← 1 <Purpose> program. <Comment> Control is returned from the called subroutine to the calling Control is returned to its home routine by transferring to the PC the data of the return address that has been saved in the stack register (SR1). At the same time, data of the page stack register (PSR1) is transferred to the PA and PB, and data of the block stack register(BSR1) is transferred to the BA and BB. (18) LPBI i Naming: Load Page Buffer Register from Immediate Status: Set Format: III Operand : ROM page address $0 \le i \le 15$ Function: $PB \leftarrow i$ <Purpose> A new ROM page address is loaded into the page buffer register (PB). This loading is necessary for a long branch or call instruction. <Comment> The PB register is loaded together with three bits from 4 bit operand. (19) LBBY Naming: Load Block Buffer Register from Y-register. Status : Set Format : I Function: BB $\leftarrow$ Y <Purpose> A new ROM page address is loaded into the block buffer register (BB). This loading is necessary for a long branch or call instruction. Comment> The BB register is loaded two bits(Y[1:0]) in the Y-register. Data in the Y-register is left unchanged. (20) LDWAY Naming: Load Word from ROM addressed by XAY-register. Status: Set Format: I Function: $SR1 \leftarrow PC + 1$ $PSR1 \leftarrow PA$ $BSR1 \leftarrow BA$ $SR2 \leftarrow SR1$ $PSR2 \leftarrow PSR1$ $BSR2 \leftarrow BSR1$ $SR3 \leftarrow SR2$ $PSR3 \leftarrow PSR2$ $BSR3 \leftarrow BSR2$ $PA,PC \leftarrow XAY(Addr)$ $AY \leftarrow [@XAY]$ $A \leftarrow MSB \text{ 4-Bit of } [@XAY]$ Y \leftarrow LSB 4-Bit of [@XAY] <Purpose> Data transfer from ROM to AY-register. <Comment> The A register is loaded higher four bits in the ROM, and the Y register is loaded lower four bits in the ROM. (21) AM Naming: Add Accumulator to Memory and Status 1 on Carry Status: Carry to status Format: Function: $A \leftarrow M(X,Y) + A$ $ST \leftarrow 1$ (when total>15), $ST \leftarrow 0$ (when total $\leq 15$ ) <Comment> Data in the memory location addressed by the X and Y-register is added to data of the accumulator. Results are stored in the accumulator. Carry data as results is transferred to status. When the total is more than 15, a carry is caused to put "1" in the status. Data in the memory is not changed. (22) SM Naming: Subtract Accumulator to Memory and Status 1 Not Borrow Status: Carry to status Format: Function: $A \leftarrow M(X,Y) - A$ $ST \leftarrow 1(when A \leq M(X,Y))$ $ST \leftarrow 0(when A > M(X,Y))$ <Comment> Data of the accumulator is, through a 2's complement addition, subtracted from the memory word addressed by the Y-register. Results are stored in the accumulator. If data of the accumulator is less than or equal to the memory word, the status is set to indicate that a borrow is not caused. If more than the memory word, a borrow occurs to reset the status to "0". (23) IM Naming: Increment Memory and Status 1 on Carry Status: Carry to status Format: Function: $A \leftarrow M(X,Y) + 1$ $ST \leftarrow 1 \text{(when } M(X,Y) \ge 15)$ $ST \leftarrow 0$ (when M(X,Y) < 15) <Comment> Data of the memory addressed by the X and Y-register is fetched. Adding 1 to this word, results are stored in the accumulator. Carry data as results is transferred to the status. When the total is more than 15, the status is set. The memory is left unchanged. (24) DM Naming: Decrement Memory and Status 1 on Not Borrow Status: Carry to status Format: Function: A $\leftarrow$ M(X,Y) - 1 ST $\leftarrow$ 1(when M(X,Y) $\geq$ 1) $ST \leftarrow 0$ (when M(X,Y) = 0) Comment> Data of the memory addressed by the X and Y-register is fetched, and one is subtracted from this word (addition of Fh). Results are stored in the accumulator. Carry data as results is transferred to the status. If the data is more than or equal to one, the status is set to indicate that no borrow is caused. The memory is left unchanged. (25) IA Naming: Increment Accumulator Status : Set Format : Function: $A \leftarrow A+1$ <Comment> Data of the accumulator is incremented by one. Results are returned to the accumulator. A carry is not allowed to have effect upon the status. (26) IY Naming: Increment Y-Register and Status 1 on Carry Status: Carry to status Format: Function: $Y \leftarrow Y + 1$ $ST \leftarrow 1$ (when Y = 15) $ST \leftarrow 0 \text{ (when } Y < 15)$ Comment> Data of the Y-register is incremented by one and results are returned to the Y-register. Carry data as results is transferred to the status. When the total is more than 15, the status is set. (27) DA Naming: Decrement Accumulator and Status 1 on Borrow Status: Carry to status Format: Function : $A \leftarrow A - 1$ $ST \leftarrow 1$ (when $A \ge 1$ ) $ST \leftarrow 0 \text{ (when A = 0)}$ <Comment> Data of the accumulator is decremented by one. As a result (by addition of Fh), if a borrow is caused, the status is reset to "0" by logic. If the data is more than one, no borrow occurs and thus the status is set to "1". (28) DY Naming: Decrement Y-Register and Status 1 on Not Borrow Status: Carry to status Format : Function: $Y \leftarrow Y - 1$ $ST \leftarrow 1 \text{ (when } Y \ge 1)$ $ST \leftarrow 0 \text{ (when } Y = 0)$ <Purpose> Data of the Y-register is decremented by one. <Comment> Data of the Y-register is decremented by one by addition of minus 1 (Fh). Carry data as results is transferred to the status. When the results is equal to 15, the status is set to indicate that no borrow has not occurred. (29) **EORM** Naming: Exclusive or Memory and Accumulator Status : Set Format : Function: $A \leftarrow M(X,Y) \oplus A$ <Comment> Data of the accumulator is, through a Exclusive OR, subtracted from the memory word addressed by X and Y- register. Results are stored into the accumulator. (30) NEGA Naming: Negate Accumulator and Status 1 on Zero Status: Carry to status Format: Function: $A \leftarrow \overline{A} + 1$ $ST \leftarrow 1 \text{ (when } A = 0)$ $ST \leftarrow 0 \text{ (when A } != 0)$ <Purpose> The 2`s complement of a word in the accumulator is obtained. <Comment> The 2`s complement in the accumulator is calculated by adding one to the 1's complement in the accumulator. Results are stored into the accumulator. Carry data is transferred to the status. When data of the accumulator is zero, a carry is caused to set the status to "1". (31) ALEM Naming: Accumulator Less Equal Memory Status: Carry to status Format: Function : $A \le M(X,Y)$ $ST \leftarrow 1$ (when $A \le M(X,Y)$ ) $ST \leftarrow 0 \text{ (when } A > M(X,Y))$ <Comment> Data of the accumulator is, through a complement addition, subtracted from data in the memory location addressed by the X and Y-register. Carry data obtained is transferred to the status. When the status is "1", it indicates that the data of the accumulator is less than or equal to the data of the memory word. Neither of those data is not changed. (32) ALEI Naming: Accumulator Less Equal Immediate Status: Carry to status Format: Function : $A \le i$ $ST \leftarrow 1$ (when $A \le i$ ) $ST \leftarrow 0 \text{ (when A > i)}$ <Purpose> Data of the accumulator and the constant are arithmetically compared. <Comment> Data of the accumulator is, through a complement addition, subtracted from the constant that exists in 4bit operand. Carry data obtained is transferred to the status. The status is set when the accumulator value is less than or equal to the constant. Data of the accumulator is left unchanged. (33) MNEZ Naming : Memory Not Equal Zero Status : Comparison results to status Format: Function: $M(X,Y) \neq 0$ $ST \leftarrow 1(when M(X,Y) \neq 0)$ $ST \leftarrow 0$ (when M(X,Y) = 0) <Purpose> A memory word is compared with zero. <Comment> Data in the memory addressed by the X and Y-register is logically compared with zero. Comparison data is transferred to the status. Unless it is zero, the status is set. (34) YNEA Naming: Y-Register Not Equal Accumulator Status: Comparison results to status Format: Function: $Y \neq A$ $ST \leftarrow 1 \text{ (when } Y \neq A\text{)}$ $ST \leftarrow 0 \text{ (when } Y = A)$ <Purpose> Data of Y-register and accumulator are compared to check if they are not equal. <Comment> Data of the Y-register and accumulator are logically compared. Results are transferred to the status. Unless they are equal, the status is set. (35) YNEI Naming : Y-Register Not Equal Immediate Status : Comparison results to status Format: Operand : Constant $0 \le i \le 15$ Function: $Y \neq i$ ST $\leftarrow 1$ (when $Y \neq i$ ) $ST \leftarrow 0 \text{ (when } Y = i)$ <Comment> The constant of the Y-register is logically compared with 4bit operand. Results are transferred to the status. Unless the operand is equal to the constant, the status is set. (36) LAK Naming: Load Accumulator from K $\begin{array}{lll} \text{Status}: & \text{Set} \\ \text{Format}: & \textbf{I} \\ \text{Function}: & \text{A} \leftarrow \text{K} \end{array}$ <Comment> Data on K are transferred to the accumulator (37) LAR Naming: Load Accumulator from R $\begin{array}{lll} \text{Status}: & \text{Set} \\ \text{Format}: & | \\ \text{Function}: & \text{A} \leftarrow \text{R} \end{array}$ <Comment> Data on R are transferred to the accumulator (38) SO Naming: Set Output Register Latch Status : Set Format : Function: $D(Y) \leftarrow 1$ $0 \le Y \le 7$ REMOUT $\leftarrow$ 1(PMR=5) Y = 8 D0~D9 $\leftarrow$ 1 (High-Z) Y = 9 $R(Y) \leftarrow 1 \qquad \qquad Ch \leq Y \leq Dh$ $R(Y) \leftarrow 1 \qquad \qquad Y = Eh$ $D0 \sim D9, R2 \sim R3 \leftarrow 1 \qquad \qquad Y = Fh$ <Purpose> A single D output line is set to logic 1, if data of Y-register is between 0 to 7. Carrier frequency come out from REMOUT port, if data of Y-register is 8. All D output line is set to logic 1, if data of Y-register is 9. When Y is between Ch and Dh, one of R2 and R3 is set to logic 1. When Y is Eh, R2 and R3 is set to logic 1. When Y is Fh, All D output and R2 and R3 is set to logic 1. <Comment> Data of Y-register is between 0 to 7, selects appropriate D output. Data of Y-register is 8, selects REMOUT port. Data of Y-register is 9, selects all D port. Data in Y-register, when between Ch and Dh, selects an appropriate R port. Data in Y-register, when it is Eh, selects all of R2~R3. Data in Y-register, when it is Fh, selects all of D0~D9 and R2~R3. (38) RO Naming: Set Output Register Latch Status: Set Format: Function: $D(Y) \leftarrow 0$ $0 \le Y \le 7$ REMOUT $\leftarrow$ 0(PMR=5) Y = 8D0~D9 $\leftarrow$ 0 Y = 9 $R(Y) \leftarrow 0 \qquad \qquad Ch \leq Y \leq Dh$ $R(Y) \leftarrow 0 \qquad \qquad Y = Eh$ $D0 \sim D9, R2 \sim R3 \leftarrow 0 \qquad \qquad Y = Fh$ <Purpose> A single D output line is set to logic 0, if data of Y-register is between 0 to 7. REMOUT port is set to logic 0, if data of Y-register is 8. All D output line is set to logic 0, if data of Y-register is 9. When Y is between Ch and Dh, one of R2 and R3 is set to logic 0. When Y is Eh, R2 and R3 is set to logic 0. When Y is Fh, All D output and R2 and R3 is set to logic 0. <Comment> Data of Y-register is between 0 to 7, selects appropriate D output. Data of Y-register is 8, selects REMOUT port. Data of Y-register is 9, selects all D port. Data in Y-register, when between Ch and Dh, selects an appropriate R port. Data in Y-register, when it is Eh, selects all of R2~R3. Data in Y-register, when it is Fh, selects all of D0~D9 and R2~R3. (40) WDTR Naming: Watch Dog Timer Reset Status : Set Format : Function: Reset Watch Dog Timer (WDT) <Purpose> Normally, you should reset this counter before overflowed counter for dc watch dog timer. this instruction controls this reset signal. (41) STOP Naming: STOP Status: Set Format: Function : Operate the stop function <Purpose> Stopped oscillator, and little current. (42) LPY Naming: Pulse Mode Set Status: Set Format: Function: $PMR \leftarrow Y$ <Comment> Selects a pulse signal outputted from REMOUT port. (43) NOP Naming: No Operation Status : Set Format : Function: No operation #### 3.4. Guideline for S/W - (1) All rams need to be initialized to any value in reset address for proper design. - (2) Make the output ports 'High' after reset. - (3) Do not use WDTR instruction in subroutine. - (4) When you try to read input port changed from external condition, you must secure chattering time more than 200uS. - (5) To decrease current consumption, make the output port as high in normal routine except for key scan strobe and STOP mode. - (6) We recommend you do not use all 64 ROM bytes in a page. It's recommend to add `BR \$` at first and last address of each page. Do not add `BR \$` at reset address which is first address of `00` page of `0` bank. - (7) `NOP` instruction should be follows STOP instruction for pre-charge time of Data Bus line. ex) STOP : STOP instruction execution NOP: NOP instruction