# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## General Description

The MAX15023 dual, synchronous step-down controller operates from a 5.5 V to 28 V or $5 \mathrm{~V} \pm 10 \%$ input voltage range and generates two independent output voltages. Each output is adjustable from $85 \%$ of the input voltage down to 0.6 V and supports loads of 12 A or higher. Input voltage ripple and total RMS input ripple current are reduced by interleaved $180^{\circ}$ out-of-phase operation.
The MAX15023 offers the ability to adjust the switching frequency from 200 kHz to 1 MHz with an external resistor. The MAX15023's adaptive synchronous rectification eliminates the need for external freewheeling Schottky diodes. The device also utilizes the external low-side MOSFET's on-resistance as a current-sense element, eliminating the need for a current-sense resistor. This protects the DCDC components from damage during output overloaded conditions or output short-circuit faults without requiring a current-sense resistor. Hiccup-mode current limit reduces power dissipation during short-circuit conditions. The MAX15023 includes two independent power-good outputs and two independent enable inputs with precise turn-on/turn-off thresholds, which can be used for supply monitoring and for power sequencing.
Additional protection features include cycle-by-cycle, low-side, sink peak current limit, and thermal shutdown. Cycle-by-cycle, low-side, sink peak current limit prevents reverse inductor current from reaching dangerous levels when the device is sinking current from the output. The MAX15023 also allows prebiased startup without discharging the output and features adaptive internal digital soft-start. This new proprietary feature enables monotonic charging of externally large output capacitors at startup, and achieves good control of the peak inductor current during hiccup-mode short-circuit protection.
The MAX15023 is available in a space-saving and thermally enhanced $4 \mathrm{~mm} \times 4 \mathrm{~mm}$, 24-pin TQFN-EP package. The device operates over the $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ extended temperature range.

Applications
Point-of-Load Regulators
Set-Top Boxes
LCD TV Secondary Supplies
Switches/Routers
Power Modules
DSP Power Supplies

Features

- 5.5 V to 28 V or $5 \mathrm{~V} \pm 10 \%$ Input Supply Range
- 0.6 V to ( $0.85 \times \mathrm{V}_{\mathrm{IN}}$ ) Adjustable Outputs
- Adjustable 200kHz to 1 MHz Switching Frequency
- Guaranteed Monotonic Startup into a Prebiased Load
- Lossless, Cycle-by-Cycle, Low-Side, Source Peak Current Limit with Adjustable, TemperatureCompensated Threshold
- Cycle-by-Cycle, Low-Side, Sink Peak CurrentLimit Protection
- Proprietary Adaptive Internal Digital Soft-Start
- $\pm 1 \%$ Accurate Voltage Reference
- Internal Boost Diodes
- Adaptive Synchronous Rectification Eliminates External Freewheeling Schottky Diodes
- Hiccup-Mode Short-Circuit Protection and Thermal Shutdown
- Power-Good Outputs and Analog Enable Inputs for Power Sequencing Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :--- | :--- | :---: |
| MAX15023ETG + | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 TQFN-EP* |
| MAX15023ETG $/ \mathrm{V}+$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 24 TQFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package *EP $=$ Exposed pad.

Pin Configuration


## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

## ABSOLUTE MAXIMUM RATINGS



VCC Input Current (IN = VCC, internal LDO not used) ...... 600 mA
PGOOD_Sink Current ........................................................20mA
Continuous Power Dissipation $\left(\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}\right)($ Note 1)
24-Pin TQFN-EP (derate $27.8 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )...... 2222.2 mW
Operating Temperature Range ........................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature ...................................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range .............................. $60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10 s ) ............................................................... $260^{\circ} \mathrm{C}$
Soldering Temperature (reflow)
All Other Pins to SGND..............................-0.3V to (VCC +0.3 V )

Note 1: These power limits are due to the thermal characteristics of the package, absolute maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$, and the JEDEC 51-7 defined setup. Maximum power dissipation could be lower, limited by the thermal shutdown protection included in this IC.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## PACKAGE THERMAL CHARACTERISTICS (Note 2)

24 TQFN-EP
Junction-to-Ambient Thermal Resistance ( $\theta$ JJA)............... $+36^{\circ} \mathrm{C} / \mathrm{W}$
Note 2: Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-laye board. For detailed information on package thermal considerations, refer to http://www.maxim-ic.com/thermal-tutorial.

## ELECTRICAL CHARACTERISTICS

$\left(V_{I N}=12 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=33 \mathrm{k} \Omega, \mathrm{CVCC}=4.7 \mu \mathrm{~F}, \mathrm{CIN}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}.\right)$ (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| GENERAL |  |  |  |  |  |  |
| Input Voltage Range | VIN |  | 5.5 |  | 28 | V |
|  |  | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ | 4.5 |  | 5.5 |  |
| Quiescent Supply Current | IIN | $\mathrm{V}_{\mathrm{FB} 1}=\mathrm{V}_{\mathrm{FB} 2}=0.9 \mathrm{~V}$, no switching |  | 4.5 | 6 | mA |
| Standby Supply Current | IIN_SBY | $\mathrm{V}_{\text {EN1 }}=\mathrm{V}_{\text {EN2 }}=\mathrm{V}_{\text {SGND }}$ |  | 0.21 | 0.35 | mA |
| Vcc REGULATOR |  |  |  |  |  |  |
| Output Voltage | VCC | $6 \mathrm{~V}<\mathrm{V}$ IN $<28 \mathrm{~V}$, ILOAD $=5 \mathrm{~mA}$ | 5.00 | 5.2 | 5.50 | V |
|  |  | V IN $=6 \mathrm{~V}, 1 \mathrm{~mA}<\mathrm{ILOAD}<100 \mathrm{~mA}$ |  |  |  |  |
| VCC Regulator Dropout |  | ILOAD $=100 \mathrm{~mA}$ | 0.07 |  |  | V |
| VCC Short-Circuit Output Current |  | VIN $=5 \mathrm{~V}$ | 150 | 250 |  | mA |
| VCC Undervoltage Lockout | VCC_UVLO | VCC falling | 3.6 | 3.8 | 4 | V |
| VCC Undervoltage Lockout Hysteresis |  |  | 430 |  |  | mV |
| ERROR AMPLIFIER (FB_, COMP_) |  |  |  |  |  |  |
| FB_ Input Voltage Set-Point | $\mathrm{V}_{\text {FB_ }}$ |  | 594 | 600 | 606 | mV |
| FB_Input Bias Current | $\mathrm{IFB}_{-}$ | $\mathrm{VFB}_{\text {- }}=0.6 \mathrm{~V}$ | -250 |  | +250 | nA |

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{I N}=12 \mathrm{~V}, R_{T}=33 \mathrm{k} \Omega, C_{V C C}=4.7 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{IN}}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}.\right)$ (Note 3)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FB_ to COMP_ Transconductance | gm | $\mathrm{ICOMP}= \pm 40 \mu \mathrm{~A}$ |  | 650 | 1200 | 1900 | $\mu \mathrm{S}$ |
| Amplifier Open-Loop Gain |  | No load |  | 80 |  |  | dB |
| Amplifier Unity-Gain Bandwidth |  |  |  | 10 |  |  | MHz |
| COMP_ Swing (High) |  |  |  | 2.4 |  |  | V |
| COMP_ Swing (Low) |  | No load at COMP_ |  | 0.6 |  |  | V |
| COMP_Source/Sink Current | ICOMP_ | 1 ICOMP I, $\mathrm{V}_{\text {COMP_ }}=1.5 \mathrm{~V}$ |  | 45 | 80 | 120 | $\mu \mathrm{A}$ |
| ENABLE (EN_) |  |  |  |  |  |  |  |
| EN_ Input High | VEN_H | EN_rising |  | 1.15 | 1.20 | 1.25 | V |
| EN_ Input Hysteresis | VEN_HYS |  |  | 150 |  |  | mV |
| EN_ Input Leakage Current | ILEAK_EN_ |  |  | -250 |  | +250 | nA |
| OSCILLATOR |  |  |  |  |  |  |  |
| Switching Frequency | fsw | Each converter |  | 460 | 500 | 540 | kHz |
| Switching Frequency <br> Adjustment Range |  | (Note 4) |  | 200 |  | 1000 | kHz |
| PWM Ramp Peak-to-Peak Amplitude | VRAMP |  |  |  | 1.42 |  | V |
| PWM Ramp Valley | VVALLEY |  |  |  | 0.72 |  | V |
| Phase Shift Between Channels |  | From DH1 to DH2 rising edges |  |  | 180 |  | Degrees |
| Minimum Controllable On-Time |  |  |  |  | 60 | 100 | ns |
| Maximum Duty Cycle |  |  |  | 86 | 87.5 |  | \% |
| OUTPUT DRIVERS |  |  |  |  |  |  |  |
| DH_ On-Resistance |  | Low, sinking 100mA, , $\mathrm{BBST}_{-}-\mathrm{V}_{\text {LX }}=5 \mathrm{~V}$ |  |  | 1 |  | $\Omega$ |
|  |  | High, sourcing 100mA, VBST_- VLX_ $=5 \mathrm{~V}$ |  |  | 1.2 |  |  |
| DL_ On-Resistance |  | Low, sinking $100 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.2 \mathrm{~V}$ |  | 0.75 |  |  | $\Omega$ |
|  |  | High, sourcing 100mA, $\mathrm{V}_{\mathrm{CC}}=5.2 \mathrm{~V}$ |  | 1.4 |  |  |  |
| DH_Peak Current |  | CLOAD $=10 \mathrm{nF}$ | Sinking |  | 3 |  | A |
|  |  |  | Sourcing |  | 2 |  |  |
| DL_ Peak Current |  | CLOAD $=10 \mathrm{nF}$ | Sinking |  | 3 |  | A |
|  |  |  | Sourcing |  | 2 |  |  |
| DH_, DL_ Break-Before-Make Time (Dead Time) |  |  |  |  | 15 |  | ns |
| SOFT-START |  |  |  |  |  |  |  |
| Soft-Start Duration |  |  |  |  | 2048 |  | Switching cycles |
| Reference Voltage Steps |  |  |  |  | 64 |  | Steps |

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{I N}=12 \mathrm{~V}, R_{T}=33 \mathrm{k} \Omega, C V C C=4.7 \mu \mathrm{~F}, \mathrm{CIN}=1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$, unless otherwise noted. Typical values are at $\left.\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}.\right)$ (Note 3)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT LIMIT/HICCUP |  |  |  |  |  |  |
| Cycle-by-Cycle, Low-Side, Source Peak Current-Limit Threshold Adjustment Range |  | Source peak limit $=$ VLIM $/ 10$ | 30 |  | 300 | mV |
| LIM_ Reference Current | ILIM_ | VLIM_ $=0.3 \mathrm{~V}$ to $3 \mathrm{~V}, \mathrm{~T}_{\text {A }}=+25^{\circ} \mathrm{C}$ | 45 | 50 | 55 | $\mu \mathrm{A}$ |
| LIM_ Reference Current TC |  | $\mathrm{V}_{\text {LIM }}=0.3 \mathrm{~V}$ |  | 2400 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Number of Consecutive CurrentLimit Events to Hiccup |  |  |  | 7 |  | Events |
| Hiccup Timeout |  | Out of soft-start |  | 7936 |  | Switching cycles |
| Cycle-by-Cycle, Low-Side, Sink Peak Current-Limit Sense Voltage |  |  |  | $\begin{aligned} & \text { VLIM } / 1 \\ & 20 \end{aligned}$ |  | V |
| BOOST |  |  |  |  |  |  |
| Boost Switch Resistance |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}=5.2 \mathrm{~V}$, $\mathrm{IBST}_{-}=10 \mathrm{~mA}$ |  | 4.5 | 8 | $\Omega$ |
| POWER-GOOD OUTPUTS |  |  |  |  |  |  |
| PGOOD_ Threshold |  | $\mathrm{V}_{\text {FB_r }}$ rising | 88.5 | 92.5 | 96.5 | \% |
|  |  | $\mathrm{V}_{\text {FB__ falling }}$ | 85.5 | 89.5 | 93.5 | $\mathrm{V}_{\text {FB( }}$ (NOMINAL) |
| PGOOD_ Output Leakage | ILEAK_PGD | $\mathrm{VPGOOD}_{-}=28 \mathrm{~V}, \mathrm{~V}_{\text {EN_ }}=5 \mathrm{~V}, \mathrm{~V}_{\text {FB_- }}=0.8 \mathrm{~V}$ |  |  | 1 | $\mu \mathrm{A}$ |
| PGOOD_ Output Low Voltage | VPGOOD_L | IPGOOD_ = 2mA, EN_ = SGND |  |  | 0.4 | V |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
| Thermal Shutdown Threshold |  |  |  | +150 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis |  | Temperature falling |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |

Note 3: All Electrical Characteristics limits over temperature are 100\% tested at room temperature and guaranteed by design over the specified temperature range.

Note 4: Select $R_{T}$ as $R_{T}(k \Omega)=\frac{24806}{\left(f_{S W}(k H z)\right)^{1.0663}}$ (24806 has a $\frac{1}{\text { farad }}$ unit).

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

Typical Operating Characteristics
(Supply $=\mathrm{IN}=12 \mathrm{~V}$, unless otherwise noted. See Typical Application Circuit of Figure 6.)


## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

Typical Operating Characteristics (continued)
(Supply $=\operatorname{IN}=12 \mathrm{~V}$, unless otherwise noted. See Typical Application Circuit of Figure 6.)


## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

## Typical Operating Characteristics (continued)

(Supply $=\mathbb{I N}=12 \mathrm{~V}$, unless otherwise noted. See Typical Application Circuit of Figure 6.)


## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

# Typical Operating Characteristics (continued) 

(Supply $=\operatorname{IN}=12 \mathrm{~V}$, unless otherwise noted. See Typical Application Circuit of Figure 6.)



20ns/div


OUT-OF-PHASE SWITCHING FORMS


SINK CURRENT-LIMIT WAVEFORMS


## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 1 | FB1 | Feedback Input for Regulator 1. Connect FB1 to a resistive divider between Output 1 and SGND to adjust <br> the output voltage between 0.6V and ( $0.85 \times$ input voltage (V)). See the Setting the Output Voltage section. |
| 2 | EN1 | Active-High Enable Input for Regulator 1. When the voltage at EN1 exceeds 1.2V (typ), the controller begins <br> regulating OUT1. When the voltage falls below 1.05V (typ), the regulator is turned off. The EN1 input can be <br> used for power sequencing and as a secondary UVLO. Connect EN1 to VCC for always-on applications. |
| 3 | EN2 | Active-High Enable Input for Regulator 2. When the voltage at EN2 exceeds 1.2V (typ), the controller begins <br> regulating OUT2. When the voltage falls below 1.05V (typ), the regulator is turned off. The EN2 input can be <br> used for power sequencing and as a secondary UVLO. Connect EN2 to VCC for always-on applications. |
| 4 | PGOOD1 | Power-Good Output (Open Drain) for Channel 1. To obtain a logic signal, pull up PGOOD1 with an external <br> resistor connected to a positive voltage below 28V. |
| 5 | DL1 | Low-Side Gate-Driver Output for Regulator 1. DL1 swings from VCC to PGND1. DL1 is low before VCC <br> reaches the UVLO rising threshold voltage. |
| 6 | PGND1 | Low-Side Gate-Driver Supply Return (Regulator 1). Connect to the source of the low-side MOSFET of <br> Regulator 1. |
| 7 | LX1 | External Inductor Connection for Regulator 1. Connect LX1 to the switched side of the inductor. LX1 serves <br> as the lower supply rail for the DH1 high-side gate driver and as sensing input of the synchronous <br> MOSFET's VDS drop (drain terminal). |
| 8 | BST1 | Boost Flying-Capacitor Connection for Regulator 1. Connect a ceramic capacitor with a minimum value of <br> 100nF between BST1 and LX1. |
| 9 | DH1 | High-Side Gate-Driver Output for Regulator 1. DH1 swings from LX1 to BST1. DH1 is low before VCC <br> reaches the UVLO rising threshold voltage. |
| 10 | DH2 | Highh-Side Gate-Driver Output for Regulator 2. DH2 swings from LX2 to BST2. DH2 is low before VCC <br> reaches the UVLO rising threshold voltage. |
| 11 | BST2 | Boost Flying-Capacitor Connection for Regulator 2. Connect a ceramic capacitor with a minimum value of <br> 100nF between BST2 and LX2. |
| 12 | LX2 | External Inductor Connection for Regulator 2. Connect LX2 to the switched side of the inductor. LX2 serves <br> as the lower supply rail for the DH2 high-side gate driver and as sensing input of the synchronous <br> MOSFET's VDS drop (drain terminal). |

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 13 | PGND2 | Low-Side Gate-Driver Supply Return (Regulator 2). Connect to the source of the low-side MOSFET of Regulator 2. |
| 14 | DL2 | Low-Side Gate-Driver Output for Regulator 2. DL2 swings from $\mathrm{V}_{\mathrm{CC}}$ to PGND2. DL2 is low before $\mathrm{V}_{\mathrm{CC}}$ reaches the UVLO rising threshold voltage. |
| 15 | PGOOD2 | Power-Good Output (Open Drain) for Channel 2. To obtain a logic signal, pull up PGOOD2 with an external resistor connected to a positive voltage below 28 V . |
| 16 | VCC | Internal 5.2V Linear Regulator Output and the Device's Core Supply. When using the internal regulator, bypass $\mathrm{V}_{\mathrm{C}}$ to SGND with a $4.7 \mu \mathrm{~F}$ minimum low-ESR ceramic capacitor. If $\mathrm{V}_{\mathrm{CC}}$ is connected to IN for 5 V operation, then a $2.2 \mu \mathrm{~F}$ ceramic capacitor is adequate for decoupling (see the Typical Application Circuits). |
| 17 | FB2 | Feedback Input for Regulator 2. Connect FB2 to a resistive divider between output 2 and SGND to adjust the output voltage between 0.6 V and ( 0.85 x input voltage (V)). See the Setting the Output Voltage section. |
| 18 | COMP2 | Compensation Pin for Regulator 2. See the Compensation section. |
| 19 | RT | Oscillator-Timing Resistor Input. Connect a resistor from RT to SGND to set the oscillator frequency from 200 kHz to 1 MHz (see the Setting the Switching Frequency section). |
| 20 | SGND | Signal Ground. Connect SGND to the SGND plane. SGND also serves as sensing input of the synchronous MOSFET's $V_{D S}$ drop (source terminals) for both channels. |
| 21 | IN | Internal $\mathrm{V}_{\mathrm{CC}}$ Regulator Input. Bypass IN to SGND with a $1 \mu \mathrm{~F}$ minimum ceramic capacitor when the internal linear regulator ( $\mathrm{V}_{\mathrm{CC}}$ ) is used. When operating in the $5 \mathrm{~V} \pm 10 \%$ range, connect IN to $\mathrm{V}_{\mathrm{CC}}$. |
| 22 | LIM2 | Current-Limit Adjustment for Regulator 2. Connect a resistor (RLIM2) from LIM2 to SGND to adjust the current-limit threshold (VITH2) from 30mV (RLIM2 $=6 \mathrm{k} \Omega$ ) to 300 mV (RLIM2 $=60 \mathrm{k} \Omega$ ). See the Setting the Cycle-by-Cycle Low-Side Source Peak Current Limit section. |
| 23 | LIM1 | Current-Limit Adjustment for Regulator 1. Connect a resistor (RLIM1) from LIM1 to SGND to adjust the current-limit threshold $\left(V_{I T H 1}\right)$ from $30 \mathrm{mV}($ RLIM1 $=6 \mathrm{k} \Omega)$ to $300 \mathrm{mV}($ RLIM1 $=60 \mathrm{k} \Omega)$. See the Setting the Cycle-by-Cycle Low-Side Source Peak Current Limit section. |
| 24 | COMP1 | Compensation Pin for Regulator 1. See the Compensation section. |
| - | EP | Exposed Paddle. Connect EP to a large copper plane at SGND potential to improve thermal dissipation. Do not use as the main IC's SGND ground connection. |

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller




# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## Detailed Description

The MAX15023 dual, synchronous, step-down controller operates from a 5.5 V to 28 V or $5 \mathrm{~V} \pm 10 \%$ input voltage range and generates two independent output voltages. As long as the controller's input bias voltage is within the specified range, the input power bus can also be lower than 4.5 V and step-down conversion from a 3.3 V rail is also possible. Both output voltages can be set from 0.6 V to $85 \%$ of regulator's input voltage. Each output can support loads of 12A or higher. The switching sequence of the regulators is interleaved with $180^{\circ}$ out-of-phase operation, so that input voltage ripple and total RMS input ripple current are reduced.
Enable inputs with precise turn-on/off threshold ( $\pm 4.2 \%$ ) allow accurate external UVLO settings. Powergood (PGOOD) open-drain outputs can be used for supply sequencing.
The MAX15023's capability to provide low output voltages (down to 0.6 V ) and high output current (in excess of 12A) makes it ideal for applications where a 5 V or 12 V bus is postregulated to deliver low voltages and high currents, such as in set-top boxes.
The switching frequency is adjustable from 200 kHz to 1 MHz using an external resistor. The MAX15023's adaptive synchronous rectification eliminates the need for external freewheeling Schottky diodes.
The MAX15023 utilizes voltage-mode control and external compensation. The device also utilizes cycle-bycycle low-side source peak current limit for overcurrent protection, where the external low-side MOSFET's onresistance is used as a current-sense element during the inductor freewheeling time, eliminating the need for a current-sense resistor. The current-limit threshold voltage is resistor adjustable independently on each regulator from 30 mV to 300 mV and is temperature compensated, so that the effects of the MOSFET's RDS(ON) variation over temperature are reduced. Hiccup-mode current limit reduces average current and power dissipation during a prolonged short-circuit condition.
The MAX15023 also features a proprietary adaptive internal digital soft-start and allows prebias startup without discharging the output. Adaptive digital softstart, by acting on the loop voltage reference, automatically prolongs the soft-start time, if the current-limit threshold is reached during the soft-start sequence. This increases the ability to smoothly bring up a large, unknown amount of output capacitance. Also, since
soft-start is invoked during hiccup-mode short-circuit protection, the same voltage reference rollback algorithm achieves good control of the peak inductor current during steady short-circuit or overload conditions.
An additional protection feature (cycle-by-cycle lowside sink peak current limit) prevents the regulators from sinking excessive amount of current if the prebias voltage exceeds the programmed steady-state regulation level, or if another voltage source is trying to force the output above that. This way, the synchronous rectifier MOSFET and the body diode of the high-side MOSFET do not experience dangerous levels of current stress while the regulator is sinking current from the output.
Thermal shutdown protects the MAX15023 from excessive power dissipation.

## DC-DC PWM Controller

The MAX15023 step-down controller uses a PWM volt-age-mode control scheme (see the Functional Diagram) for each channel. Control loop compensation is external for providing maximum flexibility in choosing the operating frequency and output LC filter components. An internal transconductance error amplifier produces an integrated error voltage at COMP_ that helps provide higher DC accuracy. The voltage at COMP_ sets the duty cycle using a PWM comparator and a ramp generator. On the rising edge of its internal clock, the high-side $n$-channel MOSFET of each regulator turns on and remains on until either the appropriate duty cycle or the maximum duty cycle is reached. During the high-side MOSFET's on-time, the inductor current ramps up. During the second-half of the switching cycle, the high-side MOSFET turns off and the lowside n-channel MOSFET turns on. Now the inductor releases the stored energy as its current ramps down, providing current to the output. Under overload conditions, when the inductor current exceeds the selected cycle-by-cycle low-side source peak current-limit threshold (see the Current-Limit Circuit (LIM_) section), the high-side MOSFET does not turn on at the subsequent clock rising edge and the low-side MOSFET remains on to let the inductor current ramp down.

Interleaved Out-of-Phase Operation The two independent regulators in the MAX15023 operate $180^{\circ}$ out-of-phase to reduce input filtering requirements, reduce electromagnetic interference (EMI), and improve efficiency. This effectively lowers component cost and saves board space, making the MAX15023 ideal for cost-sensitive applications.

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

The internal oscillator frequency is divided down to obtain separated clock signals for each regulator. The phase difference of the two clock signals is $180^{\circ}$, so that the high-side MOSFETs turn on out-of-phase. The instantaneous input current peaks of both regulators no longer overlap, resulting in reduced RMS ripple current and input voltage ripple. As a result, this allows an input capacitor with a lower ripple-current rating to be used or allows the use of fewer or less expensive capacitors, as well as reduces EMI filtering and shielding requirements.

## Internal 5.2V Linear Regulator

The MAX15023's internal functions and MOSFET drivers are designed to operate from a $5 \mathrm{~V} \pm 10 \%$ supply voltage. If the available supply voltage exceeds 5.5 V , a 5.2V internal low-dropout linear regulator is used to power internal functions and the MOSFET drivers at V Cc. If an external $5 \mathrm{~V} \pm 10 \%$ supply voltage is available, then IN and VCC can be tied to the 5 V supply. The maximum regulator input voltage $(\mathrm{V}$ IN $)$ is 28 V . The regulator's input (IN) must be bypassed to SGND with a $1 \mu \mathrm{~F}$ ceramic capacitor when the regulator is used. Bypass the regulator's output ( $\mathrm{V}_{\mathrm{CC}}$ ) with a $4.7 \mu \mathrm{~F}$ ceramic capacitor to SGND. The VCC dropout voltage is typically 70 mV , so when $\mathrm{V}_{\mathrm{IN}}$ is greater than 5.5 V , VCC is typically 5.2 V . The MAX15023 also employs a UVLO circuit that disables both regulators when VCC falls below 3.8 V (typ). The 430 mV UVLO hysteresis prevents chattering on power-up/power-down.
The internal VCc linear regulator can source up to 100 mA to supply the IC, power the low-side gate drivers, recharge the external boost capacitors, and supply small external loads. The current available for external loads depends on the current consumed for the MOSFET gate drive.
For example, when switched at 600 kHz , a single MOSFET with 18 nC total gate charge (at VGS $=5 \mathrm{~V}$ ) requires $18 \mathrm{nC} \times 600 \mathrm{kHz} \cong 11 \mathrm{~mA}$. Since four MOSFETs are driven and 6 mA (max) is used by the internal control functions, the current available for external loads is:

$$
(100-(4 \times 11)-6) \mathrm{mA} \cong 50 \mathrm{~mA}
$$

MOSFET Gate Drivers (DH_, DL_) The DH_ and DL_ drivers are optimized for driving large size n-channel power MOSFETs. Under normal operating conditions and after startup, the DL_ low-side drive waveform is always the complement of the $\mathrm{DH}_{-}$ high-side drive waveform (with controlled dead time to prevent cross-conduction or shoot-through). On each channel, an adaptive dead-time circuit monitors the DH and DL outputs and prevents the opposite-side MOSFET from turning on until the other MOSFET is fully off. Thus, the circuit allows the high-side driver to turn
on only when the $\mathrm{DL}_{-}$gate driver has been turned off. Similarly, it prevents the low-side (DL_) from turning on until the DH_ gate driver has been turned off.
The adaptive driver dead time allows operation without shoot-through with a wide range of MOSFETs, minimizing delays, and maintaining efficiency. There must be a lowresistance, low-inductance path from the DL_ and DH_ drivers to the MOSFET gates for the adaptive dead-time circuits to work properly. Otherwise, because of the stray impedance in the gate discharge path, the sense circuitry could interpret the MOSFET gates as off while the VGS of the MOSFET is still high. To minimize stray impedance, use very short, wide traces ( 50 mils to 100 mils wide if the MOSFET is 1 in from the driver).
Synchronous rectification reduces conduction losses in the rectifier by replacing the normal low-side Schottky catch diode with a low-resistance MOSFET switch. The internal pulldown transistor that drives DL_ low is robust, with a $0.75 \Omega$ (typ) on-resistance. This low onresistance helps prevent $\mathrm{DL}_{-}$from being pulled up during the fast rise time of the LX_ node, due to capacitive coupling from the drain to the gate of the low-side synchronous rectifier MOSFET.

## High-Side Gate-Drive Supply (BST_) and Internal Boost Switches

The high-side MOSFET is turned on by closing an internal switch between BST_ and DH_. This provides the necessary gate-to-source voltage to turn on the high-side MOSFET, an action that boosts the gate drive signal above VIN. The boost capacitor connected between BST_ and LX_ holds up the voltage across the gate driver during the high-side MOSFET on-time.
The charge lost by the boost capacitor for delivering the gate charge is refreshed when the high-side MOSFET is turned off and LX_ node swings down to ground. When the corresponding LX_ node is low, an internal high-voltage switch connected between VCC and BST_ recharges the boost capacitor to the VCC voltage. The need for external boost diodes is negated. See the Boost FlyingCapacitor Selection section in the Design Procedure section to choose the right size of the boost capacitor.

## Enable Inputs (EN_), Adaptive Soft-Start and Soft-Stop

 The MAX15023 can be used to regulate two independent outputs. Each of the two outputs can be turned on and off independently of one another by controlling the enable input of each phase (EN1 and EN2).A logic-high on each enable pin turns on the corresponding channel. Then, the soft-start sequence is initiated by step-wise increasing the reference voltage of

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

the error amplifier. The duration of the soft-start ramp is 2048 switching cycles and the resolution is $1 / 64$ of the steady-state regulation voltage. This allows a smooth increase of the output voltage. A logic-low on each EN_ initiates a soft-stop sequence by stepping down the reference voltage of the error amplifier. After the soft-stop sequence is completed, the MOSFET drivers are both turned off. See Figure 1 for more detail.
Connect EN1 and EN2 to VCC for always-on operation. Owing to their accurate turn-on and turn-off thresholds, EN1 and EN2 can be used as a UVLO adjustment input and for power sequencing together with the PGOOD_ outputs. (See the Setting the Enable Input (EN_) section).
The adaptive action in the soft-start becomes visible if the cycle-by-cycle, low-side, source peak current limit is reached during the soft-start ramping sequence. In this case, the rate-of-rise of the internal reference is decreased, so that the PWM controller tries to regulate to the inductor current around its limit value, rather than
the output voltage. The soft-start time can be prolonged up to 4096 clock cycles (twice the normal soft-start duration). This implementation allows the soft-start time to be automatically adapted to the time necessary to keep the LX current below the limit while charging the output capacitor.
Since soft-start is invoked by the hiccup-mode shortcircuit protection, also see the Hiccup Mode Overcurrent Protection section for additional details.

## Power-Good Outputs (PGOOD_)

The MAX15023 includes two power-good comparators to monitor the regulators' output voltages and detect the power-good threshold, fixed at $92.5 \%$ of the nominal FB voltage. The PGOOD_ outputs are open-drain and should be pulled up with an external resistor to the supply voltage of the logic input they drive. This voltage should not exceed 28 V . They can sink up to 2 mA of current while low.


Figure 1. MAX15023 Detailed Power-On/-Off Sequencing

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

Each PGOOD_ goes high (high impedance) when the corresponding regulator output increases above 92.5\% of its nominal regulated voltage. Each PGOOD_ goes low when the corresponding regulator output voltage drops typically below $89.5 \%$ of its nominal regulated voltage. PGOOD_can be used as power-on-reset or power sequencing for the two regulators.
PGOOD_ asserts low during the hiccup timeout period.

## Startup into a Prebiased Output

When the controller starts into a prebiased output, the DH_/DL_ complementary switching sequence is inhibited until the PWM comparator commands its first PWM pulse. Until then, $\mathrm{DH}_{-}$and $\mathrm{DL}_{-}$are kept off so that the converter does not sink current from the output. The first PWM pulse occurs when the ramping reference voltage increases above the FB_ voltage or the internal soft-start time is over.

## Current-Limit Circuit (LIM_)

The current-limit circuit employs a cycle-by-cycle lowside source peak and sink current-sensing algorithm that uses the on-resistance of the low-side MOSFET as a current-sensing element, so that costly sense resistors are not required. The current-limit circuit is also temperature compensated to track the MOSFET's onresistance variation over temperature. The current limit is adjustable on each channel with an external resistor at LIM_ (see the Typical Application Circuits), and accommodates MOSFETs with a wide range of onresistance characteristics (see the Design Procedure section). The adjustment range is from 30 mV to 300 mV for the cycle-by-cycle, low-side, source peak current limit, corresponding to resistor values of $6 \mathrm{k} \Omega$ to $60 \mathrm{k} \Omega$. The cycle-by-cycle, low-side, source peak current-limit threshold across the low-side MOSFET is precisely $1 / 10$ the voltage seen at LIM_, while the cycle-by-cycle, lowside, sink peak current-limit threshold is $1 / 20$ the voltage seen at LIM_.
The MAX15023 uses SGND to sense the voltage of the source terminals of the low-side MOSFETs for both channels, and LX_ to sense the drain voltage of each low-side MOSFET. Carefully observe the PCB Layout Guidelines section to ensure that noise and systematic errors do not corrupt the current-sense signals seen by LX_ and SGND on each channel.
Cycle-by-cycle, low-side, source peak current limit acts when the inductor current flows in the normal direction, and the drain (LX_) is more negative than source (sensed by SGND) during the low-side MOSFET ontime. If the magnitude of current-sense signal exceeds the cycle-by-cycle, low-side, source peak current-limit
threshold during the low-side MOSFET on-time, the controller does not initiate a new PWM cycle and lets the inductor current decay in the next cycle. Since cycle-by-cycle, low-side, source peak current sensing is employed, the actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are functions of the low-side MOSFET's on-resistance, currentlimit threshold, inductor value, and input voltage.
Cycle-by-cycle, low-side, sink peak current limit is also implemented by monitoring the voltage drop across the low-side MOSFET, but with opposite polarity (drain more positive than source). If this drop exceeds $1 / 20$ the voltage at the corresponding LIM_ pin at any time $^{\text {a }}$ during the low-side MOSFET on-time, the low-side MOSFET is turned off and the inductor current flows from the output through the high-side MOSFET back. If the cycle-by-cycle, low-side, sink peak current limit is activated, the $\mathrm{DH}_{-}$and $D L_{-}$switching sequence is no longer complementary.

## Hiccup Mode Overcurrent Protection

Hiccup mode overcurrent protection reduces power dissipation during prolonged short-circuit or deep overload conditions.
After the soft-start sequence has been completed, on each switching cycle where the cycle-by-cycle, low-side, source peak current-limit threshold is reached, a 3-bit counter is incremented. The counter is decremented on each switching cycle where the threshold is not reached, and stopped at zero (000).
If the cycle-by-cycle, low-side, source peak currentlimit condition persists, the counter fills up reaching 111 (= 7 events). Then, the controller stops both DL_ and DH_ drivers and waits for 7936 switching cycles (hiccup timeout delay). After this delay, the controller initiates a new soft-start sequence.
If cycle-by-cycle, low-side, source peak current-limit events occur during the soft-start time, turn-on cycles are still skipped to control the inductor current, but the fill-up of the 3-bit counter does not terminate the soft-start sequence. Rather, the soft-start ramp is slowed down or rolled back based on the cycle-by-cycle, low-side, source peak current-limit events occurrences, so that the PWM controller tries to regulate the inductor current around its limit value, rather than the output voltage.
This proprietary technique prevents the duty cycle from saturating, and limits the on-time and thus, the peak inductor current is reached every time the high-side MOSFET is turned on.

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

In case of a nonideal short circuit applied at the output, the output voltage equals the output impedance times the limited inductor current during this phase. After reaching the maximum allowable limit of the soft-start duration (twice the normal soft-start time), the controller remains off for 7936 clock cycles before trying to soft-start again.

## Undervoltage Lockout

The MAX15023 has an internal undervoltage lockout (UVLO) circuit to monitor the voltage on VCC. The UVLO circuit prevents the MAX15023 from operating if the voltages for the MOSFET drivers or for the internal control functions are too low. The VCC falling threshold is 3.8 V (typ), with 430 mV hysteresis to prevent chattering on the rising/falling edge of the supply voltage. Before VCC reaches UVLO rising threshold voltage, DL_ and DH_ stay low to inhibit switching.

Thermal-Overload Protection
Thermal-overload protection limits total power dissipation in the MAX15023. When the device's die-junction temperature exceeds $\mathrm{T}_{\mathrm{J}}=+150^{\circ} \mathrm{C}$, an on-chip thermal sensor shuts down the device, forcing $\mathrm{DL}_{-}$and $\mathrm{DH}_{-}$low, allowing the IC to cool. The thermal sensor turns the device on again after the junction temperature cools by $20^{\circ} \mathrm{C}$. During thermal shutdown, the regulators shut down, and soft-start is reset. Thermal-overload protection can be triggered by power dissipation in the LDO regulator, by excessive driving losses, or by both. Therefore, carefully evaluate the total power dissipation (see the Power Dissipation section) to avoid unwanted triggering of the thermal-overload protection in normal operation.

## Design Procedure

## Effective Input Voltage Range

Although the MAX15023 controllers can operate from input supplies up to 28 V and regulate down to 0.6 V , the minimum voltage conversion ratio (VOUT/VIN) might be limited by the minimum controllable on-time. For proper fixed-frequency PWM operation, the voltage conversion ratio should obey the following condition:

$$
\frac{V_{\text {OUT }}}{V_{\text {IN }}}>\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})} \times f_{\mathrm{SW}}
$$

where $\operatorname{tON}(\mathrm{MIN})$ is 100 ns (max) and fsw is the switching frequency in Hertz. If the desired voltage conversion does not meet the above condition, then pulse skipping occurs to decrease the effective duty cycle. To avoid this, decrease the switching frequency or lower the input voltage VIN.

The maximum voltage conversion ratio is limited by the maximum duty cycle ( $\mathrm{D}_{\max }$ ):

$$
\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}<\mathrm{D}_{\max }-\frac{\mathrm{D}_{\max } \times \mathrm{V}_{\mathrm{DROP} 2}+\left(1-\mathrm{D}_{\max }\right) \times \mathrm{V}_{\mathrm{DROP} 1}}{\mathrm{~V}_{\mathrm{IN}}}
$$

where $\mathrm{V}_{\mathrm{DROP}}$ is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PCB resistances. VDROP2 is the sum of the resistances in the charging path, including high-side switch, inductor, and PCB resistances. In practice, the above condition should be met with adequate margin for good load-transient response.

## Setting the Enable Input (EN_)

Each controller has an enable input referenced to an analog voltage (1.2V). When the voltage exceeds 1.2 V , the regulator is enabled. To set a specific turn-on threshold that can act as a secondary UVLO, a resistive divider circuit can be used (see Figure 2)
Select $R_{2}$ (EN_ to SGND resistor) to a value lower than $200 \mathrm{k} \Omega$. Calculate $\mathrm{R}_{1}$ (VMON to EN_ resistor) with the following equation:

$$
\mathrm{R}_{1}=\mathrm{R}_{2}\left[\left(\frac{\mathrm{~V}_{\mathrm{MON}}}{\mathrm{~V}_{\mathrm{EN} \mathrm{~N}_{-} \mathrm{H}_{-}}}\right)-1\right]
$$

where $\mathrm{VEN}_{\mathrm{E}} \mathrm{H}_{-}=1.2 \mathrm{~V}$ (typical).


Figure 2. Adjustable Enable Voltage

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## Setting the Output Voltage

Set the MAX15023 output voltage on each channel by connecting a resistive divider from the output to FB_ to SGND (Figure 3). Select R2 (FB_ to SGND resistor) less than or equal to $16 \mathrm{k} \Omega$. Calculate R1 (OUT_ to FB_resistor) with the following equation:

$$
R_{1}=R_{2}\left[\left(\frac{V_{\mathrm{OUT}_{-}}}{V_{\mathrm{FB}_{-}}}\right)-1\right]
$$

where $\mathrm{V}_{\text {FB_ }}=0.6 \mathrm{~V}$ (typ) (see the Electrical Characteristics table) and ${ }^{\text {Vout_ }}$ can range from 0.6 V to ( $0.85 \times \mathrm{VIN}$ ).
Resistor $\mathrm{R}_{1}$ also plays a role in the design of the Type III compensation network. If a Type III compensation network is used, make sure to review the values of $\mathrm{R}_{1}$ and $\mathrm{R}_{2}$ according to the Type III Compensation Network (See Figure 5) section.

## Setting the Switching Frequency

The switching frequency, fsw, for each channel is set by a resistor ( RT ) connected from RT to SGND. The relationship between fsw and $R T$ is:

$$
R_{T}=\frac{24806}{\left(f_{S W}\right)^{1.0663}}
$$

where fsw is in $k H z, R T$ is in $k \Omega$, and 24806 is in $1 /$ farad. For example, a 600 kHz switching frequency is set with RT $=27.05 \mathrm{k} \Omega$. Higher frequencies allow designs with lower inductor values and less output capacitance. Consequently, peak currents and I2R losses are lower at higher switching frequencies, but core losses, gate-charge currents, and switching losses increase.


Figure 3. Adjustable Output Voltage

## Inductor Selection

Three key inductor parameters must be specified for operation with the MAX15023: inductance value (L), inductor saturation current (ISAT), and DC resistance (RDC). To select inductance value, the ratio of inductor peak-to-peak AC current to DC average current (LIR) must be selected first. A good compromise between size and loss is a $30 \%$ peak-to-peak ripple current to average-current ratio (LIR = 0.3). The switching frequency, input voltage, output voltage, and selected LIR then determine the inductor value as follows:

$$
L=\frac{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {INSSWI }} f_{\text {OUTLIR }}}
$$

where $\mathrm{VIN}_{\mathrm{I}}$, VOUT, and IOUT are typical values (so that efficiency is optimum for typical conditions). The switching frequency is set by RT (see the Setting the Switching Frequency section). The exact inductor value is not critical and can be adjusted in order to make trade-offs among size, cost, efficiency, and transient response requirements. Lower inductor values minimize size and cost, but also improve transient response and reduce efficiency due to higher peak currents. On the other hand, higher inductance increases efficiency by reducing the RMS current, but requires more output capacitance to meet load-transient specifications.
Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. The inductor's saturation rating (ISAT) must be high enough to ensure that saturation can occur only above the maximum current-limit value, given the tolerance of the lowside MOSFET's on-resistance and of the LIM_ reference current (ILIM). On the other hand, these tolerances should not prevent the converter from delivering the rated load current (ILOAD(MAX)). Combining these conditions, the inductor saturation current (ISAT) should be such that:

$$
\mathrm{I}_{\mathrm{SAT}}>\frac{\left.\mathrm{R}_{\mathrm{DS}(\mathrm{ON}, \mathrm{MAX})}^{\mathrm{R}_{\mathrm{DS}(\mathrm{ON}, \mathrm{TYP})}} \times\left(1+\frac{\mathrm{LIR}}{2}\right) \times \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} .{ }^{2}\right)}{}
$$

where $\operatorname{RDS}(O N, M A X)$ and $\operatorname{RDS}(O N, T Y P)$ are the maximum and typical on-resistance of the low-side MOSFET. For a given inductor type and value, choose the LIR corresponding to the worst-case inductor tolerance.
For LIR $=0.4$, and a $+25 \%$ on the low-side MOSFET's RDS(ON,MAX), the inductor saturation current should be about $50 \%$ greater than the converter's maximum load current. A variety of inductors from different manufacturers can be chosen to meet this requirement (for example, Coilcraft MSS1278 series).

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## Setting the Cycle-by-Cycle, Low-Side, Source Peak Current Limit

The minimum current-limit threshold must be high enough to support the maximum expected load current with the worst-case low-side MOSFET on-resistance value since the low-side MOSFET's on-resistance is used as the current-sense element. The inductor's cycle-by-cycle, low-side, source peak current occurs at $\operatorname{ILOAD}(M A X)$ minus half the ripple current. The ripple current is maximum when the inductor value is at the lower limit of its specified tolerance. The minimum value of the current-limit threshold voltage (VITH) should be greater than the voltage on the low-side MOSFET during the ripple-current valley:

$$
\mathrm{V}_{\mathrm{ITH}}>\mathrm{R}_{\mathrm{DS}(\mathrm{ON}, \mathrm{MAX})} \times \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} \times\left(1-\frac{\mathrm{LIR}}{2}\right)
$$

where $\operatorname{RDS}(O N)$ is the on-resistance of the low-side MOSFET in ohms. Use the maximum value for RDS(ON) from the low-side MOSFET's data sheet.
To adjust the current-limit threshold, connect a resistor (RLIM_) from LIM_ to SGND. The relationship between the current-limit threshold (VITH_) and RLIM_ is:

$$
\mathrm{R}_{\mathrm{LIM}_{-}}=\frac{10 \times \mathrm{V}_{\text {ITH }}}{50 \mu \mathrm{~A}}
$$

where RLIM_ $_{\text {L }}$ is in $k \Omega$ and $V_{\text {ITH_ }}$ is in $m V$.
An RLIM_ resistance range of $6 \mathrm{k} \Omega$ to $60 \mathrm{k} \Omega$ corresponds to a current-limit threshold of 30 mV to 300 mV . When adjusting the current limit, use $1 \%$ tolerance resistors to minimize errors in the current-limit threshold setting.

## Input Capacitor

The input filter capacitor reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the circuit's switching. The two converters of the MAX15023 run $180^{\circ}$ out-ofphase, thereby, effectively doubling the switching frequency at the input and lowering the input RMS current.
The input ripple waveform would be unsymmetrical due to the difference in load current and duty cycle between converter 1 and converter 2. In fact, the worst-case input RMS current occurs when only one controller is operating. The converter delivering the highest output power (VOUT $\times$ IOUT) must be used in the formulas below:
The input capacitor RMS current requirement (IRMS) is defined by the following equation:

$$
I_{\text {RMS }}=L_{\text {LOAD }}(\mathrm{MAX}) \frac{\sqrt{V_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}
$$

IRMS has a maximum value when the input voltage equals twice the output voltage ( V IN $=2 \mathrm{~V}$ OUT), so $\operatorname{lRMS}(M A X)=\operatorname{ILOAD}($ MAX $) / 2$.
Choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ temperature rise at the RMS input current for optimal long-term reliability.
The input voltage ripple is composed of $\Delta \mathrm{V}_{\mathrm{Q}}$ (caused by the capacitor discharge) and $\Delta V_{E S R}$ (caused by the ESR of the capacitor). Use low-ESR ceramic capacitors with high ripple current capability at the input. Assume the contribution from the ESR and capacitor discharge are equal to $50 \%$. Calculate the input capacitance and ESR required for a specified input voltage ripple using the following equations:

$$
\mathrm{ESR}_{\mathrm{IN}}=\frac{\Delta \mathrm{V}_{\mathrm{ESR}}}{\mathrm{I}_{\mathrm{OUT}}+\frac{\Delta \mathrm{l}_{\mathrm{L}}}{2}}
$$

where:

$$
\Delta_{L}=\frac{\left(V_{\text {IN }}-V_{\text {OUT }}\right) \times V_{\text {OUT }}}{V_{\mathbb{I N}} \times f_{S W} \times L}
$$

and:

$$
\mathrm{C}_{\mathrm{IN}}=\frac{\mathrm{l}_{\mathrm{OUT}} \times \mathrm{D}(1-\mathrm{D})}{\Delta \mathrm{V}_{\mathrm{Q}} \times \mathrm{fSW}_{\mathrm{SW}}}
$$

where:

$$
\mathrm{D}=\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}
$$

All equations listed above are valid under the assumption that the input ports of both converters can be merged in the physical layout, so that only one input capacitor truly serves both converters. If this is not the case, additional low-ESR, low-ESL ceramic capacitors should be locally placed on each converter's input port, connected between the drain of the high-side MOSFET and the source of the low-side MOSFET.

## Output Capacitor

The key selection parameters for the output capacitor are capacitance value, ESR, and voltage rating. These parameters affect the overall stability, output ripple voltage, and transient response. The output ripple has two components: variations in the charge stored in the output capacitor, and the voltage drop across the capacitor's ESR caused by the current flowing into and out of the capacitor:

$$
\Delta \mathrm{V}_{\mathrm{RIPPLE}} \cong \Delta \mathrm{~V}_{\mathrm{ESR}}+\Delta \mathrm{V}_{\mathrm{Q}}
$$

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

The output voltage ripple as a consequence of the ESR and the output capacitance is:

$$
\begin{aligned}
& \Delta V_{E S R}=\Delta I_{\mathrm{L}} \times E S R \\
& \Delta \mathrm{~V}_{\mathrm{Q}}=\frac{\Delta \mathrm{L}}{8 \times \mathrm{C}_{\text {OUT }} \times f_{S W}} \\
& \Delta \mathrm{~L}_{\mathrm{L}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\text {OUT }}\right) \times V_{\text {OUT }}}{\mathrm{V}_{\text {IN }} \times f_{S W} \times \mathrm{L}}
\end{aligned}
$$

where $\Delta I L$ is the peak-to-peak inductor current ripple (see the Inductor Selection section). These equations are suitable for initial capacitor selection, but final values should be verified by testing in a prototype or evaluation circuit.
As a general rule, a smaller inductor ripple current results in less output ripple voltage. The output capacitor must be also checked against load-transient response requirements. The allowable deviation of the output voltage during fast load transients also determines the output capacitance, its ESR, and its equivalent series inductance (ESL). The output capacitor supplies the load current during a load step until the controller responds with a greater duty cycle. The response time (tRESPONSE) depends on the closedloop bandwidth of the converter (see the Compensation section). The resistive drop across the output capacitor's ESR, the drop across the capacitor's ESL ( $\Delta \mathrm{V}$ ESL), and the capacitor discharge causes a voltage droop during the load step.
Use a combination of low-ESR tantalum/aluminum electrolytic or polymer and ceramic capacitors for better transient load and voltage ripple performance. Nonleaded capacitors and capacitors in parallel help reduce the ESL. Keep the maximum output voltage deviation below the tolerable limits of the load. Use the following equations to calculate the required ESR, ESL, and capacitance value during a load step:

$$
\begin{aligned}
& \text { ESR }=\frac{\Delta V_{\text {ESR }}}{I_{\text {STEP }}} \\
& \mathrm{C}_{\text {OUT }}=\frac{I_{\text {STEP }} \times t_{\text {RESPONSE }}}{\Delta V_{Q}} \\
& \text { ESL }=\frac{\Delta V_{\text {ESL }} \times t_{\text {STEP }}}{I_{\text {STEP }}} \\
& \mathrm{t}_{\text {RESPONSE }} \cong \frac{1}{3 \times f_{\mathrm{O}}}
\end{aligned}
$$

where ISTEP is the load step, tSTEP is the rise time of the load step, tresponse is the response time of the controller, and fo is the closed-loop crossover frequency.

Compensation
Each channel of the MAX15023 provides an internal transconductance amplifier with its inverting input and its output available to the user for external frequency compensation. The flexibility of external compensation for each converter offers wide selection of output filtering components, especially the output capacitor. For cost-sensitive applications, use low-ESR aluminum electrolytic capacitors; for component-size sensitive applications, use low-ESR tantalum, polymer, or ceramic capacitors at the output. The high switching frequency of the MAX15023 allows use of ceramic capacitors at the output. Choose the small-signal components for the error amplifier to achieve the desired closed-loop bandwidth and phase margin.
To choose the appropriate compensation network type, the power-supply poles and zeros, the zero crossover frequency, and the type of the output capacitor must be determined.
In a buck converter, the LC filter in the output stage introduces a pair of complex poles at the following frequency:

$$
f_{\mathrm{PO}}=\frac{1}{2 \pi \times \sqrt{\text { LOUT } \times \mathrm{C}_{\text {OUT }}}}
$$

The output capacitor and its ESR also introduce a zero at:

$$
\mathrm{f}_{\mathrm{ZO}}=\frac{1}{2 \pi \times \mathrm{ESR} \times \mathrm{C}_{\mathrm{OUT}}}
$$

The loop-gain crossover frequency (fo, where the loop gain equals 1 ( 0 dB )) should be set below $1 / 10$ the switching frequency:

$$
\mathrm{f}_{\mathrm{O}} \leq \frac{\mathrm{f}_{\mathrm{SW}}}{10}
$$

Choosing a lower crossover frequency might also help in reducing the effects of noise pickup into the feedback loop, such as jittery duty cycle.
In order to maintain a stable system, two stability criteria must be met:

1) The phase shift at the crossover frequency fo, must be less than $180^{\circ}$. In other words, the phase margin of the loop must be greater than zero.
2) The gain at the frequency where the phase shift is $-180^{\circ}$ (gain margin) must be less than 1.

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

It is recommended to have a phase margin around $+50^{\circ}$ to $+60^{\circ}$ to maintain a robust loop stability and well-behaved transient response.
If an electrolytic or large-ESR tantalum output capacitor is used, the capacitor ESR zero fzo typically occurs between the LC poles and the crossover frequency fo (fpo < fZo < fo). In this case, use a Type II (PI or pro-portional-integral) compensation network.
If a ceramic or low-ESR tantalum output capacitor is used, the capacitor ESR zero typically occurs above the desired crossover frequency fo, that is $\mathrm{fpO}<\mathrm{fo}^{<}$ fzo. In this situation, choose a Type III (PID or propor-tional-integral-derivative) compensation network.

Type II Compensation Network (See Figure 4)
If fzo is lower than fo and close to fpo, the phase lead of the capacitor ESR zero almost cancels the phase loss of one of the complex poles of the LC filter around the crossover frequency. Therefore, a Type II compensation network with a midband zero and a high-frequency pole can be used to stabilize the loop. In Figure 4, $R_{F}$ and $C_{F}$ introduce a midband zero ( $f Z 1$ ). $R_{F}$ and CCF in the Type II compensation network also provide a high-frequency pole (fp1), which mitigates the effects of the output high-frequency ripple.
To calculate the component values for Type II compensation network in Figure 4, follow the instruction below:

1) Calculate the gain of the modulator (GainMOD)composed of the regulator's pulse-width modulator, LC filter, feedback divider, and associated circuitry at crossover frequency:

$$
\text { Gain }_{M O D}=\frac{V_{I N}}{V_{\text {OSC }}} \times \frac{E S R}{\left(2 \pi \times f_{O} \times L_{\text {OUT }}\right)} \times \frac{V_{\text {FB }}}{V_{\text {OUT }}}
$$

where $\mathrm{V}_{\mathrm{IN}}$ is the regulator's input voltage, $\mathrm{V}_{\text {OSC }}$ is the amplitude of the ramp in the pulse-width modulator, $V_{F B}$ is the FB_ input voltage set-point ( 0.6 V typically, see Electrical Characteristics table), and Vout is the desired output voltage.
The gain of the error amplifier (GainEA) in midband frequencies is:

$$
\text { Gain }_{E A}=g_{m} \times R_{F}
$$

where gm is the transconductance of the error amplifier.

The total loop gain as the product of the modulator gain and the error amplifier gain at fo should equal 1. So:

$$
\text { Gain }_{\text {MOD }} \times \text { Gain }_{\text {EA }}=1
$$

Therefore:

$$
\frac{V_{\text {IN }}}{V_{\text {OSC }}} \times \frac{E S R}{\left(2 \pi \times f_{\mathrm{O}} \times L_{\text {OUT }}\right)} \times \frac{V_{\text {FB }}}{V_{\text {OUT }}} \times g_{m} \times R_{F}=1
$$

Solving for RF:

$$
R_{F}=\frac{V_{O S C} \times\left(2 \pi \times f_{0} \times L_{\text {OUT }}\right) \times V_{\text {OUT }}}{V_{F B} \times V_{I N} \times g_{m} \times E S R}
$$

2) Set a midband zero (fZ1) at $0.75 \times \mathrm{fpO}$ (to cancel one of the LC poles):

$$
f_{Z 1}=\frac{1}{2 \pi \times R_{F} \times C_{F}}=0.75 \times f_{P O}
$$

Solving for $\mathrm{CF}_{\mathrm{F}}$ :

$$
C_{F}=\frac{1}{2 \pi \times R_{F} \times \mathrm{fPO} \times 0.75}
$$

3) Place a high-frequency pole at fp1 $=0.5 \times$ fsw (to attenuate the ripple at the switching frequency, fsw) and calculate CCF using the following equation:

$$
C_{C F}=\frac{1}{\pi \times R_{F} \times f_{S W}-\frac{1}{C_{F}}}
$$



Figure 4. Type II Compensation Network

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## Type III Compensation Network (See Figure 5)

If the output capacitor used is a low-ESR tantalum or ceramic type, the ESR-induced zero frequency is usually above the targeted zero crossover frequency (fo). In this case, Type III compensation is recommended. Type III compensation provides three poles and two zeros at the following frequencies:

$$
\begin{aligned}
& \mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times \mathrm{R}_{F} \times \mathrm{C}_{F}} \\
& \mathrm{f}_{\mathrm{Z} 2}=\frac{1}{2 \pi \times \mathrm{C}_{1} \times\left(\mathrm{R}_{1}+\mathrm{R}_{1}\right)}
\end{aligned}
$$

Two midband zeros (fZ1 and fz2) cancel the pair of complex poles introduced by the LC filter:

$$
f P 1=0
$$

fP1 introduces a pole at zero frequency (integrator) for nulling DC output voltage errors:

$$
f_{P 2}=\frac{1}{2 \pi \times R_{\mid} \times C_{\mid}}
$$

Depending on the location of the ESR zero (fzo), fp2 can be used to cancel it, or to provide additional attenuation of the high-frequency output ripple:

$$
\mathrm{f}_{\mathrm{P}}=\frac{1}{2 \pi \times R_{F} \times \frac{\mathrm{C}_{F} \times \mathrm{C}_{C F}}{\mathrm{C}_{F}+\mathrm{C}_{C F}}}
$$

fP3 attenuates the high-frequency output ripple.
The locations of the zeros and poles should be such that the phase margin peaks around fo.
Ensure that RF>>2/gm ( $1 / \mathrm{gm}(\mathrm{MIN})=1 / 600 \mu \mathrm{~S}=1.67 \mathrm{k} \Omega)$ and the parallel resistance of $R_{1}, R_{2}$, and $R_{I}$ is greater than $1 / \mathrm{gm}$. Otherwise, a $180^{\circ}$ phase shift is introduced to the response and will make it unstable.
The following procedure is recommended:

1) With $R_{F} \geq 10 \mathrm{k} \Omega$, place the first zero (fz1) at 0.5 x fPO:

$$
\mathrm{f}_{\mathrm{Z} 1}=\frac{1}{2 \pi \times R_{F} \times \mathrm{C}_{F}}=0.5 \times \mathrm{fPO}_{\mathrm{PO}}
$$

so:

$$
C_{F}=\frac{1}{2 \pi \times R_{F} \times 0.5 \times f_{P O}}
$$

2) The gain of the modulator (GainMOD)-composed of the regulator's pulse-width modulator, LC filter, feedback divider, and associated circuitry at crossover frequency is:

$$
\text { Gain }_{\text {MOD }}=\frac{V_{\text {IN }}}{V_{\text {OSC }}} \times \frac{1}{\left(2 \pi \times f_{O}\right)^{2} \times L_{\text {OUT }} \times C_{\text {OUT }}}
$$

The gain of the error amplifier (GainEA) in midband frequencies is:

$$
\text { Gain }_{E A}=2 \pi \times f_{O} \times C_{l} \times R_{F}
$$

The total loop gain as the product of the modulator gain and the error amplifier gain at fo should be equal to 1 . So:

$$
\text { Gain }_{M O D} \times \text { Gain }_{E A}=1
$$

Therefore:

$$
\frac{V_{\text {IN }}}{V_{\text {OSC }}} \times \frac{1}{\left(2 \pi \times f_{\mathrm{O}}\right)^{2} \times C_{\text {OUT }} \times L_{\text {OUT }}} \times 2 \pi \times f_{\mathrm{O}} \times C_{I} \times R_{F}=1
$$

Solving for CI :

$$
C_{I}=\frac{V_{\mathrm{OSC}} \times\left(2 \pi \times f_{\mathrm{O}} \times L_{\mathrm{OUT}} \times \mathrm{C}_{\mathrm{OUT}}\right)}{V_{\mathrm{IN}} \times R_{\mathrm{F}}}
$$

3) If $\mathrm{fPO}<\mathrm{fO}<\mathrm{fzO}<\mathrm{fSW} / 2$, the second pole (fP2) should be used to cancel fzo. This way, the Bode plot of the loop gain plot does not flatten out soon after the OdB crossover, and maintains its $-20 \mathrm{~dB} /$ decade slope up to $1 / 2$ the switching frequency. This is likely to occur if the output capacitor is a low-ESR tantalum or polymer. Then set:

$$
\mathrm{fP} 2=\mathrm{fzO}
$$

If a ceramic capacitor is used, then the capacitor ESR zero, fZo, is likely to be located even above $1 / 2$ the switching frequency, that is, $\mathrm{fPO}<\mathrm{fO}<\mathrm{fSW} / 2<\mathrm{fzO}$. In this case, the frequency of the second pole (fp2) should be placed high enough in order not to significantly erode the phase margin at the crossover frequency. For example, it can be set at $5 \times \mathrm{fo}$, so that its contribution to phase loss at the crossover frequency, fo, is only about $11^{\circ}$ :

$$
\mathrm{fp} 2=5 \times \mathrm{fo}
$$

Once fp2 is known, calculate $\mathrm{R}_{\mathrm{l}}$ :

$$
\mathrm{R}_{\mathrm{l}}=\frac{1}{2 \pi \times \mathrm{f}_{\mathrm{p} 2} \times \mathrm{C}_{\mathrm{l}}}
$$

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

4) Place the second zero (fzz) at $0.2 \times$ fo or at fpo, whichever is lower and calculate $R_{1}$ using the following equation:

$$
R_{1}=\frac{1}{2 \pi \times f_{z 2} \times C_{l}}-R_{l}
$$

5) Place the third pole (fp3) at half the switching frequency and calculate CCF:

$$
C_{C F}=\frac{C_{F}}{\left(2 \pi \times 0.5 \times f_{S W} \times R_{F} \times C_{F}\right)-1}
$$

6) Calculate $R_{2}$ as:

$$
R_{2}=\frac{V_{F B}}{V_{O U T}-V_{F B}} \times R_{1}
$$

## MOSFET Selection

The MAX15023's step-down controller drives two external logic-level n-channel MOSFETs as the circuit switch elements. The key selection parameters to choose these MOSFETs include:

- On-resistance (RDS(ON) )
- Maximum drain-to-source voltage (VDS(MAX) )
- Minimum threshold voltage (VTH(MIN) )
- Total gate charge (Qg)
- Reverse transfer capacitance (CRSS)
- Power dissipation


Figure 5. Type III Compensation Network

All four n-channel MOSFETs must be a logic-level type with guaranteed on-resistance specifications at $\mathrm{VGS}=$ 4.5 V . For maximum efficiency, choose a high-side MOSFET ( $\mathrm{NH}_{-}$) that has conduction losses equal to the switching losses at the typical input voltage. Ensure that the conduction losses at minimum input voltage do not exceed MOSFET package thermal limits, or violate the overall thermal budget. Also, ensure that the conduction losses plus switching losses at the maximum input voltage do not exceed package ratings or violate the overall thermal budget. Ensure that the MAX15023 DL_ gate drivers can drive a low-side MOSFET (NL_). In particular, check that the dV/dt caused by $\mathrm{NH}_{-}$turning on does not pull up the NL_ gate through NL_'s drain-to-gate capacitance. This is the most frequent cause of cross-conduction problems.
Gate-charge losses are dissipated by the driver and do not heat the MOSFET. Therefore, if the drive current is taken from the internal LDO regulator, the power dissipation due to drive losses must be checked. All MOSFETs must be selected so that their total gate charge is low enough; therefore, Vcc can power all four drivers without overheating the IC:

$$
P_{\text {DRIVE }}=V_{I N} \times Q_{G_{-} \text {TOTAL }} \times f_{\text {SW }}
$$

where QG_total is the sum of the gate charges of all four MOSFETs.

Power Dissipation
Device's maximum power dissipation depends on the thermal resistance from the die to the ambient environment and the ambient temperature. The thermal resistance depends on the device package, PCB copper area, other thermal mass, and airflow.
The power dissipated into the package ( $\mathrm{PT}_{\mathrm{T}}$ ) depends on the supply configuration (see the Typical Application Circuits). It can be calculated using the following equation:

$$
\mathrm{P}_{\mathrm{T}}=\mathrm{V} \operatorname{IN} \times \operatorname{liN}
$$

For the circuits of Figures 7 and 8:

$$
\mathrm{P}_{\mathrm{T}}=\mathrm{V}_{\mathrm{CC}} \times(\mathrm{I} \mathrm{~N}+\mathrm{IVCC})
$$

where $\mathrm{V}_{\mathrm{IN}}$ and $\mathrm{V}_{\mathrm{CC}}$ are the voltages at the respective pins, I N is the current at the input of the internal LDO (IIN is practically zero for the circuits of Figures 7 and 8), Ivcc is the current consumed by the internal core and drivers when the internal regulator is unused for 5 V supply operation ( $\mathrm{IN}=\mathrm{VCC}$ ). See the corresponding Typical Operating Characteristics for the typical curves of $\operatorname{IIN}$ and IVCC current consumption vs. operating frequency at various load capacitance values.

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

To estimate the temperature rise of the die, use the following equation:

$$
T_{J}=T_{A}+\left(P_{T} \times \theta J A\right)
$$

where $\theta_{J A}$ is the junction-to-ambient thermal resistance of the package, $\mathrm{PT}_{\mathrm{T}}$ is power dissipated in the device, and $T_{A}$ is the ambient temperature. The $\theta_{\mathrm{JA}}$ is $36^{\circ} \mathrm{C} / \mathrm{W}$ for the 24-pin TQFN package on multilayer boards, with the conditions specified by the respective JEDEC standards (JESD51-5, JESD51-7). If actual operating conditions significantly deviate from those described in the JEDEC standards, then an accurate estimation of the junction temperature requires a direct measurement of the case temperature (TC). Then, the junction temperature can be calculated using the following equation:

$$
\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{C}}+\left(\mathrm{P}_{\mathrm{T}} \times \theta_{\mathrm{J}} \mathrm{C}\right)
$$

Use $3^{\circ} \mathrm{C} / \mathrm{W}$ as $\theta \mathrm{Jc}$ thermal resistance for the 24 -pin TQFN package. The case-to-ambient thermal resistance ( $\theta$ CA) is dependent on how well the heat is transferred from the PCB to the ambient. Therefore, solder the exposed pad of the TQFN package to a large copper area to spread heat through the board surface, minimizing the case-to-ambient thermal resistance. Use large copper areas to keep the PCB temperature low.

## Boost Flying-Capacitor Selection

The MAX15023 uses a bootstrap circuit to generate the necessary gate-to-source voltage to turn on the highside MOSFET. The selected n-channel high-side MOSFET determines the appropriate boost capacitance values (CbSt_in Typical Application Circuits) according to the following equation:

$$
\mathrm{C}_{\mathrm{BST}_{-}}=\frac{\mathrm{Qg}}{\Delta \mathrm{~V}_{\mathrm{BS} T_{-}}}
$$

where Qg is the total gate charge of the high-side MOSFET and $\Delta \mathrm{V}_{\mathrm{BST}}$ is the voltage variation allowed on the high-side MOSFET driver after turn-on. Choose $\Delta V_{B S T}$ such that the available gate drive voltage is not significantly degraded (e.g., $\Delta \mathrm{V}_{\mathrm{BS}} \mathrm{B}_{-}=100 \mathrm{mV}$ to 300 mV ) when determining CBST_. The boost flyingcapacitor should be a low-ESR ceramic capacitor. A minimum value of 100 nF is recommended.

## Applications Information

## PCB Layout Guidelines

Make the controller ground connections as follows: create a small analog ground plane near the IC or use a dedicated internal plane. Connect this plane to SGND and use this plane for the ground connection for the IN bypass capacitor, compensation components, feedback dividers, RT resistor, and LIM_ resistors.
If possible, place all power components on the top side of the board, and run the power stage currents (especially the one having large high-frequency components) using traces or copper fills on the top side only, without adding vias.
On the top side, lay out a large PGND copper area for the output of channels 1 and 2, and connect the bottom terminals of the high-frequency input capacitors, output capacitors, and the source terminals of the low-side MOSFETs to that area.
Then, make a star connection of the SGND plane to the top copper PGND area with few vias in the vicinity of the source terminal sensing. Do not connect PGND and SGND anywhere else. Refer to the MAX15023 Evaluation Kit data sheet for guidance.
Keep the power traces and load connections short, especially at the ground terminals. This practice is essential for high efficiency and jitter-free operation. Use thick copper PCBs (2oz vs. 1oz) to enhance efficiency.
Place the controller IC adjacent to the synchronous rectifier MOSFETs (NL_) and keep the connections for LX_, PGND_, DH_, and DL_ short and wide. Use multiple small vias to route these signals from the top to the bottom side. The gate current traces must be short and wide, measuring 50 mils to 100 mils wide if the low-side MOSFET is 1 in from the controller IC. Connect each PGND trace from the IC close to the source terminal of the respective low-side MOSFET.
Route high-speed switching nodes (BST_, LX_, DH_, and DL_) away from the sensitive analog areas (RT, COMP_, LIM_, and FB_). Group all SGND-referred and feedback components close to the IC. Keep the FB_ and compensation network nets as small as possible to prevent noise pickup.

## Wide 4.5V to 28V Input, Dual-Output <br> Synchronous Buck Controller



Figure 6. Application Diagram (Operation from a Single-Supply Rail, $V_{I N}=9 \mathrm{~V}$ to 16V)

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

Typical Application Circuits (continued)


Figure 7. Application Diagram (Operation with $V_{I N}=V_{C C}=5 \mathrm{~V} \pm 10 \%$ )

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

Typical Application Circuits (continued)


Figure 8. Application Diagram (Operation with Auxiliary 5V Supply and 3.3V Bus)

# Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller 

## Chip Information

PROCESS: BiCMOS

For the latest package outline information and land patterns (footprints), go to www.maxim-ic.com/packages. Note that a " + ", "\#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE <br> TYPE | PACKAGE <br> CODE | OUTLINE NO. | LAND <br> PATTERN NO. |
| :---: | :---: | :---: | :---: |
| 24 TQFN-EP | T2444+4 | $\underline{\mathbf{2 1 - 0 1 3 9}}$ | $\underline{\mathbf{9 0 - 0 0 2 2}}$ |

## Wide 4.5V to 28V Input, Dual-Output Synchronous Buck Controller

| REVISION <br> NUMBER | REVISION <br> DATE | DESCRIPTION | PAGES <br> CHANGED |
| :---: | :---: | :--- | :---: |
| 0 | $7 / 08$ | Initial release | - |
| 1 | $2 / 09$ | Updated Electrical Characteristics, Current-Limit Circuit (LIM_), and <br> Setting the Enable Input (EN_) sections. | $4,15,16$ |
| 2 | $3 / 11$ | Added automatic part MAX5023ETG/V+ | $1,2,13,27$ |

[^0] implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.


[^0]:    Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are

