# RIFIM - · Quartz Frequency Stability - · Excellent Jitter and Symmetry Performance - · Rugged, Hermetic Metal DIP Case The HC1247 digital clock is designed for use with high speed CPUs operating at 47, 58.75, 78.3333, 117.5 or 235 MHz. The 235 MHz fundamental oscillation mode, made possible by surface acoustic wave (SAW) technology, provides low jitter, compact size, and low power consumption. The differential outputs are capable of driving CMOS, 100K ECL, ECLinPS™ and other logic families. ### **ABSOLUTE MAXIMUM RATINGS** | , | Value | Units | | |------------------------|---------|------------|----| | Power Supply Voltage ( | 0 to +8 | VDC<br>mA | | | Output Current (CLOCK | 50 | | | | Case Temperature | Powered | 0 to +70 | °C | | | Storage | -40 to +85 | | ### **HC1247** ## 235.0 MHz Digital Clock DIP14S-8 Case (pin-out C) ### **ELECTRICAL CHARACTERISTICS** | Characteristic | | Sym | Notes | Minimum | Typical | Maximum | Units | |-------------------------------------------------|------------------------------|----------------------------------|-------|-----------|--------------|---------|-------| | Output Frequency | Absolute Frequency | Fo | 1 | 234.953 | | 235.047 | MHz | | | Relative to 235.000 MHz | ΔFo | | | | ±200 | ppm | | Output | Output HIGH Voltage | V <sub>OH</sub> | 2 | +3.98 | _ | +4.28 | ٧ | | | Output LOW Voltage | Vol | ] | +3.05 | | +3.39 | ٧ | | | Rise or Fall Time (20-80%) | t <sub>r</sub> or t <sub>f</sub> | | _ | 680 | | ps | | | Symmetry | | 3 | 45 | _ | 55 | % | | | Period or Delay Jitter (rms) | | 4 | | 1 | _ | ps | | DC Power Supply | Operating Voltage | Vcc | 1,2 | +4.75 | +5 | +5.25 | VDC | | | Operating Current | Icc | | | 85 | 110 | mA | | Operating Ambient Temperature | | TA | 1 | 0 | | +70 | °C | | Lid Symbolization (YY = year, WW = week number) | | | | RFM HC124 | 17 235 MHz Y | YWW | | ### Notes: - Unless noted otherwise, all specifications apply with CLOCK and CLOCK terminated in 50 Ω to +3.0 VDC per the specified test fixture for any combination of V<sub>CC</sub> and T<sub>A</sub> within the specified operating ranges. - 2. Input/output voltage limits apply only for V<sub>CC</sub> = 5.00 ±0.01 VDC. Additional V<sub>CC</sub> variation (within specification) must be added to these limits. - 3. Symmetry is defined as the pulse width (in percent of total period) measured at the 50% points of CLOCK and CLOCK. - 4. Applies to delay jitter between CLOCK and CLOCK after 20 cycles and to period jitter of CLOCK or CLOCK. Measurements are made with the Tektronix CSA803 communications signal analyzer with at least 1000 samples. Jitter induced by electrical noise on the Vcc input or mechanical vibration is not included. Dedicated external voltage regulation and careful PCB layout are recommended for minimum jitter. 8-15 - 5. The design, manufacturing process, and specifications of this device are subject to change without notice. - One or more of the following U. S. patents apply: 4,616,197, 4,670,681, and 4,760,352. - 7. ECLinPS™ is a trademark of Motorola, Inc. RFM® is a registered trademark of RF Monolithics, Inc. - 8. CAUTION: ELECTROSTATIC SENSITIVE DEVICE. Observe precautions for handling. HC1247.CHP-A-01-100694AC &HC5VNEBK.CHP @1994 RF Monolithics, Inc.