# ID246 Series Flash Memory Card (Model Numbers: ID246xxx) Spec No.: CPS0008E-001 - Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company. - When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions. - (1) The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3). - · Office electronics - · Instrumentation and measuring equipment - Machine tools - · Audiovisual equipment - Home appliances - · Communication equipment other than for trunk lines - (2) Those contemplating using the products covered herein for the following equipment which demands high reliability, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system. - · Control and safety devices for airplanes, trains, automobiles, and other transportation equipment - Mainframe computers - · Traffic control systems - Gas leak detectors and automatic cutoff devices - · Rescue and security equipment - · Other safety devices and safety equipment, etc. - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy. - Aerospace equipment - · Communications equipment for trunk lines - · Control equipment for the nuclear power industry - · Medical equipment related to life support, etc. - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company. - Please direct all queries regarding the products covered herein to a sales representative of the company. # Contents | 1. | Introduction P. | 3 | |-----|------------------------------------------------|------| | 2. | FeaturesP. | 3 | | 3. | Block DiagramP. | 4 | | 4. | Pin Connections | 5 | | 5. | Signal DescriptionP. | 6 | | 6. | Functions P. | 7 | | | 6. 1 Common MemoryP. | 7 | | | 6. 2 Attribute MemoryP. | 8 | | | 6. 3 Function Table | 9 | | 7. | Card Information Structure (CIS)P. | 9 | | 8. | Card ControlP. | 12 | | | 8. 1 Reset | 12 | | | 8. 2 Status Register | 12 | | | 8. 3 Write Protect Switch | 12 | | | 8. 4 Identifier Codes | 12 | | 9. | Component Management Register (CMR)P. | 15 | | 10. | Command Definitions | 17 | | | 10. 1 Query Command | 18 | | | 10. 2 STS Configuration Command | 21 | | 11. | Electrical SpecificationsP. | 22 | | | 11. 1 Absolute Maximum Ratings | 22 | | | 11. 2 Recommended Operating Conditions | 22 | | | 11. 3 Capacitance | 22 | | | 11. 4 AC Input/Output Test Conditions | | | 12. | DC Characteristics | 23 | | 13. | AC Characteristics | 25 | | | 13. 1 Common Memory Read Operations | . 25 | | | 13. 2 Command Write Operations : Common Memory | . 27 | | | 13. 3 Attribute Memory Read Operations | . 33 | | | 13. 4 Attribute Memory Write Operations | . 34 | | | 13. 5 Power-Up/Power Down | | | 14. | . Specification Changes | | | | Other Precautions | | | 16. | . External DiagramsP. | . 37 | | | | | # 1. Introduction This datasheet is for SHARP's ID246 series flash memory card. This datasheet provides all AC and DC characteristics (including timing waveforms) and a convenient reference for the device command set and the card's integrated registers(including the Flash Memory's status registers). This datasheet provides description of the methods which are very helpful for customer to use the card. ## 2. Features 2.1 Type Flash Memory Card 2.2 Overview | | ID246Pxx | ID246Rxx | ID246Sxx | | | |--------|--------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Byte | 32Mbyte | 40Mbyte | 48Mbyte | | | | Word | 16Mword | 20Mword | 24Mword | | | | | LH28F032SKD<br>8devices | LH28F032SKD<br>10devices | LH28F032SKD<br>12devices | | | | Memory | 2Kbyte (Note:standard CIS is not writable) | | | | | | ltage | Vcc=5V / Vpp=5V,<br>Vcc=3.3V / Vpp=3.3V,5V | | | | | | ne | 150ns(@Vcc=5v)<br>250ns(@Vcc=3.3v) | | | | | | : | 64K word blocks | | | | | | rase | 100,000cycles/Block | | | | | | ıs | PCMCIA Type 1<br>54.0× 85.6× 3.3mm | | | | | | | <u> </u> | Byte 32Mbyte Word 16Mword LH28F032SKD 8devices Memory (Not | Byte 32Mbyte 40Mbyte Word 16Mword 20Mword LH28F032SKD LH28F032SKD 10devices Memory 2Kbyte (Note:standard CIS is not voce=5V / Vpp=5V Vcc=3.3V / Vpp=3.3V 150ns(@Vcc=5v) 250ns(@Vcc=3.3v 64K word blocks 100,000cycles/Block PCMCIA Type 1 | | | T1162E-01 2.3 Interface Parallel I/O Interface 2.4 **Function Table** See Function Table in page. 9 2.5 Pin Connections See Pin Connections in page. 5 2.6 Type of Connector Conforms to PCMCIA PC Card Standard 95 Card Use Connector Card connector: JC20-J68S-NB3 by JAE or FCN-568J068-G/0 by Fujitsu or ICM-C68S-TS13-5035A by JST 2.7 Operating Temperature 0 to 60°C 2.8 Storage Temperature -20 to 65°C Not designed for rated radiation hardened. 2.9 CPS0008E-001 # 4. Pin Connections Table 1. Pin Connections | PIN<br>No. | SIGNAL | I/O | FUNCTION | ACTIVE | |------------|-------------------|-----|-----------------|--------| | 1 | GND | | Ground | | | 2 | 2 D <sub>3</sub> | | Data Bit 3 | | | 3 | D <sub>4</sub> | 1/0 | Data Bit 4 | | | 4 | Ds | I/O | Data Bit 5 | | | 5 | $D_6$ | I/O | Data Bit 6 | | | 6 | D <sub>7</sub> | 1/0 | Data Bit 7 | | | 7 | CE <sub>1</sub> # | I | Card Enable 1 | LOW | | 8 | Aio | I | Address Bit 10 | | | 9 | OE# | I | Output Enable | LOW | | 10 | An | I | Address Bit 11 | | | 11 | A9 | I | Address Bit 9 | | | 12 | As | I | Address Bit 8 | | | 13 | A13 | I | Address Bit 13 | | | 14 | A14 | I | Address Bit 14 | | | 15 | WE# | I | Write Enable | LOW | | 16 | RDY/BSY# | 0 | Ready Busy | LOW | | 17 | Vcc | | Supply Voltage | | | 18 | V <sub>PP1</sub> | | Program Voltage | | | 19 | A16 | I | Address Bit 16 | | | 20 | A15 | Ī | Address Bit 15 | | | 21 | A12 | I | Address Bit 12 | | | 22 | <b>A</b> 7 | I | Address Bit 7 | | | 23 | A6 | I | Address Bit 6 | | | 24 | A5 | I | Address Bit 5 | | | 25 | A4 | I | Address Bit 4 | | | 26 | Аз | I | Address Bit 3 | | | 27 | A2 | I | Address Bit 2 | | | 28 | Aı | I | Address Bit 1 | | | 29 | Αo | I | Address Bit 0 | ] | | 30 | D₀ | I/O | Data Bit 0 | | | 31 | D <sub>1</sub> | I/O | Data Bit 1 | | | 32 | D <sub>2</sub> | ľO | Data Bit 2 | | | 33 | WP | 0 | Write Protect | HIGH | | 34 | GND | | Ground | | | PIN<br>No. | SIGNAL | 1/0 | FUNCTION | ACTIVE | |------------|-------------------|----------|--------------------------|---------| | 35 | GND | <u> </u> | Ground | | | 36 | CD <sub>1</sub> # | 0 | Card Detect 1 | LOW | | 37 | D11 | I/O | Data Bit 11 | <b></b> | | 38 | D12 | 1/0 | Data Bit 12 | | | 39 | D13 | I/O | Data Bit 13 | | | 40 | D <sub>14</sub> | I/O | Data Bit 14 | | | 41 | D15 | I/O | Data Bit 15 | | | 42 | CE2# | I | Card Enable 2 | LOW | | 43 | VSı# | 0 | Voltage Sense 1 | | | 44 | RFU | | Reserved | | | 45 | RFU | | Reserved | | | 46 | A17 | I | Address Bit 17 | | | 47 | A 18 | I | Address Bit 18 | | | 48 | A 19 | I | Address Bit 19 | | | 49 | A 20 | I | Address Bit 20 | | | 50 | A21 | I | Address Bit 21 | | | 51 | Vcc | | Supply Voltage | | | 52 | V PP2 | | Program Voltage | | | 53 | A22 | I | Address Bit 22 | | | 54 | A 23 | I | Address Bit 23 | | | 55 | A24 | I | Address Bit 24 | | | 56 | A25 | I | Address Bit 25 | | | 57 | VS2# | 0 | Voltage Sense 2 | | | 58 | RESET | I | Reset | HIGH | | 59 | RFU | | Reserved | | | 60 | RFU | | Reserved | | | 61 | REG# | I | Atribute Memory Select | LOW | | 62 | BVD <sub>2</sub> | 0 | Battery Voltage Detect 2 | | | 63 | BVDı | 0 | Battery Voltage Detect 1 | | | 64 | D8 | I/O | Data Bit 8 | | | 65 | D9 | I/O | Data Bit 9 | | | 66 | D10 | I/O | Data Bit 10 | | | 67 | CD2# | 0 | Card Detect 2 | LOW | | 68 | GND | | Ground | | T1003-01 # 5. Signal Description Table 2. Signal Description | Symbol | ľO | Electrical Interface | Function | |------------|----|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A25 | I | Pull-down<br>(250k Ω @ Vcc=5v) | ADDRESS INPUTS: These are address bus lines which enable direct addressing of memory on the card. Signal A <sub>0</sub> is not used in word access mode. | | Do-D15 | ľO | Pull-down<br>(250k Ω @ Vcc=5v) | DATA INPUT/OUTPUT: Do through D15 constitute the bi-directional data bus. D15 is the most significant bit. | | CE1#,CE2# | I | Pull-up<br>(250k Ω @ Vcc=5v) | CARD ENABLE 1 & 2:<br>CE <sub>1</sub> # enables D <sub>0</sub> -D <sub>7</sub> , CE <sub>2</sub> # enables D <sub>8</sub> -D <sub>15</sub> . | | OE# | I | Pull-up<br>(250kΩ@Vcc=5v) | OUTPUT ENABLE: Active low signal gating read data from the memory card. | | WE# | I | Pull-up<br>(250kΩ@Vcc=5v) | WRITE ENABLE: Active low signal gating write data to the memory card. | | RDY/BSY# | O | | READY/BUSY OUTPUT: Indicates status of internally timed erase or write activities. ID246 series has two types of Ready/Busy output mode; PCMCIA mode and High-Performance mode. In PCMCIA mode, a high output indicates the memory card is ready to accept accesses. A low output indicates that a device in the memory card is busy. In High-Performance mode, the card outputs low when the card is in default state. A high output indicates at least one of flash memory devices in the card comes to be ready to accept accesses. | | CD1#, CD2# | 0 | Pull-down 0Ω | CARD DETECT 1 & 2: These signals provide for card insertion detection. The signals are connected to ground internally on the memory card, and will be forced low whenever a card is placed in the socket. The host socket interface circuitry shall supply 10K or larger pull-up resistors on these signal pins. | | WP | 0 | Low:Pull-down 0Ω<br>High:Pull-up 100kΩ | WRITE PROTECT: Write Protect reflects the status of the Write Protect switch on the memory card. WP set to high = write protected. | | Vpp1,Vpp2 | | | WRITE / ERASE POWER SUPPLY 1 & 2: | | Vcc | | | CARD POWER SUPPLY: | | GND | | | GROUND: | | REG# | I | Pull-up<br>(250kΩ@Vcc=5v) | REGISTER SELECT: Provides access to attribute memory when REG# is low. | | RESET | I | Pull-down<br>(250kΩ@Vcc=5v) | RESET: Active high signal for placing card in Power-On Default State. | | BVD1, BVD2 | 0 | Pull-up 100kΩ | BATTERY VOLTAGE DETECT 1 & 2: These signals are pulled high to maintain SRAM card compatibility. | | VS1#, VS2# | 0 | VS1#: Pull-down<br>VS2#: N.C. | VOLTAGE SENSE 1 & 2:<br>Notifies the host socket of the CIS's VCC requirements.VS <sub>1</sub> # is pulled-down to ground when using the standard CIS, that indicate 3.3V operating is available. | | RFU | | | RESERVED FOR FUTURE USE | | | | | | T1172E-01 # 6. Functions # 6. 1 Common Memory ## 6. 1. 1 Common Memory Architecture Figure 2 shows common memory architecture of ID246 series flash memory card. Device pair is consisted of two pieces of flash memory devices. Each device has individually erasable and lockable blocks. All blocks are divided into odd bytes and even bytes. Each device pair and block is selected by address bits. Table 3 shows definitions of address bits. Figure 2. Common Memory Architecture Table 3. Address Difinitions | Address Pifinitions | 32MB, 40MB, 48MB | |-------------------------------------------------|-------------------------| | Select Even / Odd byte in the byte access mode. | Α0 | | Select address in the block. | A16~A1 (64KB/Block) | | Select a block. | A21~A17 (32blocks/bank) | | Select a bank | A22 (2banks/device) | | Select a device pair. | A25~A23 | T1173E-01 ## 6. 1. 2 Erase Erase is executed one block at a time. Erasable block size is 64K bytes in byte access mode and 128K bytes in word access mode. ## 6. 1. 3 Address Decoding The higher address area of ID246 series flash memory card which goes beyond common memory area is not decoded in common memory access. It means that the system will access to random memory address of the memory card even if system will try to access to the memory address which exceeds memory capacity of the card. Please do not access to the memory address which goes beyond memory capacity of the card. As an enhanced function, the memory card enables to output invalid data (either of 0000h or FFFFh) when system will access to the memory address which exceeds memory capacity of the card. Please contact our sales & marketing support to find concrete way of setting. # 6. 2 Attribute Memory Figure 3 shows attribute memory map of ID246 series flash memory card. Attribute memory is contained within the Card Control Logic. Attribute memory contains the Card Information Structure (CIS) and Component Management Registers (CMRs). The CIS contains tuple information and is located at even byte addresses beginning with address 0000h (Please refer to section 7). The standard CIS of ID246 series flash memory card is hardwired and is for read only. As an enhanced function, the hardwired CIS area is switchable to EEPROM so that customer can program required CIS. Please contact our sales & marketing support to find concrete way of setting. The CMRs are located at even byte addresses beginning with address 4000h (Please refer to section 9). Figure 3. Attribute Memory Map ## 6.3 Function Table # 6.3.1 Common Memory Access Table 4. Common Memory Access | Mode | REG# | CE <sub>2</sub> # | CE,# | A <sub>0</sub> | OE# | WE# | D <sub>15-8</sub> | D <sub>7-0</sub> | |----------------|------|-------------------|------|----------------|-----|-----|-------------------|------------------| | Stand-by | X | Н | Н | X | X | Х | High-Z | High-Z | | David David | H | Н | L | L | L | Н | High-Z | Even | | Byte Read | H | Н | L | Н | L | Н | High-Z | Odd | | Word Read | Н | L | L | Х | L | Н | Odd | Even | | Odd Byte Read | Н | L | Н | X | L | Н | Odd | Hìgh-Z | | Davis Waise | H | Н | L | L | Н | L | Don't care | Even | | Byte Write | Н | Н | L | Н | Н | L | Don't care | Odd | | Word Write | Н | L | L | X | Н | L | Odd | Even | | Odd Byte write | Н | L | Н | X | Н | L | Odd | Don't care | # 6.3.2 Attribute Memory Access Table 5. Attribute Memory Access | Mode | REG# | CE <sub>2</sub> # | CE <sub>1</sub> # | A <sub>0</sub> | OE# | WE# | D <sub>15~8</sub> | D <sub>7-0</sub> | |----------------|------|-------------------|-------------------|----------------|-----|-----|-------------------|------------------| | Stand-by | X | Н | Н | X | X | X | High-Z | High-Z | | D . D .I | L | Н | L | L | L | Н | High-Z | Even | | Byte Read | L | H | L | Н | L | Н | High-Z | XX | | Word Read | L | L | L | X | L | Н | XX | Even | | Odd Byte Read | L | L | Н | X | L | Н | XX | High-Z | | D 317-' | L | Н | L | L | Н | L | Don't care | Even | | Byte Write | L | H | L | Н | Н | L | Don't care | Don't care | | Word Write | L | L | L | X | Н | L | Don't care | Even | | Odd Byte write | L | L | Н | X | Н | L | Don't care | Don't care | TS1059E-02 XX:Output data is invalid. The standard CIS is for read only. Write operation is only for CMRs and CIS on EEPROM # 7. Card Information Structure (CIS) The CIS is contained within attribute memory (Please refer to section 6.2). Table 6 shows standard CIS tuples, but it is for read only. As an enhanced function, the hardwired CIS area is switchable to EEPROM so that customer can program required CIS. Please contact our sales & marketing support to find concrete way of setting. Table 6. Standard CIS | Address | Value | Description | |---------|-------------------|-------------------------------------------------| | 00h | 01h | Device Info (Common Memory) | | 02h | 04h | Tuple Link | | 04h | 57h | Flash Memory | | 06h | 22h | Access Time 150ns | | 08h | 7Eh<br>9Eh<br>BEh | Capacity<br>32MB<br>40MB<br>48MB | | 0Ah | FFh | End of Tuple | | 0Ch | 1Ch | Device Info (Common Memory<br>Other Conditions) | | 0Eh | 05h | Tuple Link | | 10h | 02h | Conditions 3Vcc | | 12h | 57h | Flash Memory | | 14h | 32h | Access Time 250ns | | 16h | 7Eh<br>9Eh<br>BEh | Capacity<br>32MB<br>40MB<br>48MB | | 18h | FFh | End of Tuple | | 1Ah | 17h | Device Info ID<br>(Attribute Memory) | | 1Ch | 04h | Tuple Link | | 1Eh | 1Fh | ROM | | 20h | 2Ah | Access Time 200ns | | 22h | Olh | Capacity 2KB | | 24h | FFh | End of Tuple | | 26h | 1Dh | Device Info ID (Attribute Memory) | | 28h | 05h | Tuple Link | | 2Ah | 02h | Conditions 3Vcc | | 2Ch | 1Fh | ROM | | 2Eh | 2Ah | Access Time 200ns | | 30h | Olh | Capacity 2KB | | 32h | FFh | End of Tuple | | 34h | 18h | JEDEC Code ID | | 36h | 02h | Tuple Link | | 38h | B0h | Manufacture Code | | 3Ah | D0h | Device Code | | 3Ch | 00h | End of Tuple | | 3Eh | 15h | Version Info Level 1 | | 40h | 23h | Tuple Link | | 42h | 04h | Major Version | | 44h | 01h | Minor Version | | Address | Value | Description | |---------|-------|-----------------------------------| | 46h | 53h | S:Product Info | | 48h | 48h | Н | | 4Ah | 41h | A | | 4Ch | 52h | R | | 4Eh | 50h | P | | 50h | 00h | END TEXT | | 52h | 49h | I | | 54h | 44h | D | | 56h | 32h | 2 | | 58h | 34h | 4 | | 5Ah | 53h | S | | 5Ch | 52h | R | | 5Eh | 20h | SPACE | | 60h | 00h | END TEXT | | 62h | 53h | S :Maker Info | | 64h | 48h | Н | | 66h | 41h | A | | 68h | 52h | R | | 6Ah | 50h | P | | 6Ch | 20h | SPACE | | 6Eh | 43h | С | | 70h | 4Fh | 0 | | 72h | 52h | R | | 74h | 50h | P | | 76h | 4Fh | 0 | | 78h | 52h | R | | 7Ah | 41h | A | | 7Ch | 54h | T | | 7Eh | 49h | I | | 80h | 4Fh | 0 | | 82h | 4Eh | N | | 84h | 00h | END TEXT | | 86h | FFh | End of Tuple | | 88h | 1Ah | Configuration Info | | 8Ah | 05h | Tuple Link | | 8Ch | 01h | 2 Bytes Field | | 8Eh | 02h | Last Index of Configuration Table | | 90h | 00h | CMRs Base Adress(LSB) | | 92h | 40h | CMRs Base Adress(MSB) | | 94h | 0Bh | CMR Mask | | 96h | 00h | Null | | 98h | 1Bh | Configuration Table Entry 1 | Table 8. Standard CIS (Continued) | Address | Value | Description | |---------|------------|-----------------------------| | 9Ah | 08h | Tiple Link | | 9Ch | Olh | Index | | 9Eh | 02h | Vcc & Vpp | | A0h | 79h | Parameter Selection | | A2h | 55h | Vcc Voltage 5V | | A4h | 0Ch | Icc Static | | A6h | 06h | Icc Average | | A8h | 06h | Icc Peak | | AAh | 23h | Icc Powerdown | | ACh | 1Bh | Configuration Table Entry 2 | | AEh | 09h | Tuple Link | | B0h | 02h | Index | | B2h | Olh | Vcc Onry | | B4h | 79h | Parameter Selection | | B6h | B5h | Vcc Voltage 5V | | B8h | 1Eh | | | BAh | 0Ch | Icc Static | | BCh | 7Dh | Icc Average | | BEh | 7Dh | Icc Peark | | C0h | 1Bh | Icc Powerdown | | C2h | 1Eh | Device Geometry | | C4h | 06h | Tuple Link | | C6h | 02h | Bus | | C8h | llh | Erase | | CAh | 01h | Read size | | CCh | 01h | Write size | | CEh | 01h | Partation: 1block | | D0h | Olh | Non-interleaved | | D2h | 20h | Manufacturer ID | | D4h | 04h | Tuple Link | | D6h | B0h | Manufacturer Code | | D8h | 00h | | | | UE: | Manufacturer Info: | | DAh | 0Fh<br>11h | 32MB<br>40MB | | | 12h | 48MB | | DCh | 31h | Manufacturer Info: DVO | | DEh | 21h | Function Identification | | E0h | 02h | Tuple Link | | E2h | Olh | Function: MEMORY | | E4h | 00h | System: None | | E6h | FFh | End of CIS | ## 8. Card Control #### 8.1 Reset The card is in initial state directly after power-up. But we recommend to do reset operation after power-up to make sure to initialize the card. During block erase, byte write, or lock-bit configuration modes, an active RESET will abort the operation. RDY/BSY# remains low until the reset operation completes. Memory contents being altered are no longer valid; the data may be partially erased or written. The host must wait after RESET goes to logic-Low (V<sub>IL</sub>) before it can write another command, as determined by tphwl. It is important to assert RESET to the card during a system reset. If a CPU reset occurs without a card reset, the host will not be able to read from the card if that card is in a different mode when the system reset occurs. For example, if an end-user initiates a host reset when the card is in read status register mode, the host will attempt to read code from the card, but will actually read status register data. Sharp's ID246 Series Flash Memory Card allows proper card reset following a system reset through the use of the RESET input. ## 8. 2 Status Register Each flash memory device in the card has status register. The status register may be read to determine when a write, block erase, or lock-bits configuration is complete, and whether that operation completed successfully (please refer to Table 7). It may be read at any time by writing the Read Status Register command (70h, 7070h) into the CUI. In word access mode, the status register data of even byte devices are output to D7~0, and the status register data of odd byte devices are output to D15~8. #### 8. 3 Write Protect Switch The ID246 Series Flash Memory Card has a write protect switch on the back of the card. When the switch is in the write protect position, the card blocks all writes to the common and attribute memory without Card Management Registers region (see Figure 4). #### 8. 4 Read Identifier Codes / Block Status Code Manufacture Code and Device Code are contained within each flash memory device in the memory card. The identifier code operation is initiated by writing the Read Identifier Codes command (90h, 9090h) into the CUI of each memory device. The specific address of each device is necessary to be selected to read these codes (Table 9). Figure 4. Write Protect Switch | WSMS | BESS | ECBLBS | WSBLBS | VPPS | WSS | DPS | R | |-------------|-----------------|---------------|--------|------------------|------------------|--------------------------------------|----------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NOTES: | · | | | | SR.7 = WRIT | E STATE MAG | CHINE STATUS | | | | | | | 1 = Ready | | | | Check RY/BY | # pin or SR.7 to | o determine blo | ck erase, full | | 0 = Busy | | | | chip erase, (m) | ulti) word/byte | write or block le | ock-bit | | • | | | | configuration of | completion. | | | | SR.6 = BLOC | K ERASE SUS | SPEND STATUS | | SR.6-0 are inv | alid while SR.7 | ="0" | | | 1 = Block | Erase Suspende | ed | | | | | | | 0 = Block | Erase in Progre | ess/Completed | | | | safter a block e<br>block lock-bit c | | | SR.5 = ERAS | E AND CLEAI | R BLOCK LOCK | K-BITS | STS configura | tion attempt, an | improper comr | nand sequence | | STAT | JS | | | was entered. | | | | SR.4 = WRITE AND SET BLOCK LOCK-BIT STATUS 1 = Error in Write or Set Block Lock-Bit 1 = Error in Erase or Clear Block Lock-Bits 0 = Successful Erase or Clear Block Lock-Bit 0 = Successful Write or Set Block Lock-Bit SR.3 = VPP STATUS 1 = VPP Low Detect, Operation Abort $0 = V_{PP} OK$ SR.2 = WRITE SUSPEND STATUS 1 = Write Suspended 0 = Write in Progress/Completed SR.1 = DEVICE PROTECT STATUS 1 = Block Lock-Bit and/or WP# Lock Detected, Operation Abort 0 = Unlock SR.0 = RESERVED FOR FUTURE ENHANCEMENTS SR.3 does not provide a continuous indication of VPP level. the WSM interrogates and indicates the VPP level only after block erase, full chip erase, (multi) word/byte write or block lock-bit configuration command sequences. SR.3 is not guaranteed to reports accurate feedback only when VPP/=VPPH1. SR.1 does not provide a continuous indication of block lock-bit values. The WSM interrogates block lock-bit, and WP# only after block erase, full chip erase, (multi) word/byte write or block lock-bit configuration command sequences. Itinforms the system, depending on the attempted operation, If the block lock-bit is set and/or WP# is not Vih. Reading the block lock configuration codes after writing the Read Identifier Codes command indicates block lock-bit status. SR.0 is reserved for future use and should be masked out when polling the status register. T1160E-01 Table 7(b). Extended Status Register Definition | SMS | R | R | R | R | R | R | R | |--------------|---------------|-------------|----------|-----------|----------------------------------|---------------|--------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | NOTES: | | | | | | ord/byte Writ | | | 10 | Multi Word/Byte<br>next Multi Wo | | | | XSR.6-0=RESE | ERVED FOR I | FUTURE ENHA | NCEMENTS | VCD ( 0 : | | مام مسط مامسا | l ba maalead | | | | | | | erved for future ng the extended | | de masked | T1161E-01 Table 8. Identifier Codes / Block Status | | Select Device-pair | Address in Device | Even/Odd | Data Output D <sub>7</sub> -D <sub>0</sub> | |-----------------------------|----------------------------------|---------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | A <sub>25</sub> -A <sub>21</sub> | A <sub>20</sub> -A <sub>1</sub> | $A_{o}$ | 32MB, 40MB, 48MB | | Manufacture Identifier Code | DPA | 00000h<br>00001h | 0:Even<br>1:Odd | B0h | | Device Identifier Code | DPA | 00002h<br>00003h | 0:Even<br>1:Odd | D0h | | | | | | Block Status Code | | Block Status Code | DPA | X0004h<br>X0005h<br>(X: Select Block) | 0:Even<br>1:Odd | D <sub>0</sub> : 0=Unlocked, 1=Locked D <sub>1</sub> : 0=Last Erase operation completed successfully 1=Last Erase operation did not completed successfully D <sub>7</sub> -D <sub>2</sub> : Reserved | NOTE: A<sub>0</sub> is ignored in word access mode, and D<sub>15</sub>-D<sub>8</sub> outputs the Odd byte data. T1164E-01 DPA: Address as select device pair BLKD: Block Lock Configuration Data MLKD: Master Lock Configuration Data # 9. Component Management Registers (CMR) Component Management Registers (CMR) are mapped at even byte locations beginning at address 4000h in attribute memory. ## 9. 1 Configuration Option Register (Address:4000h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---------|---------|--------------|-----------|-------------|----------|-------|-------|-------| | 4000h | SRESET | | | | Reserved | | | | | | SRESET: | 1=Reset Stat | e 0=End I | Reset Cycle | | | | | # 9. 2 Card Configuration Register (Address:4002h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---------|-------|------------------------------------------------|----------------|-------------|-------------|----------------|--------------|----------| | 4002h | | - | Reserved | | | PWDN | Rese | rved | | | | 1=Power-D<br>Device pair<br>Down.<br>0=Power-U | rs that apoint | ed by Sleep | Control Reg | zister(4118h-4 | 11Ah) are in | n Power- | ## 9. 3 Socket and Copy Register (Address:4006h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit. I | Bit.0 | | | |------------------------------------------------------------------------------|------------|-------|----------|-------|-----------|-------|--------|-------|--|--| | 4006h | Reserved | | Copy No. | | Soket No. | | | | | | | | Soket No.: | | | | | | | | | | | | Copy No.: | • • | | | | | | | | | | The card may use to distinguish between similar cards installed in a system. | | | | | | | | | | | T1053-01 ## 9. 4 Card Status Register (Address:4100h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---------|-------|-------|--------|-------|-------|-------|-------|---------| | 4100h | ADM | ADS | SRESET | CMWP | PWDN | CISWP | WP | RDY/BSY | ADM: ORed value of the Ready/Busy Mask Register. 1 =Any device is masked. 0 =All Devices are not Masked. ADS: ORed value of the Sleep Control Register. 1 = Any device-pair is Controled power-down by bit.2 of the Card Configuration Register. SRESET: Reflects the bit.7 of the Configuration Option Register. CMWP: Reflects the bit.1 of the Write Protection Register. PWDN: Reflects the bit.2 of the Card Configuration Register. CISWP: Reflects the bit.0 of the Write Protection Register. WP: Indicates the Write Protect Switch status. 1 = Write Protect Switch: ON 1 = Write Protect Switch: OFF RDY/BSY: Reflects the Ready/Busy Status Register. 1 = All devices are READY. 0 = Any device is BUSY. T1054-01 # 9. 5 Write Protection Register (Address:4104h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---------|-------|-------|----------|-------|-------|-------|-------|-------| | 4104h | | | Reserved | | | BLKEN | CMWP | CISWP | BLKEN: Block Locking Enable 1 = Enable Block Locking 0 = All Block Unlocked Common Memory Write Protect CMWP: 1 = Common Memory without CIS region in Write Protect Status Common Memory CIS Write Protect CISWP: 1 = Common Memory CIS in Write Protect Status T1176E-01 # 9. 6 Sleep Control Register (Address:4118h~411Ah) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | | | | | |---------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------|-------|-------|-------|-------|-------|--|--|--|--| | 411Ah | | | | Rese | erved | | | | | | | | | 4118h | Rese | Reserved DEV10/11 DEV8/9 DEV6/7 DEV4/5 DEV2/3 DEV0/1 | | | | | | | | | | | | | 1= Select sleep mode device-pair If set to "1" the corresponding device-pairs are putted into deep power-down mode | | | | | | | | | | | | If set to "1", the corresponding device-pairs are putted into deep power-down mode by PWDN bit of Configuration Status Register. T1047-01 ## 9. 7 Ready/Busy Mask Register (Address:4120h~4122h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---------|-------|-------|-------|-------|-------|-------|-------|-------| | 4122h | | Rese | erved | | DEV11 | DEV10 | DEV9 | DEV8 | | 4120h | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | DEV2 | DEV1 | DEV0 | 1 = Mask the Rdy/Bsy# The corresponding device's Rdy/Bsy# signals to set bit are ignored for card's RDY/BSY# output. T1040-01 # 9. 8 Ready/Busy Status Register (Address:4130h~4132h) | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | | | | | |---------|-------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | 4132h | | Rese | rved | | DEV11 | DEV10 | DEV9 | DEV8 | | | | | | 4130h | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | DEV2 | DEV1 | DEV0 | | | | | | | 1=READY 0=BUSY Each bit indicates the corresponding device's Rdy/Bsy# signal. | | | | | | | | | | | | T1041-01 #### 9. 9 Ready/Busy Mode Register (Address:4140h) | Г | Address | Bit.7 | Bit.6 | Bit.5 | Bit.4 | Bit.3 | Bit.2 | Bit.1 | Bit.0 | |---|---------|-------|-------|-------|-------|-------|-------|-------|-------| | Γ | 4140h | | • | Rese | rved | | | RACK | MODE | RACK: Ready Acknowledge Bit Must clear this bit after receiving ready status to prepare for next device's ready transition. MODE: RDY/BSY# Mode 1 = High-Performance Mode 0 = PCMCIA Mode T1055-0 ## 10. Command Definitions Device operations are determined by writing specific commands to the Command User Interface. Table 9 defines the commands. Table 9. Command Definitions | Command | Note | Fi | rst Bus Cy | cle | Sec | ond Bus C | ycle | |----------------------------------------------------------------------|------|-----------|------------|----------------------------------------|-----------|-----------|----------------| | Command | Note | Operation | Address | Data | Operation | Address | Data | | Read Array / Reset | | Write | DA | FFh<br>(FFFFh) | _ | _ | - | | Read Identifier Codes | 1 | Write | DA | 90h<br>(9090h) | Read | IA | ID | | Query | | Write | DA | 98h<br>(9898h) | Read | QA | QD | | Read Status Register | 2 | Write | DA | 70h<br>(7070h) | Read | DA | SRD | | Clear Status Register | | Write | DA | 50h<br>(5050h) | _ | - | - | | Full Chip Erase Setup/Confirm | | Write | DA | 30h<br>(3030h) | Write | DA | D0H | | Word/Byte Write | 3 | Write | WA | 40h<br>(4040h)<br>or<br>10h<br>(1010h) | Write | WA | WD | | Multi Word/Byte Write<br>Setup/Confirm | 4 | Write | WA | E8h<br>(E8E8h) | Write | WA | N-1 | | Block Erase | 3 | Write | ВА | 20h<br>(2020h) | Write | BA | D0h<br>(D0D0h) | | Block Erase and Word/Byte Write<br>Suspend | 3 | Write | DA | B0h<br>(B0B0h) | - | - | - | | Block Erase and Word/Byte Write<br>Resume | 3 | Write | DA | D0h<br>(D0D0h) | - | • | - | | Set Block Lock-Bit | | Write | BA | 60h<br>(6060h) | Write | ВА | 01h<br>(0101h) | | Clear Block Lock-Bit | | Write | DA | 60h<br>(6060h) | Write | DA | D0h<br>(D0D0h) | | STS Configuration<br>Level-Mode for Erase and Write<br>(RY/BY# Mode) | | Write | DA | B8h<br>(B8B8h) | Write | DA | 00h<br>(0000h) | | STS Configuration Pulse-Mode for Erase | | Write | DA | B8h<br>(B8B8h) | Write | DA | 01h<br>(0101h) | | STS Configuration Pulse-Mode for Write | | Write | DA | B8h<br>(B8B8h) | Write | DA | 02h<br>(0202h) | | STS Configuration Pulse-Mode for Erase and Write | | Write | DA | B8h<br>(B8B8h) | Write | DA | 03h<br>(0303h) | Address Data IA =Identifier code Address ID =Identifier Codes WA =Write Address WD =Write Data BA =Block Address SRD =Data from Status Register DA =Device Address QA =Query Offset Address QD =Data read from Query database #### Note: - 1. Following the Read Identifier Codes command, read operations access manufacture, device, block status codes. - 2. Status Register may be read to determine when a write, block erase, or lock bit configuration is complete, and whether that operation completed successfully. - 3. If the block is locked, block erase or write operations are desabled. - 4. Following the Third Bus Cycle,inputs the write address and write data of 'N'+1 times. Finally, input the confirm command 'D0H'. T1150E-01 # 10. 1 Query Command Query database can be read by writing Query command (98H). Following the command write, read cycle from address shown in Table 11-15 retrievethe critical information to write, erase and otherwise control the flash component. In word mode, D<sub>8</sub>-D<sub>15</sub> output the Query data of odd Byte Devices. Table 10. Example of Query Structure Output | ) / | Offset Addres | Output | | | |----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------|--------------------------| | Mode | (A6 - A1) | A <sub>0</sub> | D <sub>15</sub> -D <sub>8</sub> | $D_{\gamma}$ - $D_{0}$ | | X8 mode | A <sub>6</sub> , A <sub>5</sub> , A <sub>4</sub> , A <sub>3</sub> , A <sub>2</sub> , A <sub>1</sub><br>1,0,0,0,0,0,0(20H)<br>1,0,0,0,0,1(21H)<br>1,0,0,0,1,0(22H)<br>1,0,0,0,1,1(23H) | 0 = Even<br>1 = Odd | High-Z<br>High-Z<br>High-Z<br>High-Z | "Q"<br>"Q"<br>"R"<br>"R" | | X16 mode | A <sub>6</sub> , A <sub>5</sub> , A <sub>4</sub> , A <sub>3</sub> , A <sub>2</sub><br>1,0,0,0,0 (10H)<br>1,0,0,0,1 (11H) | Х | "Q"<br>"R" | "Q"<br>"R" | T1152E-01 ## 10. 1. 1 Block Status Register This field provides lock configuration and erase status for the specified block. These informations are only available when device is ready (SR.7=1). If block erase or full chip erase operation is finished irregulary, block erase status bit will be set to "1", this block is invalid. Table 11. Query Block Status Register | Offset<br>(Word Address) | Length | Description | |--------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (BA+2)H | 01H | Block Status Register D0: Block Lock Configuration 0=Block is unlocked 1=Block is locked D1: Block Erase Status 0=Last erase operation completed successfully 1=Last erase operation not completed successfully D2-7: Reserved for future use | NOTE: 1.BA=The beginning of a Block Address. T1153E-01 # 10. 1. 2 CFI Query Identification String The Identification String provides verification that the component supports the Common Flash Interface specification. Additionally, If indicates which version of the spec and which Vendor-specified command set(s) is(are) supported. Table 12. CFI Query Identification String | Offset<br>(Word Address) | Length | Description | |--------------------------|--------|---------------------------------------------------------------------------------------------------------| | 10H,11H,12H | 03H | Query Unique ASCII string "QRY"<br>51H,52H,59H | | 13H,14H | 02H | Primary Vendor Command Set and Control Interfase ID Code 01H,00H (SCS ID Code) | | 15H,16H | 02H | Addressfor Primary Algorithm Extended Query Table 31H,00H (SCS Extended Query Table Offset) | | 17H,18H | 02H | Alternate Vendor Command Set and Control Interfase ID Code 0000H (0000H means that no alternate exists) | | 19H,1AH | 02H | Address for Alternate Algorithm Extended Query Table 0000H (0000H means that no alternate exists) | T1154E-01 # 10. 1. 3 System Interface Information The following device information can be useful in optimizing system interface software. Table 13. System Information String | Offset<br>(Word Address) | Length | Description | |--------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------| | 1BH | 01H | V <sub>CC</sub> Logic Supply Minimum Write/Erase voltage 27H (2.7V) | | 1CH | 01H | V <sub>CC</sub> Logic Supply Maximum Write/Erase voltage 55H (5.5V) | | 1DH | 01H | V <sub>pp</sub> Programming Supply Minimum Write/Erase voltage 27H (2.7V) | | 1EH | 01H | V <sub>pp</sub> Programming Supply Maximum Write/Erase voltage 55H (5.5V) | | 1FH | 01H | Typical Timeout per Single Byte/Word Write 03H (2 <sup>3</sup> =8 usec) | | 20Н | 01H | Typical Timeout for Maximum Size Buffer Write (32 Bytes) 03H (2 <sup>6</sup> =64 usec) | | 21H | 01H | Typical Timeout per Individual Block Erase 0AH (0AH=10, 2 <sup>10</sup> =1024 msec) | | 22Н | 01H | Typical Timeout for Full Chip Erase 0FH (0FH=15, 2 <sup>15</sup> =32768 msec) | | 23Н | 01H | Maximum Timeout per Single Byte/Word Write, 2 <sup>N</sup> times of typical 04H (2 <sup>4</sup> =16, 8 usec x16=128 usec) | | 24H | 01H | Maximum Timeout Maximum Size Buffer Write, 2 <sup>N</sup> times of typical 04H (2 <sup>4</sup> =16, 64 usec x16=1024 usec) | | 25H | 01H | Maximum Timeout per Individual Block Erase, 2 <sup>N</sup> times of typical 04H (2 <sup>4</sup> =16, 1024 msec x16=16384 msec) | | 26Н | 01H | Maximum Timeout for Full Chip Erase, 2 <sup>N</sup> times of typical 04H (2 <sup>4</sup> =16, 32768 msec x16=524288 msec) | T1155E-01 # 10. 1. 4 Device Geometry Definition This field provides critical details of the flash device geometry. Table 14. Device Geometry Definition | Offset<br>(Word Address) | Length | Description | |--------------------------|-------------|----------------------------------------------------------------------------------------------------------------------| | 27Н | 01H | Device Size<br>15H (15H=21, 2 <sup>21</sup> =2097152=2M Bytes | | 28Н, 29Н | 02H | Flash Device Interface description 02H,00H (x8/x16 supports x8 and x16 via BYTE#) | | 2АН, 2ВН | 02H | Maximum Number of Bytes in Multi word/byte write 05H,00H (25=32 Bytes) | | 2СН | 01 <b>H</b> | Number of Erase Block Regions within device<br>01H (symmetrically blocked) | | 2DH, 2EH | 02H | The Number of Erase Blocks 1FH,00H (1FH=31 ==>31+1=32 Blocks | | 2FH, 30H | 02H | The Number of "256 Bytes" cluster in a Erase block 00H,01H (0100H=256 ==>256 Bytes x 256=64K Bytes in a Erase Block) | T1156E-01 # 10. 1. 5 SCS OEM Specific Extended Query Table Certain flash features and commands may be optional in a vendor-specific algorithm specification. The optional vendor-specific Query table(s) may be used to specify this and other types of information. These structures are defined solely by the flash vendor(s). Table 15. SCS OEM Specific Extended Query Table | Offset<br>(Word Address) | Length | Description | | | | |--------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 31Н,32Н,33Н | 03H | PRI<br>50H, 52H, 49H | | | | | 34H | 01H | 31H (1) Major Version Number, ASCII | | | | | 35H | 01H | 30H (0) Minor Version Number, ASCII | | | | | 36Н, 37Н, 38Н, 39Н | 04Н | OFH, 00H, 00H, 00H Optional Command support bit0=1: Chip Erase Supported bit1=1: Suspend Erase Supported bit2=1: Suspend Write Supported bit3=1: Lock/Unlock Supported bit4=0: Queued Erase Not Supported bit5-31=0: reserved for future use | | | | | ЗАН | 01H | 01H Supported Functions after Suspend bit0=1: Write Supported after Erase Suspend bit1-7=0: reserved for future use | | | | | 3ВН, 3СН | 02Н | 03H, 00H Block Status Register Mask bit0=1: Block Status Register Lock Bit [BSR.0] active bit1=1: Block Status Register Valid Bit [BSR.1] active bit2-15=0: reserved for future use | | | | | 3DH | 01H | V <sub>cc</sub> Logic Supply Optimum Write/Erase voltage (highest performance) 50H (5.0V) | | | | | ЗЕН | H10 | V <sub>PP</sub> Programming Supply Optimum Write/Erase voltage (highest performance) 50H (5.0V) | | | | | 3FH | reserved | Reserved for future versions of the SCS Specification | | | | T1157E-01 ## 10. 2 STS Configuration Command The RDY/BSY# pin can be configured to different states using the STS Configuration command. Once the RDY/BSY# pin has been configured, it remains in that configuration until another configuration command is issued, the device is powered down or card is reset. Upon initial power-up and after exit from deep power-down mode, the RDY/BSY# pin defaults to RY/BY# operation where STS low indicates that the WSM is busy. STS high indicates that the WSM is ready for a new operation. To reconfigure the RDY/BSY# pin to other modes, the STS Configuration is issued followed by the appropriate configuration code. The three alternate configurations are all pulse mode for use as a system interrupt. Table 16. STS Configuration Coding Description | Configuration<br>Bits | Effects | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 00Н | Set STS pin to default level mode (RY/BY#). RY/BY# in the default level-mode of operation will indicate WSM status condition. | | 01H | Set STS pin to plused output signal for specific erase operation. In this mode, STS provides low pulse at the completion of Block Erase, Full Chip Erase and Clear Block Lock-bit operation. | | 02H | Set STS pin to pulsed output signal for a specific write operation. In this mode, STS provides low pulse at the completion of (multi) Byte Write and Set Block Lock-bit operation. | | 03H | Set STS pin to pulsed output signal for specific write and erase operation.STS provides low pulse at the completion of Block Erase, Full Chip Erase, (Multi) Word/Byte Configuration operations. | T1158E-01 Table 17. Write Protection Alternatives | Operation | Block<br>Lock-Bit | BLKEN bit of Write<br>Protection Register | Effect | |-----------------------------------|-------------------|-------------------------------------------|---------------------------------------------------------------------------| | Block Erase,<br>(Multi) Word/Byte | 0 | х | Block Erase and (Multi) Word/Byte Write Enabled. | | Write | 1 | 1 | Block is Locked. Block Erase and (Multi)<br>Word/Byte Write Disabled. | | | | 0 | Block Lock-Bit Override. Block Erase and (Multi) Word/Byte Write Enabled. | | Full Chip Erase | 0,1 | 1 | All unlocked blocks are erased, lockd blocks are not erased. | | | x | 0 | All Block Lock-Bit Disabled. | | Set Block Lock-Bit | х | 1 | Set Block Lock-Bit Disabled. | | | | 0 | Set Block Lock-Bit Enabled. | | Clear Block Lock-Bits | X | 1 | Clear Block Lock-Bit Disabled. | | | | 0 | Clear Block Lock-Bit Enabled. | T1159E-01 # 11. Electrical Specifications # 11. 1 Absolute Maximum Ratings | PARAMETER | NOTE | SYMBOL | RATING | UNIT | |-----------------------|------|------------------|--------------------------|------| | Supply Voltage | 2 | V <sub>cc</sub> | -0.3 to 6.0 | V | | Program Voltage | 2 | V <sub>pp</sub> | -0.2 to 7.0 | V | | Input Voltage | 2 | V <sub>IN</sub> | -0.3 to Vcc+0.3(Max:6.0) | V | | Operating Temperature | 1 | T <sub>OPR</sub> | 0 to 60 | °C | | Storage Temperature | | T <sub>stc</sub> | -20 to 65 | Ĉ | T1165E-01 ## NOTES: - 1. Operating temperature is for commercial product defined by this specification. - 2. All specified voltages are with respect to GND. During transitions, this level may undershoot to -2.0v for periods <20ns or overshoot to Vcc+2.0v for periods <20ns. # 11. 2 Recommended Operating Conditions | PARAMETER | NOTE | SYMBOL | MIN | MAX | UNIT | |-----------------------|------|------------------|------|------|------| | Supply Voltage | | V <sub>cc1</sub> | 3.0 | 3.6 | V | | | | V <sub>CC2</sub> | 4.75 | 5.25 | V | | | | V <sub>CC3</sub> | 4.5 | 5.5 | V | | Program Voltage | | V <sub>PP1</sub> | 3.0 | 3.6 | V | | | | $V_{pp_2}$ | 4.5 | 5.5 | V | | Operating Temperature | | T <sub>OPR</sub> | 0 | 60 | °C | T1177E-01 ## 11.3 Capacitance Ta=25°C, f=1MHz | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | CONDITION | |--------------------------|-----------------|-----|-----|-----|------|-----------------------| | Input Capacitance | C <sub>IN</sub> | - | 15 | - | pF | V <sub>IN</sub> =0.0V | | Input/Output Capacitance | C <sub>io</sub> | - | 25 | - | pF | $V_{OUT} = 0.0V$ | ## 11. 4 AC Input/Output Test Conditions Figure 5. Transient Input/Output Reference Waveform Figure 5 shows Input/Output level and test level for AC test. Input rise and fall times (10% to 90%) < 10 ns. # 12. DC Characteristics $(Ta = 0 \text{ to } 60^{\circ}\text{C})$ | PARAMETER | SYM- NO- | | Densi- | 1 1 | | | V±5%<br>V±10% | UNIT | TEST CONDITION | |----------------------------------------------------|-------------------|-----|--------|---------|--------|-----|---------------|------|------------------------------------------------------------------| | | BOL | TE | ty | MIN | MAX | MIN | MAX | | | | Input Low Voltage | V <sub>IL</sub> | 1 | | | 0.3Vcc | | 1.5 | V | | | Input High Voltage | V <sub>IH</sub> | 1 | | 0.7Vcc | | 3.5 | | V | | | Innut I am Cumant | -I <sub>IL1</sub> | 2 | | | ± 2.0 | | ± 2.0 | μΑ | $V_1 = 0V$ | | Input Low Current | -I <sub>IL2</sub> | 3 | | 2.0 | 30.0 | 8.0 | 60.0 | μΑ | $V_{I} = 0V$ | | Input High Current | I <sub>ihi</sub> | 3 | | | ± 2.0 | | ± 2.0 | μΑ | $V_t = Vcc$ | | mpat riigh Cuitent | I <sub>IH2</sub> | 2 | | 2.0 | 30.0 | 8.0 | 60.0 | μΑ | V <sub>I</sub> = Vcc | | Output Low Voltage | v | 4,5 | | | - | | 0.4 | V | $I_{OL} = 6mA$ | | Output Low Voltage | V <sub>OL</sub> | 4,5 | - | | 0.4 | | - | V | $I_{OL} = 3mA$ | | | v | 4 | | - | | 4.0 | | V | $I_{OH} = -3mA$ | | Output High Voltage | V <sub>ohi</sub> | 7 | | Vcc-0.5 | | - | | V | $I_{OH} = -1.5 \text{mA}$ | | Output High Voltage | V | 5 | | - | _ | 4.0 | | V | $I_{OH} = -6mA$ | | | V <sub>OH2</sub> | J | | Vcc-0.5 | | - | | V | $I_{OH} = -3mA$ | | | | | 32MB | | 821 | | 845 | μΑ | CE,#,CE,#=Vcc | | Vcc Stand-by Current | Iccs | 6 | 40MB | | 1025 | | 1045 | μΑ | $A_0 \sim A_{.5} = GND$ | | | | | 48MB | - | 1225 | | 1245 | μΑ | I <sub>our</sub> =0mA | | | | | 32MB | | 141 | | 162 | μΑ | RESET=Vcc | | Vcc Deep Power-Down Current | I <sub>CCD</sub> | 6 | 40MB | | 171 | | 192 | μΑ | $CE_1$ #, $CE_2$ #= $Vcc$<br>$A_0$ - $A_{25}$ = $GND$ | | | | | 48MB | | 201 | | 222 | μΑ | I <sub>out</sub> =0mA | | Vcc Read Current | I <sub>CCR</sub> | 6 | | | 65 | | 129 | mA | CE <sub>1</sub> #,CE <sub>2</sub> #=GND<br>I <sub>OUT</sub> =0mA | | Vcc Word Write or Set | , | 60 | | | 35.1 | | - | mA | $V_{pp} = 3.3V \pm 0.3V$ | | Lock-Bit Current | Iccw | 6,8 | | | 35.1 | | 71.1 | mA | $V_{pp} = 5.0V \pm 10\%$ | | Vcc Block Erase or | T | 6,8 | | | 35.1 | | - | mA | $V_{pp} = 3.3V \pm 0.3V$ | | Clear Lock-Bit Current | I <sub>CCE</sub> | 0,6 | | | 35.1 | | 61.1 | mA | $V_{pp} = 5.0V \pm 10\%$ | | VccWord Write or<br>Block Erase Suspend<br>Current | I <sub>CCWS</sub> | 6 | | | 13.1 | | 21.1 | mA | | | Vcc Lockout Voltage | V <sub>l.ko</sub> | | | 2.0 | | 2.0 | | V | | (Continue to next page) T1166E-01 # DC Characteristics (Continued) $(Ta = 0 \text{ to } 60^{\circ}C)$ | PARAMETER | SYM-<br>BOL | NO-<br>TE | Densi-<br>ty | Vcc=3.3 | , | Vcc=5<br>Vcc=5\ | /±10% | UNIT | TEST CONDITION | | |--------------------------------------------|-----------------------|-----------|--------------|---------|-------|-----------------|-------|------|---------------------------|--| | | | | | MIN | MAX | MIN | MAX | | | | | | | | 32MB | | ± 120 | | ± 120 | μΑ | | | | | | | 40MB | | ± 150 | | ± 150 | μΑ | V <sub>pp</sub> ≤ Vcc | | | V <sub>pp</sub> Stand-by or Read | Ipps | | 48MB | | ± 180 | | ± 180 | μΑ | | | | Current | I | 6 | 32MB | | 1.6 | | - | mA | | | | | | | 40MB | | 2.0 | | - | mA | V <sub>pp</sub> >Vcc | | | | | | 48MB | | 2.4 | | - | mA | | | | | | | 32MB | | 40 | | 40 | μΑ | | | | V <sub>pp</sub> Deep Power-Down<br>Current | Down I <sub>PPD</sub> | 6 | 40MB | | 50 | | 50 | μΑ | | | | Current | | | 48MB | | 60 | | 60 | μΑ | | | | V <sub>pp</sub> Word Write or Set | _ | 10 | | | 160.2 | | - | mA | $V_{pp} = 3.3V \pm 0.3V$ | | | Lock-Bit Current | Ippw | 6,8 | | | 160.0 | | 160.2 | mA | $V_{pp} = 5.0 V \pm 10\%$ | | | V <sub>pp</sub> Block Erase or | l. | (0 | | | 80.2 | | - | mA | $V_{pp} = 3.3V \pm 0.3V$ | | | Clear Lock-Bit Current | IPPE | 6,8 | | | 80.0 | | 80.2 | mA | $V_{pp} = 5.0V \pm 10\%$ | | | | | | 32MB | | 490 | | 490 | μΑ | | | | | | | 40MB | | 520 | | 520 | μΑ | V <sub>pp</sub> ≤ Vcc | | | V <sub>PP</sub> Word Write or | I | | 48MB | | 550 | - | 550 | μΑ | | | | Block Erase Suspend<br>Current | I <sub>PPES</sub> | 6 | 32MB | | 1.6 | | - | mA | | | | | | | 40MB | | 2.0 | | - | mA | V <sub>pp</sub> >Vcc | | | | | | 48MB | : | 2.4 | | - | mA | | | | V <sub>pp</sub> Lockout Voltage | V <sub>PPLK</sub> | 7,8 | | | 1.5 | | 1.5 | V | | | T1167E-01 #### NOTE: - 1. These parameters are applied to all input pins and all input/output pins in input mode. - 2. These parameters are applied to $A_0 \sim A_{25}$ and $D_0 \sim D_{15}$ in input mode and RESET. - 3. These parameters are applied to CE<sub>1</sub>#,CE<sub>2</sub>#,WE#,OE# and REG#. - 4. These parameters are applied to RDY/BSY#. - 5. These parameters are applied to D<sub>0</sub>~D<sub>15</sub> in output mode. - 6. All currents are in RMS unless otherwise notes. - 7. Block erase, word/byte write, and lock-bit configurations are inhibited when $V_{pp} \le V_{ppLK}$ , and guaranteed in the $V_{pp}$ Voltage is $V_{pp_1}$ , or $V_{pp_2}$ . - 8. Sampled. # 13. AC Characteristics Testing Conditions: 1) Input Pulse Level 1.5 to 3.5V (@Vcc=5V±5%,Vcc=5V±10%) 0 to 3.0V (@Vcc=3.3±0.3V) 2) Input Rise/Fall Time 10ns 3) Input/Output Timing Reference Level 2.5V (@Vcc=5V±5%,Vcc=5V±10%) 1.5V (@Vcc=3.3V±0.3V) 4) Output Load 1TTL+100pF (@Vcc=5V±5%,Vcc=5V±10%) (including scope and jig capacitance) 1TTL+50pF (@Vcc=3.3V±0.3V) # 13. 1 Common Memory Read Operations $(Ta = 0 \text{ to } 60^{\circ}\text{C})$ | PARAMETER | SYM | 1BOL | Vcc=3.3 | $V \pm 0.3V$ | Vcc=5 | V± 5% | $Vcc=5V\pm 10\%$ | | Unit | |----------------------------------------|--------------------|---------------------|---------|--------------|-------|-------|------------------|----------|------| | PARAMETER | IEEE | PCMCIA | MIN | MAX | MIN | MAX | MIN | MAX | | | Read Cycle Time | t | tcR | 250 | - | 150 | - | 160 | - | | | Address Access Time | t <sub>AVQV</sub> | ta(A) | - | 250 | - | 150 | - | 160 | | | CE# Access Time | t <sub>ELQV</sub> | t <sub>a</sub> (CE) | - | 250 | - | 150 | - | 160 | | | OE# Access Time | t <sub>GLQV</sub> | ta(OE) | - | 125 | - | 75 | - | 80 | | | Output Disable Time from CE1#,CE2# * | t <sub>EHQZ</sub> | tais(CE) | - | 100 | - | 75 | - | 80 | | | Output Disable Time from OE# * | t <sub>GHQZ</sub> | tais(OE) | - | 100 | - | 75 | - | 80 | ns | | Output Enable Time from CE1#,CE2# | t <sub>ELQNZ</sub> | ten(CE) | 5 | - | 5 | - | 5 | <u>-</u> | | | Output Enable Time from OE# | t <sub>GLQNZ</sub> | ten(OE) | 5 | - | 5 | - | 5 | - | | | Data Valid Time from<br>Address Change | | t <sub>'</sub> (A) | 0 | - | 0 | - | 0 | - | | <sup>\*:</sup>Time until output becomes floating. (The output voltage is not defined.) T1043-01 Figure 6. AC Waveforms for Read Operations - Note) 1. WE# = "HIGH", during a read cycle. - 2. Either "HIGH" or "LOW" in diagonal areas. - 3. The output data becomes valid when last interval, ta (A), ta (CE) or ta (OE) have concluded. 13. 2 Command Write Operations: Common Memory # 13. 2. 1 WE# Controlled Write Operations (Vcc=3.3V $\pm$ 0.3V, Ta=0 to 60°C) | BARAN CETTER | | SYMBOL | CONDITION | Vcc=3.3 | V±0.3V | Unit | |--------------------------------|--------------------|--------------------------|-----------------------------------|---------|--------------|------| | PARAMETER | IEEE | PCMCIA | CONDITION | MIN | MAX | Unit | | Write Cycle Time | t <sub>avav</sub> | t <sub>cw</sub> | | 250 | - | ns | | Address Setup Time | t <sub>avwl</sub> | t <sub>su</sub> (A) | | 30 | - | ns | | Write Recovery Time | t <sub>whax</sub> | t <sub>rec</sub> (WE) | | 30 | - | ns | | Data Setup Time for WE# | t <sub>DVWH</sub> | t <sub>su</sub> (D-WEH) | | 80 | | ns | | Data Hold Time | t <sub>whdx</sub> | t <sub>h</sub> (D) | | 30 | - | ns | | OE# Hold Time from<br>WE# | t <sub>whGL</sub> | t,(OE-WE) | | 120 | - | ns | | CE# Setup Time for WE# | t <sub>elwh</sub> | t <sub>su</sub> (CE-WEH) | | 180 | - | ns | | Address Setup Time for WE# | t <sub>AVWH</sub> | t <sub>su</sub> (A-WEH) | | 180 | - | ns | | Write Pulse Width | t <sub>wlwh</sub> | t <sub>w</sub> (WE) | | 150 | <del>-</del> | ns | | WE# High to RDY/BSY# going Low | t <sub>whrl</sub> | | | - | 140 | ns | | RESET Recovery Time | t <sub>PHWL</sub> | | | 1 | - | μs | | V <sub>pp</sub> Setup Time | t <sub>vpwh</sub> | | | 180 | - | ns | | V <sub>pp</sub> Hold Time | t <sub>QVVL</sub> | | | 0 | - | ns | | Word/Byte Write Time | 1 | | $V_{pp} = 3.3V \pm 0.3V$ | - | 250 | μs | | Words byte write Time | t <sub>whQV1</sub> | | V <sub>pp</sub> =5V±10% | - | 180 | μs | | Block Erase Time | | | $V_{pp} = 3.3V \pm 0.3V$ | - | 16.5 | S | | Block Erase Time | t <sub>whQV2</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 10.9 | S | | Set Lock-Bit Time | | | $V_{pp} = 3.3V \pm 0.3V$ | - | 250 | μs | | Set Lock-Dit Time | t <sub>wHQV3</sub> | | V <sub>pp</sub> =5V ±10% | - | 180 | μs | | Clear Block Lock-Bits | | | $V_{pp} = 3.3 \text{V} \pm 0.3\%$ | - | 10.0 | s | | Time | L <sub>WHQV4</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 10.0 | S | | Word/Byte Suspend Latency | ļ, <sup>—</sup> | | $V_{pp} = 3.3 \text{V} \pm 0.3\%$ | _ | 10.0 | μs | | Time to Read | t <sub>whRH1</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 9.3 | μS | | Erase Suspend Latency Time | | | $V_{pp} = 3.3V \pm 0.3\%$ | - | 21.1 | μS | | to Read | t <sub>whRH2</sub> | | $V_{pp} = 5V \pm 10\%$ | | 17.2 | μ S | T1168E-01 $(Vcc=5V\pm5\%, Vcc=5V\pm10\%, Ta=0 \text{ to } 60\%)$ | | | | ( • ) | CC=3 V ⊥3 | 70, VCC-3 | V ±10 /0,, | 14 - 0 10 | 000 | |-------------------------------------------|--------------------|--------------------------|-------------------------|-----------|-----------|------------|-----------|------| | PARAMETER | SYMBOL | | CONDITION | Vcc=5 | V ±5% | Vcc=5 | V ±10% | Unit | | PARAMETER | IEEE | PCMCIA | CONDITION | MIN | MAX | MIN | MAX | 1 | | Write Cycle Time | t <sub>avav</sub> | t <sub>cw</sub> | | 150 | - | 150 | - | ns | | Address Setup Time | tAVWL | t <sub>su</sub> (A) | | 20 | - | 20 | - | ns | | Write Recovery Time | t <sub>whax</sub> | t <sub>rec</sub> (WE) | | 20 | - | 20 | - | ns | | Data Setup Time for WE# | t <sub>DVWH</sub> | t <sub>su</sub> (D-WEH) | | 50 | - | 50 | - | ns | | Data Hold Time | t <sub>whdx</sub> | t <sub>h</sub> (D) | | 20 | - | 20 | - | ns | | OE# Hold Time from<br>WE# | t <sub>whGL</sub> | t <sub>h</sub> (OE-WE) | | 80 | - | 80 | - | ns | | CE# Setup Time for WE# | t <sub>ELWH</sub> | t <sub>su</sub> (CE-WEH) | | 100 | - | 100 | - | ns | | Address Setup Time for WE# | t <sub>AVWH</sub> | t <sub>su</sub> (A-WEH) | | 100 | - | 100 | - | ns | | Write Pulse Width | t <sub>wlwh</sub> | t <sub>w</sub> (WE) | | 80 | - | 80 | - | ns | | WE# High to RDY/BSY# going Low | t <sub>whrl</sub> | | | - | 140 | - | 140 | ns | | RESET Recovery Time | t <sub>PHWL</sub> | | | 1 | | 1 | - | μs | | V <sub>PP</sub> Setup Time | t <sub>vpwH</sub> | | | 100 | - | 100 | - | ns | | V <sub>pp</sub> Hold Time | t <sub>QVVL</sub> | | | 0 | - | 0 | • | ns | | Word/Byte Write Time | t <sub>whQV1</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 120 | • | 120 | μs | | Block Erase Time | t <sub>whQV2</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 7.5 | - | 7.5 | s | | Set Lock-Bit Time | t <sub>whQV3</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 120 | - | 120 | μS | | Clear Block Lock-Bits<br>Time | t <sub>whQV4</sub> | | V <sub>pp</sub> =5V±10% | - | 10 | - | 10 | s | | Word/Byte Suspend Latency<br>Time to Read | t <sub>whrhi</sub> | | V <sub>pp</sub> =5V±10% | - | 7.0 | - | 7.0 | μs | | Erase Suspend Latency Time to Read | t <sub>whrh2</sub> | | V <sub>PP</sub> =5V±10% | - | 13.1 | - | 13.1 | μs | T1169E-01 Figure 7. AC Waveforms for Write Operations (WE# Controlled) Note) While the data signal is in output mode, do not apply an opposite phase input signal. # 13. 2. 2 CE# Controlled Write Operations (Vcc=3.3V $\pm 0.3$ V, Ta = 0 to 60°C) | DADAMETED | 9 | SYMBOL | CONDITION | Vcc=3.3 | V±0.3V | Unit | |--------------------------------|--------------------|--------------------------|----------------------------|----------------|--------|------| | PARAMETER | IEEE | PCMCIA | CONDITION | MIN | MAX | Unit | | Write Cycle Time | t <sub>avav</sub> | t <sub>cw</sub> | | 250 | - | ns | | Address Setup Time | t <sub>AVEL</sub> | t <sub>su</sub> (A) | | 30 | - | ns | | Write Recovery Time | t <sub>ehax</sub> | t <sub>rec</sub> (CE) | | 30 | - | ns | | Data Setup Time for CE# | t <sub>DVEH</sub> | t <sub>su</sub> (D-CEH) | | 60 | - | ns | | Data Hold Time | t <sub>EHDX</sub> | t <sub>h</sub> (D) | | 30 | _ | ns | | OE# Hold Time from CE# | t <sub>EHGL</sub> | t <sub>h</sub> (OE-CE) | | 120 | - | ns | | WE# Setup Time for CE# | t <sub>wleh</sub> | t <sub>su</sub> (WE-CEH) | | 180 | - | ns | | Address Setup Time for CE# | t <sub>aveh</sub> | t <sub>su</sub> (A-CEH) | | 180 | - | ns | | Write Pulse Width | t <sub>ELEH</sub> | t <sub>w</sub> (CE) | | 150 | - | ns | | CE# High to RDY/BSY# going Low | t <sub>ehrl</sub> | | | . <del>-</del> | 140 | ns | | RESET Recovery Time | t <sub>PHEL</sub> | | | 1 | - | μs | | V <sub>pp</sub> Setup Time | t <sub>vpeh</sub> | | | 180 | - | ns | | V <sub>PP</sub> Hold Time | t <sub>QVVL</sub> | | | 0 | - | ns | | Word/Byte Write Time | | | $V_{pp} = 3.3V \pm 0.3V$ | - | 250 | μs | | word/byte write Time | EHQVI | | $V_{pp} = 5V \pm 10\%$ | - | 180 | μS | | Block Erase Time | + | | $V_{pp} = 3.3 V \pm 0.3 V$ | | 16.5 | s | | DIOCK LIASC TIME | t <sub>EHQV2</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 10.9 | s | | Set Lock-Bit Time | , | | $V_{pp} = 3.3V \pm 0.3V$ | - | 250 | μs | | | t <sub>EHQV3</sub> | | V <sub>PP</sub> =5V±10% | - | 180 | μs | | Clear Block Lock-Bits | | | $V_{pp} = 3.3V \pm 0.3V$ | | 10 | s | | Time | t <sub>EHQV4</sub> | | $V_{pp} = 5V \pm 10\%$ | | 10 | s | | Word/Byte Suspend Latency | , | | $V_{pp} = 3.3V \pm 0.3V$ | - | 10.0 | μs | | Time to Read | t <sub>ehrhi</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 9.3 | μs | | Erase Suspend Latency Time | t | | $V_{pp} = 3.3V \pm 0.3V$ | - | 21.1 | μs | | to Read | t <sub>EHRH2</sub> | | V <sub>PP</sub> =5V±10% | - | 17.2 | μs | T1170E-01 (Vcc=5V $\pm$ 5%, Vcc=5V $\pm$ 10%, Ta=0 to 60°C) | | · · | VCC=3 V = 3 76, VCC=3 V = 10 76, 1a=0 to 00 C | | | | | | | |-------------------------------------------|--------------------|-----------------------------------------------|-------------------------|-------|------|----------|--------|------| | PARAMETER | | SYMBOL | CONDITION | Vcc=5 | V±5% | Vcc=5 | V ±10% | Unit | | PARAMETER | IEEE | PCMCIA | CONDITION | MIN | MAX | MIN | MAX | Cint | | Write Cycle Time | t <sub>avav</sub> | t <sub>cw</sub> | | 150 | - | 150 | - | ns | | Address Setup Time | t <sub>avel</sub> | t <sub>su</sub> (A) | | 20 | - | 20 | - | ns | | Write Recovery Time | t <sub>ehax</sub> | t <sub>rec</sub> (CE) | | 20 | - | 20 | - | ns | | Data Setup Time for CE# | t <sub>DVEH</sub> | t <sub>su</sub> (D-CEH) | | 50 | - | 50 | - | ns | | Data Hold Time | t <sub>EHDX</sub> | t <sub>h</sub> (D) | · | 20 | - | 20 | - | ns | | OE# Hold Time from CE# | t <sub>EHGL</sub> | t <sub>k</sub> (OE-CE) | | 80 | - | 80 | - | ns | | WE# Setup Time for CE# | t <sub>wleh</sub> | t <sub>su</sub> (WE-CEH) | | 100 | - | 100 | - | ns | | Address Setup Time for CE# | t <sub>aveh</sub> | t <sub>su</sub> (A-CEH) | | 100 | - | 100 | • | ns | | Write Pulse Width | t <sub>eleh</sub> | t <sub>w</sub> (CE) | | 80 | - | 80 | - | ns | | CE# High to RDY/BSY# going Low | t <sub>EHRL</sub> | | | | 140 | - | 140 | ns | | RESET Recovery Time | t <sub>PHEL</sub> | | | 1 | - | 1 | - | μS | | V <sub>PP</sub> Setup Time | t <sub>vpeh</sub> | | | 100 | - | 100 | - | ns | | V <sub>pp</sub> Hold Time | t <sub>QVVL</sub> | | | 0 | - | 0 | - | ns | | Word/Byte Write Time | t <sub>EHQV1</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 120 | - | 120 | μs | | Block Erase Time | t <sub>EHQV2</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 7.5 | - | 7.5 | S | | Set Lock-Bit Time | t <sub>EHQV3</sub> | | $V_{pp} = 5V \pm 10\%$ | - | 120 | - | 120 | μs | | Clear Block Lock-Bits<br>Time | t <sub>EHQV4</sub> | | V <sub>pp</sub> =5V±10% | _ | 10 | - | 10 | s | | Word/Byte Suspend Latency<br>Time to Read | t <sub>ehrhi</sub> | | $V_{pp} = 5V \pm 10\%$ | _ | 7.0 | <u>-</u> | 7.0 | μS | | Erase Suspend Latency Time to Read | t <sub>EHRH2</sub> | | V <sub>pp</sub> =5V±10% | - | 13.1 | - | 13.1 | μs | T1171E-01 Figure 8. AC Waveforms for Write Operations (CE# Controlled) Note) While the data signal is in output mode, do not apply an opposite phase input signal. # 13. 3 Attribute Memory Read Operation (Ta=0~60°C) | PARAMETER | SYN | MBOL | Vcc=3.3 | V± 0.3V | Vcc=5V ± 10% | | Unit | |--------------------------------------|--------------------|---------------------|---------|---------|--------------|-----|------| | PARAMETER | IEEE | PCMCIA | MIN | MAX | MIN | MAX | Oint | | Read Cycle Time | tavav | t <sub>c</sub> R | 600 | _ | 300 | _ | | | Address Access Time | t <sub>AVQV</sub> | t <sub>a</sub> (A) | 1 | 600 | - | 300 | | | CE# Access Time | t <sub>ELQV</sub> | t <sub>s</sub> (CE) | - | 600 | | 300 | | | OE# Access Time | t <sub>GLQV</sub> | t <sub>e</sub> (OE) | _ | 300 | _ | 150 | | | Output Disable Time from CE1#,CE2# * | t <sub>EHQZ</sub> | tdis(CE) | | 150 | _ | 100 | ns | | Output Disable Time from CE# | t <sub>GHQZ</sub> | tais(OE) | _ | 150 | <del>-</del> | 100 | ] | | Output Disable Time from CE1#,CE2# | t <sub>ELQNZ</sub> | ten(CE) | 5 | | 5 | _ | ] | | Output Disable Time from OE# | t <sub>GLQNZ</sub> | ten(OE) | 5 | | 5 | | | | Data Valid Time from Address Change | | t <sub>v</sub> (A) | 0 | | 0 | | | <sup>\*:</sup> Time until becomes floating. (The output voltage is not defined) T1056-01 Note) When the CIS constructed by EEPROM, this card requires 5V voltage for Vcc. Figure 9. Attribute Memory Read Operation # 13. 4 Attribute Memory Write Operation (Ta=0~60°C) | DADAMETER | | SYMBOL | Vcc=3.3 | $3V \pm 0.3V$ | $Vcc=5V\pm 10\%$ | | Unit | |----------------------------|---------------------|-------------------------|---------|---------------|------------------|-----|------| | PARAMETER | IEEE | PCMCIA | MIN | MAX | MIN | MAX | | | Write Cycle Time | t <sub>AVAV</sub> | t <sub>cw</sub> | 600 | _ | 250 | _ | ns | | Address Setup Time | t <sub>AVWL</sub> | t <sub>su</sub> (A) | 50 | _ | 30 | _ | ns | | Write Recovery Time | t <sub>whax</sub> | t <sub>rec</sub> (WE) | 70 | _ | 30 | _ | ns | | Data Setup Time | t <sub>DVWH</sub> | t <sub>su</sub> (D-WEH) | 150 | _ | 80 | _ | ns | | Data Hold Time | t <sub>whDX</sub> | t <sub>h</sub> (D) | 70 | | 30 | _ | ns | | Address Setup Time for WE# | t <sub>AVWH</sub> | t <sub>su</sub> (A-WEH) | 350 | _ | 180 | _ | ns | | Write Pulse Width | t <sub>wlwh</sub> | t <sub>w</sub> (WE) | 300 | _ | 150 | | ns | | Setup Time for OE# | t <sub>GHWL</sub> | t <sub>su</sub> (OE-WE) | 35 | - | 10 | _ | ns | | Hold Time for OE# | " t <sub>wigl</sub> | t <sub>h</sub> (OE-WE) | 35 | _ | 10 | _ | ns | | Setup Time for CE# | t <sub>elwh</sub> | t <sub>su</sub> (CE) | 0 | _ | 0 | | ns | | Hold Time for CE# | t <sub>GHEH</sub> | t <sub>h</sub> (CE) | 35 | _ | 20 | _ | ns | T1057-01 Note) When the CIS constructed by EEPROM, this card requires 5V voltage for Vcc. Figure 10. Attribute Memory Write Operation # 13. 5 Power-Up/Power Down | DADAMETER | SYMBOL | NOTES | MINI | MAY | UNITS | |--------------------------------------------------------------|-------------------------------------|-------|-----------------|-------------------|-------| | PARAMETER | PCMCIA | NOTES | MIN | MAX | UNITS | | CE# Signal Level (0.0V < V <sub>CC</sub> < 2.0V) | V <sub>i</sub> (CE) | 1 | 0 | $V_{iMAX}$ | V | | CE# Signal Level (2.0V < V <sub>CC</sub> < V <sub>IH</sub> ) | | 1 | Vcc-0.1 | V <sub>iMAX</sub> | v | | CE# Signal Level (V <sub>IH</sub> < V <sub>CC</sub> ) | | 1 | V <sub>IH</sub> | $V_{iMAX}$ | V | | CE# Setup Time | t <sub>su</sub> (V <sub>CC</sub> ) | | 20 | | ms | | RESET Setup Time | t <sub>su</sub> (RESET) | | 20 | | ms | | CE# Recover Time | t <sub>rec</sub> (V <sub>CC</sub> ) | _ | 1.0 | | μs | | V <sub>CC</sub> Rising Time | t <sub>pr</sub> | 2 | 0.1 | 300 | ms | | V <sub>CC</sub> Falling Time | t <sub>pf</sub> | 2 | 3.0 | 300 | ms | | RESET Width | tw (RESET) | | 10 | | μs | | RESET Width | t <sub>h</sub> (Hi-Z RESET) | _ | 1 | | ms | | RESET Width | t <sub>s</sub> (Hi–Z RESET) | — | 0 | | ms | #### NOTES: - 1. $V_{iMAX}$ means Absolute Maximum Voltage for input in the period of $0.0V < V_{CC} < 2.0 V$ , Vi (CE#) is only $0.00V V_{iMAX}$ - 2. The t<sub>pr</sub> and t<sub>pf</sub> are defined as "linear waveforms" in the period of 10% to 90%, or vice-versa. Even if the waveform is not a "liner waveform," its rising and falling time must meet this specification. Figure 11. Power-Up/Down Timing # 14. Specification Changes This datasheet is for ID246 series product overview, and final specifications will be submitted for qualification of the memory card. Please note that contents of this datasheet may be revised without announcement beforehand. Please do NOT finalize a system design with this information. # 15. Other Precautions - Permanent damage occurs if the memory card is stressed beyond Absolute Maximum Ratings. Operation beyond the Recommended Operating Conditions is not recommended and extended exposure beyond the Recommended Operating Conditions may affect device reliability. - Writing to the memory card can be prevented by switching on the write protect switch on the end of the memory card. - Avoid allowing the memory card connectors to come in contact with metals and avoid touching the connectors, as the internal circuits can be damaged by static electricity. - Avoid storing in direct sunlight, high temperatures (do not place near heaters or radiators), high humidity and dusty areas. - Avoid subjecting the memory card to strong physical abuse. Dropping, bending, smashing or throwing the card can result in loss of function. - · When the memory card is not being used, return it to its protective case. - Do not allow the memory card to come in contact with fire. CPS0008E-001