#### GENERAL DESCRIPTION The ICS8701 is a low skew, $\div$ 1, $\div$ 2 Clock Generator and a member of the HiPerClockS<sup>TM</sup> family of High Performance Clock Solutions from ICS. The low impedance LVCMOS outputs are designed to drive 50 $\Omega$ series or par- allel terminated transmission lines. The effective fanout can be increased from 20 to 40 by utilizing the ability of the outputs to drive two series terminated lines. The divide select inputs, DIV\_SELx, control the output frequency of each bank. The outputs can be utilized in the ÷1, ÷2 or a combination of ÷1 and ÷2 modes. The bank enable inputs, BANK\_EN0:1, support enabling and disabling each bank of outputs individually. The master reset input, nMR/OE, resets the internal frequency dividers and also controls the active and high impedance states of all outputs. The ICS8701 is characterized at 3.3V and mixed 3.3V input supply, and 2.5V output supply operating modes. Guaranteed bank, output and part-to-part skew characteristics make the ICS8701 ideal for those clock distribution applications demanding well defined performance and repeatability. #### **F**EATURES - 20 LVCMOS outputs, 7Ω typical output impedance - · 1 LVCMOS clock input - Maximum output frequency up to 250MHz - Bank enable logic allows unused banks to be disabled in reduced fanout applications - · Output skew: 250ps (maximum) - · Part-to-part skew: 600ps (maximum) - Bank skew: 200ps (maximum) - Multiple frequency skew: 300ps (maximum) - 3.3V or mixed 3.3V input, 2.5V output operating supply modes - 0°C to 70°C ambient operating temperature - · Other divide values available on request #### **BLOCK DIAGRAM** ## PIN ASSIGNMENT ## ICS8701 Low Skew ÷1, ÷2 CLOCK GENERATOR TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /pe | Description | |-----------------------------------------------|-------------------------------|--------|----------|--------------------------------------------------------------------------------------------| | 2, 5,<br>11, 26,<br>32, 35,<br>41, 44 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. Connect to 3.3V or 2.5V. | | 7, 9, 18,<br>21, 28, 30,<br>37, 39, 46,<br>48 | GND | Power | | Power supply ground. Connect to ground. | | 16, 20 | V <sub>DD</sub> | Power | | Positive supply pins. Connect to 3.3V. | | 25, 27,<br>29,<br>31, 33 | QA0, QA1,<br>QA2,<br>QA3, QA4 | Output | | Bank A outputs LVCMOS interface levels.<br>$7\Omega$ typical output impedance. | | 34, 36,<br>38,<br>40, 42 | QB0, QB1,<br>QB2,<br>QB3, QB4 | Output | | Bank B outputs LVCMOS interface levels. $7\Omega$ typical output impedance. | | 43, 45,<br>47,<br>1, 3 | QC0, QC1,<br>QC2,<br>QC3, QC4 | Output | | Bank C outputs. LVCMOS interface levels. $7\Omega$ typical output impedance. | | 4, 6,<br>8,<br>10, 12 | QD0, QD1,<br>QD2,<br>QD3, QD4 | Output | | Bank D outputs. LVCMOS interface levels $7\Omega$ typical output impedance. | | 22 | CLK | Input | Pulldown | LVCMOS / LVTTL clock input. | | 13 | DIV_SELD | Input | Pullup | Controls frequency division for bank D outputs. LVCMOS interface levels. | | 14 | DIV_SELC | Input | Pullup | Controls frequency division for bank C outputs. LVCMOS interface levels. | | 23 | DIV_SELB | Input | Pullup | Controls frequency division for bank B outputs. LVCMOS interface levels. | | 24 | DIV_SELA | Input | Pullup | Controls frequency division for bank A outputs. LVCMOS interface levels. | | 17, 19 | BANK_EN1,<br>BANK_EN0 | Input | Pullup | Enables and disables outputs by banks. LVCMOS interface levels. | | 15 | nMR/OE | Input | Pullup | Master reset and output enable. Enables and disables all outputs. LVCMOS interface levels. | #### Table 2. Pin Characteristics | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------------------|------------------------------------------------------------------------------|------------------------------------------|---------|---------|---------|-------| | | | CLK | | | | 4 | pF | | C <sub>IN</sub> | Input Capacitance | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_EN0, NMR/OE,<br>BANK_EN1, | | | | 4 | | | R <sub>PULLUP</sub> | Input Pullup Resisto | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Res | istor | | | 51 | | ΚΩ | | _ | Dower Dissipation ( | Panagitan ag | $V_{DD}, V_{DDO} = 3.465V$ | | | | pF | | C <sub>PD</sub> | Power Dissipation (<br>(per output) | zapacitance | $V_{DD} = 3.465V,$<br>$V_{DDO} = 2.625V$ | | | | pF | | R <sub>out</sub> | Output Impedance | | | | 7 | | Ω | #### TABLE 3. FUNCTION TABLE | | Inp | outs | | Outputs | | | | | |--------|----------|----------|----------|-----------|-----------|-----------|-----------|-----------------| | nMR/OE | BANK_EN1 | BANK_EN0 | DIV_SELx | QA0 - QA4 | QB0 - QB4 | QC0 - QC4 | QD0 - QD4 | Qx<br>frequency | | 0 | Х | Х | Х | Hi Z | Hi Z | Hi Z | Hi Z | zero | | 1 | 0 | 0 | 0 | Active | Hi Z | Hi Z | Hi Z | fIN/2 | | 1 | 1 | 0 | 0 | Active | Active | Hi Z | Hi Z | fIN/2 | | 1 | 0 | 1 | 0 | Active | Active | Active | Hi Z | fIN/2 | | 1 | 1 | 1 | 0 | Active | Active | Active | Active | fIN/2 | | 1 | 0 | 0 | 1 | Active | Hi Z | Hi Z | Hi Z | fIN | | 1 | 1 | 0 | 1 | Active | Active | Hi Z | Hi Z | fIN | | 1 | 0 | 1 | 1 | Active | Active | Active | Hi Z | fIN | | 1 | 1 | 1 | 1 | Active | Active | Active | Active | fIN | #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, $V_{DDx}$ 4.6V $\begin{array}{ll} \text{Inputs, V}_{\text{I}} & -0.5\text{V} \;\; \text{to V}_{\text{DD}} + 0.5\text{V} \\ \text{Outputs, V}_{\text{O}} & -0.5\text{V} \;\; \text{to V}_{\text{DDO}} + 0.5\text{V} \\ \text{Package Thermal Impedance, } \theta_{\text{JA}} & 47.9^{\circ}\text{C/W (Olfpm)} \\ \text{Storage Temperature, T}_{\text{STG}} & -65^{\circ}\text{C} \;\; \text{to 150}^{\circ}\text{C} \end{array}$ Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress **specifications only. Functional operation of product at these conditions** or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------|------------------------------------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Quiescent Power Supply Current | $V_{DD} = V_{IH} = 3.465V$ $V_{IL} = 0V$ | | | 95 | mA | Table 4B. LVCMOS DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------------------------------------------------------------|----------------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | 2 | | 3.8 | V | | | | CLK | | 2 | | 3.8 | V | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | V <sub>DD</sub> = 3.465V | -0.3 | | 0.8 | V | | | | CLK | $V_{DD} = 3.465V$ | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | | | CLK | $V_{DD} = 3.465 \text{V}, V_{IN} = 0 \text{V}$ | -5 | | | μA | | V <sub>OH</sub> | Output High Voltage | | $V_{DD} = V_{DDO} = 3.135V$<br>$I_{OH} = -36mA$ | 2.6 | | | V | | V <sub>OL</sub> | Output Low Voltage | | $V_{DD} = V_{DDO} = 3.135V$ $I_{OL} = 36\text{mA}$ | | | 0.5 | V | Table 5A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta =0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|-----------------------------------------------|-------------------|----------|-------------------|-------| | f <sub>MAX</sub> | Maximum Input Frequency | | | | 250 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | $0MHZ \le f \le 200MHz$ | 2.2 | | 3.4 | ns | | tsk(b) | Bank Skew; NOTE 2, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 200 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 250 | ps | | tsk(w) | Multiple Frequency Skew;<br>NOTE 4, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 300 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 5, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | odc | Output Duty Cycle | $0MHZ \le f \le 200MHz$ | tCYCLE/2<br>- 0.5 | tCYCLE/2 | tCYCLE/2<br>+ 0.5 | ns | | | | f = 200MHz | 2 | 2.5 | 3 | ns | | t <sub>EN</sub> | Output Enable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | | t <sub>DIS</sub> | Output Disable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | All parameters measured at 200MHz unless noted otherwise. - NOTE 1: Measured from the 50% point of the input to the output crossing point. - NOTE 2: Defined as skew within a bank of outputs at the same supply voltages and with equal load conditions. - NOTE 3: Defined as skew across banks of outputs at the same supply voltages and with equal load conditions. - NOTE 4: Defined as skew across banks of outputs operating at different frequency with the same supply voltages and equal load conditions. - NOTE 5: Defined as the skew at between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the cross points. - NOTE 6: These parameters are guaranteed by characterization. Not tested in production. - NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ## $\textbf{Table 4C. Power Supply DC Characteristics, } V_{\text{dd}} = 3.3 \text{V} \pm 5\%, \ V_{\text{ddo}} = 2.5 \text{V} \pm 5\%, \ T_{\text{A}} = 0 ^{\circ}\text{C to } 70 ^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------|---------------------------------------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Quiescent Power Supply Current | $V_{DD} = V_{IH} = 3.465V$<br>$V_{IL} = 0V$ | | | 95 | mA | ## $\textbf{TABLE 4D. LVCMOS DC CHARACTERISTICS, } V_{\text{DD}} = 3.3 \text{V} \pm 5\%, V_{\text{DDO}} = 2.5 \text{V} \pm 5\%, TA = 0 ^{\circ}\text{C to } 70 ^{\circ}\text{C}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------------------------------------------------------------|-------------------------------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input<br>High Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_ENO, BANK_EN1,<br>nMR/OE | | 2 | | 3.8 | V | | | | CLK | | 2 | | 3.8 | V | | V <sub>IL</sub> | Input<br>Low Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_EN0, BANK_EN1,<br>nMR/OE | V <sub>DD</sub> = 3.465V | -0.3 | | 0.8 | V | | | | CLK | $V_{DD} = 3.465V$ | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input<br>High Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_EN0, BANK_EN1,<br>nMR/OE | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | | CLK | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input<br>Low Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, DIV_SELD,<br>BANK_EN0, BANK_EN1,<br>nMR/OE | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | | | CLK | $V_{DD} = 3.465 \text{V}, V_{IN} = 0 \text{V}$ | -5 | | | μΑ | | V <sub>OH</sub> | Output High Voltage | | $V_{DD} = 3.135V,$ $V_{DDO} = 2.375$ $I_{OH} = -27mA$ | 1.8 | | | V | | V <sub>oL</sub> | Output Low Vol | tage | $V_{DD} = 3.135V,$ $V_{DDO} = 2.375$ $I_{OL} = 27mA$ | | | 0.5 | V | Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------|-----------------------------------------------|-------------------|----------|-------------------|-------| | f <sub>MAX</sub> | Maximum Input Frequency | | | | 250 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | $0MHZ \le f \le 200MHz$ | 2.6 | | 3.6 | ns | | tsk(b) | Bank Skew; NOTE 2, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 225 | ps | | tsk(o) | Output Skew; NOTE 3, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 250 | ps | | tsk(w) | Multiple Frequency Skew;<br>NOTE 4, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 300 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 5, 7 | Measured on rising edge atV <sub>DDO</sub> /2 | | | 600 | ps | | t <sub>R</sub> | Output Rise Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | t <sub>F</sub> | Output Fall Time; NOTE 6 | 30% to 70% | 280 | | 850 | ps | | odc | Output Duty Cycle | $0MHZ \le f \le 200MHz$ | tCYCLE/2<br>- 0.5 | tCYCLE/2 | tCYCLE/2<br>+ 0.5 | ns | | | | f = 200MHz | 2 | 2.5 | 3 | ns | | t <sub>EN</sub> | Output Enable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | | t <sub>DIS</sub> | Output Disable Time;<br>NOTE 6 | f = 10MHz | | | 6 | ns | All parameters measured at 200MHz unless noted otherwise. - NOTE 1: Measured from the 50% point of the input to the output crossing point. - NOTE 2: Defined as skew within a bank of outputs at the same supply voltages and with equal load conditions. - NOTE 3: Defined as skew across banks of outputs at the same supply voltages and with equal load conditions. - NOTE 4: Defined as skew across banks of outputs operating at different frequency with the same supply voltages and equal load conditions. - NOTE 5: Defined as the skew at between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the cross points. - NOTE 6: These parameters are guaranteed by characterization. Not tested in production. - NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. ## PARAMETER MEASUREMENT INFORMATION ## Power Considerations This section provides information on power dissipation and junction temperature for the ICS8701-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8701-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{DD\_MAX} * I_{DD\_MAX} = 3.465 V * 95 mA = 329.2 mW$ - Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair If all outputs are loaded, the total power is 20 \* 32mW = 640mW Total Power $_{MAX}$ (3.465V, with all outputs switching) = 329.2mW + 640mW = 969.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS™ devices is 125°C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{IA}$ = junction-to-ambient thermal resistance Pd\_total = Total device power dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.969\text{W} * 42.1^{\circ}\text{C/W} = 110.8^{\circ}\text{C}$ . This is well below the limit of 125°C This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 48-pin LQFP, Forced Convection Multi-Layer PCB, JEDEC Standard Test Boards # 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W 42.1°C/W 47.9°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. θ, by Velocity (Linear Feet per Minute) 39.4°C/W #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. LVCMOS output driver circuit and termination are shown in Figure 7. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{DD}$ - 2V. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{OH\_MAX}/R_{_{L}}) * (V_{DD\_MAX} - V_{OH\_MAX}) \\ & Pd\_L = (V_{OL\_MAX}/R_{_{L}}) * (V_{DD\_MAX} - V_{OL\_MAX}) \end{split}$$ • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{DD\_MAX} - 1.2V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{DD\_MAX} - 0.4V$$ $$Pd_H = (1.2V/50\Omega) * (2V - 1.2V) = 19.2mW$$ $Pd_L = (0.4V/50\Omega) * (2V - 0.4V) = 12.8mW$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32mW ## RELIABILITY INFORMATION ## Table 7. $\theta_{_{JA}} \text{vs. A} \text{ir Flow Table}$ ## $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | **NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8701 is: 1743 TABLE 8. PACKAGE DIMENSIONS | JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS | | | | | | | | |-----------------------------------------------|---------|------------|---------|--|--|--|--| | CVMDOL | | ввс | | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | | 48 | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.17 | 0.22 | 0.27 | | | | | | С | 0.09 | 0.09 0.20 | | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.50 Ref. | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.50 Ref. | | | | | | | е | | 0.50 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.08 | | | | | Reference Document: JEDEC Publication 95, MS-026 ## ICS8701 LOW SKEW ÷1, ÷2 CLOCK GENERATOR #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-----------|-------------------------------|--------------|-------------| | ICS8701CY | ICS8701CY | 48 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8701CYT | ICS8701CY | 48 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.