# MX29F1610 # 16M-BIT(2M x 8/1M x 16) CMOS SINGLE VOLTAGE FLASH EEPROM #### **FEATURES** - 5V ± 10% write and erase - JEDEC-standard EEPROM commands - Minimum 1,000/10,000 write/erase cycles - Fast access time: 100/120/150ns - · Sector erase architecture - 16 equal sectors of 128k bytes each - Sector erase time: 50ms typical - · Auto Erase and Auto Program Algorithms - Automatically erases any one of the sectors or the whole chip with Erase Suspend capability - Automatically programs and verifies data at specified addresses - Status Register feature for detection of program or erase cycle completion - Low VCC write inhibit ≤ 3.2V - Software and hardware data protection - · Page program operation - Internal address and data latches for 128 bytes/64 words per page - Page programming time: 3ms typical - Byte programming time: 16µs in average - Low power dissipation - 50mA active current - 100µA standby current - · CMOS and TTL compatible inputs and outputs - · Two independently Protected sectors - Deep Power-Down Input - 1µA ICC typical - · Industry standard surface mount packaging - 48 lead TSOP, TYPE I - 44 lead SOP ### **GENERAL DESCRIPTION** The MX29F1610 is a 16-mega bit Flash memory organized as either 1M wordx16 or 2M bytex8. The MX29F1610 includes 16-128KB(131,072) blocks or 16-64KW(65,536) blocks. MXIC's Flash memories offer the most cost-effective and reliable read/write non-volatile random access memory. The MX29F1610 is packaged in 48-pin TSOP or 44-pin SOP. For 48-pin TSOP, CE2 and RY/BY are extra pins compared with 44-pin SOP package. This is to optimize the products (such as solidistate disk drives or flash memory cards) control pin budget. PWD is available in 48-pin TSOP for low power environment. All the above three pins(CE2,RY/BY and PWD) plus one extra VCC pin are not provided in 44-pin SOP. It is designed to be reprogrammed and erased insystem or in-standard EPROM programmers. The standard MX29F1610 offers access times as fast as 100ns, allowing operation of high-speed microprocessors without wait. To eliminate bus contention, the MX29F1610 has separate chip enables $(\overline{CE}1$ and $\overline{CE}2)$ , output enable $(\overline{OE})$ , and write enable $(\overline{WE})$ controls. MXIC's Flash memories augment EPROM functionality with in-circuit electrical erasure and programming. The MX29F1610 uses a command register to manage this functionality. The command register allows for 100% TTL level control inputs and fixed power supply levels during erase and programming, while maintaining maximum EPROM compatibility. To allow for simple in-system reprogrammability, the MX29F1610 does not require high input voltages for programming. Five-volt-only commands determine the operation of the device. Reading data out of the device is similar to reading from an EPROM. MXIC Flash technology reliably stores memory contents even after 1,000/10,000 erase and program cycles. The MXIC's cell is designed to optimize the erase and programming mechanisms. In addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and programming operations produces reliable cycling. The MX29F1610 uses a 5V $\pm$ 10% VCC supply to perform the Auto Erase and Auto Program algorithms. The highest degree of latch-up protection is achieved with MXIC's proprietary non-epi process. Latch-up protection is proved for stresses up to 100 milliamps on address and data pin from -1V to VCC +1V. 5688882 0001214 294 P/N: PM0260 REV.1.7, Sep 25, 1996 ### **PIN CONFIGURATIONS** ### 48 TSOP(TYPE I) (12mm x 20mm) #### **48 PDIP** ### (NORMAL TYPE) #### PIN DESCRIPTION | SYMBOL | PIN NAME | |-----------|-------------------------------------| | A0 - A19 | Address Input | | Q0 - Q14 | Data Input/Output | | Q15/A - 1 | Q15(Word mode)/LSB addr.(Byte mode) | | CE1/CE2 | Chip Enable Input | | PWD | Deep Power- Down Input | | ŌĒ | Output Enable Input | | SYMBOL | PIN NAME | | |--------|----------------------------|-----| | WE | Write Enable Input | 141 | | RY/BY | Ready/Busy Output | | | WP . | Sector Write Protect Input | .3 | | BYTE | Word/Byte Selection Input | • . | | vcc | Power Supply | | | GND | Ground Pin | | **■** 5688882 0001215 120 ### **BLOCK DIAGRAM** | <u>able1.PIN DE</u> | <u>SCRIPTIONS</u> | | |---------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | TYPE | NAME AND FUNCTION | | A0 - A19 | | ADDRESS INPUTS: for memory addresses. Addresses are internally latched during a write cycle. | | Q0 - Q7 | INPUT/OUTPUT | LOW-BYTE DATA BUS: Input data and commands during Command Interface Register(CIR) write cycles. Outputs array, status and identifier data in the appropriate read mode. Floated when the chip is de-selected or the outputs are disabled. | | Q8 - Q14 | INPUT/OUTPUT | HIGH-BYTE DATA BUS: Inputs data during x 16 Data-Write operations. Outputs array, identifier data in the appropriate read mode; not used for status register reads. Floated when the chip is de-selected or the outputs are disabled | | Q15/A -1 | INPUT/OUTPUT | Selects between high-byte data INPUT/OUTPUT(BYTE = HIGH) and LSB ADDRESS(BYTE = LOW) | | CE1/CE2 | INPUT | CHIP ENABLE INPUTS: Activate the device's control logic, Input buffers, decoders and sense amplifiers. With either CE1 or CE2 high, the device is deselected and power consumption reduces to Standby level upon completion or any current program or erase operations. Both CE1,CE2 must be low to select the device. CE2 is not provided in 44-pin SOP package. All timing specifications are the same for both signals. Device selection occurs with the latter falling edge of CE1 or CE2. The first rising edge of CE1 or CE2 disables the device. | | ₱₩D | INPUT | POWER-DOWN: Puts the device in deep power-down mode. PWD is active low; PWD high gates normal operation. PWD also locks out erase or program operation when active low providing data protection during power transitions. | | ŌĒ | INPUT | OUTPUT ENABLES: Gates the device's data through the output buffers during a read cycle $\overline{\text{OE}}$ is active low. | | WE | INPUT | WRITE ENABLE: Controls writes to the Command Interface Register(CIR). WE is active low. | | RY/BY | OPEN DRAIN<br>OUTPUT | READY/BUSY: Indicates the status of the internal Write State Machine(WSM). When low it indicates that the WSM is performing a erase or program operation. RY/BY high indicate that the WSM is ready for new commands, sector erase is suspended or the device is in deep power-down mode. RY/BY is always active and does not float to tristate off when the chip is deselected or data output are disabled. | | WP | INPUT | WRITE PROTECT: Top or Bottom sector <u>can</u> be protected by writing a non-volatile protect-bit for each sector. When <del>WP</del> is high, all sectors can <u>be</u> programmed or erased regardless of the state of the protect-bits. The <del>WP</del> input buffer is disabled when <del>PWD</del> transitions low(deep power-down mode). | | BYTE | INPUT | BYTE ENABLE: BYTE Low places device in x8 mode. All data is then input or output on Q0-7 and Q8-14 float. AddressQ15/A-1 selects between the high and low byte. BYTE high places the device in x16 mode, and turns off the Q15/A-1 input buffer. Address A0, then becomes the lowest order address. | | VCC | | DEVICE POWER SUPPLY(5V±10%) | | GND | | GROUND | | | | ■ 5688882 0001217 TT3 ■ | 59-4 #### **BUS OPERATION** Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. Table 2.1 Bus Operations for Word-Wide Mode (BYTE = VIH) | Mode | Notes | PWD | CE1 | CE2 | ŌĒ | WE | AO | A1 | A9 | Q0-Q7 | Q8-Q14 | Q15/A-1 | RY/BY | |----------------|-------|-----|-----|-------------------|----------|-----|-----|-----|-----|-------|--------|---------|-------| | Read | 1,2,7 | VIH | VIL | VIL | VIL | VIH | х | Х | x | DOUT | DOUT | DOUT | х | | OutputDisable | 1,6,7 | VIH | VIL | VIL | VIH | VIH | х | х | x | HighZ | HighZ | HighZ | х | | Standby | 1,6,7 | VIH | VIL | VIH<br>VIL<br>VIH | X<br>VIH | x | x | x | × | HighZ | HlghZ | HighZ | x | | DeepPower-Down | 1,3 | VIL | × | х | X | х | Х | Х | х | HighZ | HighZ | HighZ | VOH | | ManufacturerID | 4,8 | VIH | VIL | VIL | VIL | VIH | VIL | VIL | VID | C2H | 00H | ов | VOH | | DeviceID | 4,8 | VIH | VIL | VIL | VIL | VIH | VIH | VIL | VID | F1H | 00Н | 0B | VOH | | Write | 1,5,6 | VIH | VIL | VIL | VIH | VIL | × | × | X | DIN | DIN | DIN | X | ### Table2.2 Bus Operations for Byte-Wide Mode (BYTE = VIL) | | | | | | | | | | | <u> </u> | | т : | | |----------------|---------|-----|------------|-------------------|----------|-----|-----|-----|-----|----------|--------|---------|-------| | Mode | Notes | PWD | CE1 | CE2 | ŌĒ | WE | A0 | A1 | A9 | Q0-Q7 | Q8-Q14 | Q15/A-1 | RY/BY | | Read | 1,2,7,9 | VIH | VIL | VIL | VIL | VIH | х | х | х | DOUT | HighZ | VIL/VIH | X. | | OutputDisable | 1,6,7 | VIH | VIL | VIL | VIH | VIH | х | х | х | HighZ | HlghZ | х | х | | Standby | 1,6,7 | VIH | VIL<br>VIH | VIH<br>VIL<br>VIH | X<br>VIH | х | х | х | х | HighZ | HighZ | х | х | | DeepPower-Down | 1,3 | VIL | х | х | х | х | х | × | × | HighZ | HlghZ | x | VOH | | ManufacturerID | 4,8 | VIH | VIL | VIL | VIL | VIH | VIL | VIL | VID | C2H | HighZ | VIL | VOH | | DeviceID | 4,8 | VIH | VIL | VIL | VIL | VIH | VIH | VIL | VID | F1H | HighZ | VIL | VOH | | Write | 1,5,6 | VIH | VIL | VIL | VIH | VIL | Х | х | х | DIN | HighZ | VIL/VIH | x | #### NOTES 1.X can be VIH or VIL for address or control pins except for RY/BY which is either VOL or VOH. **■** 5688882 0001218 93T | <sup>2.</sup>RY/BY output is open drain. When the WSM is ready, Erase is suspended or the device is in deep power-down mode, RY/BY will be at VOH if it is tied to VCC through a 1K ~ 100K resistor. When the RY/BY at VOH is independent of OE while a WSM operation is in progress. 3.PWD at GND ± 0.2V ensures the lowest deep power-down current. <sup>4.</sup> A0 and A1 at VIL provide manufacturer ID codes. A0 at VIH and A1 at VIL provide device ID codes. A0 at VIL, A1 at VIH and with appropriate sector addresses provide Sector Protect Code. (Refer to Table 4) <sup>5.</sup> Commands for different Erase operations, Data program operations or Sector Protect operations can only be successfully completed through proper command sequence. <sup>6.</sup>While the WSM is running. RY/BY in Level-Mode stays at VOL until all operations are complete. RY/BY goes to VOH when the WSM is not busy or in erase suspend mode. <sup>7.</sup> RY/BY may be at VOL while the WSM is busy performing various operations. For example, a status register read during a write operation. 8. VID = 11.5V- 12.5V. <sup>9.</sup> Q15/A-1 = VIL, Q0 - Q7 = D0-D7 out . Q15/A-1 = VIH. Q0 - Q7 = D8 -D15 out. #### WRITE OPERATIONS Commands are written to the COMMAND INTERFACE REGISTER (CIR) using standard microprocessor write timings. The CIR serves as the interface between the microprocessor and the internal chip operation. The CIR can decipher Read Array, Read Silicon ID, Erase and Program command. In the event of a read command, the CIR simply points the read path at either the array or the silicon ID, depending on the specific read command given. For a program or erase cycle, the CIR informs the write state machine that a program or erase has been requested. During a program cycle, the write state machine will control the program sequences and the CIR will only respond to status reads. During a sector/chip erase cycle, the CIR will respond to status reads and erase suspend. After the write state machine has completed its task, it will allow the CIR to respond to its full command set. The CIR stays at read status register mode until the microprocessor issues another valid command sequence. Device operations are selected by writing commands into the CIR. Table 3 below defines 16 Mbit flash family command. TABLE 3. COMMAND DEFINITIONS | ·/ | TALESTS OF | | 1110110 | | | | | | | | |---------------------------|------------|----------------|--------------------|----------------------|---------------|-----------------|------------------|-----------------|---------------------|----------------------| | Command<br>Sequence | , i | Read/<br>Reset | Silicon<br>ID Read | Page/Byte<br>Program | Chip<br>Erase | Sector<br>Erase | Erase<br>Suspend | Erase<br>Resume | Read<br>Status Reg. | Clear<br>Status Reg. | | Bus Write<br>Cycles Req'd | | 4 | 4 | 4 | 6 | 6 | 3 | 3 | 4 | 3 | | First Bus | Addr | 5555H | Write Cycle | Data | AAH | AAH · | AAH | AAH | AAH , | AAH | AAH | AAH | AAH | | Second Bus | Addr | _ 2AAAH | | Write Cycle | Data | 55H | Third Bus | Addr | 5555H | Write Cycle | Data | FOH | 90H | A0H | 80H | 80H | Вон | DOH | 70H | 50H | | Fourth Bus | Addr | RA | 00H/01H | PA | 5555H | 5555H | | | Х | | | Read/Write Cycle | Data | RD | C2H/F1H | PD | AAH | AAH | | | SRD | | | Fifth Bus | Addr | | | - | 2AAAH | 2AAAH | | | | | | Write Cycle | Data | € . | | | 55H | 55H | | | | | | Sixth Bus | Addr | | | | 5555H | SA | | | | , | | Write Cycle | Data | | | | 10H | 30H | | | | | | | | | | | | | | | | | 5688882 0001219 876 M **COMMAND DEFINITIONS(continue Table 3.)** | | | <del></del> | | | | | |---------------------------|----------|----------------------|---------------------|--------------------------|-------|-------| | Command<br>Sequence | | Sector<br>Protection | Sector<br>Unprotect | Verify Sector<br>Protect | Sleep | Abort | | Bus Write<br>Cycles Req'd | | 6 | 6 | 4 | 3 | 3 | | First Bus | Addr | 5555H | 5555H | 5555H | 5555H | 5555H | | Write Cycle | Data | AAH | AAH | AAH | AAH | AAH | | Second Bus | Addr | 2AAAH | 2AAAH | 2AAAH | 2AAAH | 2AAAH | | Write Cycle | Data | 55H | 55H | 55H | 55H | 55H | | Third Bus | Addr | 5555H | 5555H | 5555H | 5555H | 5555H | | Write Cycle | Data | 60H | 60H | 90H | C0H | E0H | | Fourth Bus | Addr | 5555H | 5555H | * | | | | Read/Write Cycle | Data | AAH | AAH | C2H* | | | | Fifth Bus | Addr | 2AAAH | 2AAAH | | | | | Write Cycle | Data | 55H | 55H | | | | | Sixth Bus | Addr | SA** | SA** | | | | | Write Cycle | Data | 20H | 40H | | | | | | <u> </u> | | | | L | 1 | #### Notes - 1.Address bit A15 A19 = X = Don't care for all address commands except for Program Address(PA) and Sector Address(SA). 5555H and 2AAAH address command codes stand for Hex number starting from A0 to A14. - 2. Bus operations are defined in Table 2. - 3. RA = Address of the memory location to be read. - PA = Address of the memory location to be programmed. Addresses are latched on the falling edge of the $\overline{\text{WE}}$ pulse. SA = Address of the sector to be erased. The combination of A16 -- A19 will uniquely select any sector. - 4. RD = Data read from location RA during read operation. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE. - SRD = Data read from status register. - 5. Only Q0-Q7 command data is taken, Q8-Q15 = Don't care. - \* Refer to Table 4, Figure 12. - \*\* Only the top and the bottom sectors have protect- bit feature. SA = (A19,A18,A17,A16) = 0000B or 1111B is valid. ### **DEVICE OPERATION** #### SILICON ID READ The Silicon ID Read mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the programming equipment must force VID (11.5V~12.5V) on address pin A9. Two identifier bytes may then be sequenced from the device outputs by toggling address A0 from VIL to VIH. All addresses are don't cares except A0 and A1. The manufacturer and device codes may also be read via the command register, for instances when the MX29F1610 is erased or programmed in a system without access to high voltage on the A9 pin. The command sequence is illustrated in Table 3. Byte 0 (A0=VIL) represents the manfacturer's code (MXIC=C2H) and byte 1 (A0=VIH) the device identifier code (MX29F1610=F1H). To terminate the operation, it is necessary to write the read/reset command sequence into the CIR. Table 4. MX29F1610 Silion ID Codes and Verify Sector Protect Code | Туре | A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A | A <sub>o</sub> | Code(HEX) | DQ, | DQ <sub>6</sub> | DQ <sub>5</sub> | DQ <sub>4</sub> | DQ <sub>3</sub> | DQ <sub>2</sub> | DQ, | DQ <sub>0</sub> | |-----------------------|-----------------|-----------------|-----------------|-----------------|-----|----------------|-----------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------| | Manufacturer Code | х | х | х | x | VIL | VIL | C2H* | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | MX29F1610 Device Code | Х | х | х | X | VIL | VIH | F1H* | 1 | 1 | 1 | 1 | 0 | 0 | 0 . | 1 | | Verify Sector Protect | Sec | ctor Ad | dress' | ** | VIH | VIL | C2H** | .1 11 | 1 | 0 | 0 | . 0 | 0 | 1 | 0 | MX29F1610 Manufacturer Code = C2H, Device Code = F1H when BYTE = VIL MX29F1610 Manufacturer Code = 00C2H, Device Code = 00F1H when BYTE = VIH 5688882 0001221 424 <sup>\*\*</sup> Outputs C2H at protected sector address, 00H at unprotected scetor address. <sup>\*\*\*</sup>Only the top and the bottom sectors have protect-bit feature. Sector address = (A19, A18,A17,A16) = 0000B or 1111B #### READ/RESET COMMAND The read or reset operation is initiated by writing the read/ reset command sequence into the command register. Microprocessor read cycles retrieve array data from the memory. The device remains enabled for reads until the CIR contents are altered by a valid command sequence. The device will automatically power-up in the read/reset state. In this case, a command sequence is not required to read data. Standard microprocessor read cycles will retrieve array data. This default value ensures that no spurious alteration of the memory content occurs during the power transition. Refer to the AC Read Characteristics and Waveforms for the specific timing parameters. The MX29F1610 is accessed like an EPROM. When $\overline{CE}$ and $\overline{OE}$ are low and $\overline{WE}$ is high the data stored at the memory location determined by the address pins is asserted on the outputs. The outputs are put in the high impedance state whenever $\overline{CE}$ or $\overline{OE}$ is high. This dual line control gives designers flexibility in preventing bus contention. CE stands for the combination of CE1 and CE2 in 48-pin TSOP package. CE stands for CE1 in 44-pin SOP package. Note that the read/reset command is not valid when program or erase is in progress. #### **PAGE PROGRAM** To initiate Page program mode, a three-cycle command sequence is required. There are two " unlock" write cycles. These are followed by writing the page program command-A0H. Any attempt to write to the device without the three-cycle command sequence will not start the internal Write State Machine(WSM), no data will be written to the device. After three-cycle command sequence is given, a byte(word) load is performed by applying a low pulse on the WE or CE input with CE or WE low (respectively) and OE high. The address is latched on the falling edge of CE or WE, whichever occurs last. The data is latched by the first rising edge of CE or WE. Maximum of 128 bytes of data may be loaded into each page by the same procedure as outlined in the page program section below. #### BYTE-WIDE LOAD/WORD-WIDE LOAD Byte(word) loads are used to enter the 128 bytes(64 words) of a page to be programmed or the software codes for data protection. A byte load(word load) is performed by applying a low pulse on the $\overline{WE}$ or $\overline{CE}$ input with $\overline{CE}$ or $\overline{WE}$ low (respectively) and $\overline{OE}$ high. The address is latched on the falling edge of $\overline{CE}$ or $\overline{WE}$ , whichever occurs last. The data is latched by the first rising edge of $\overline{CE}$ or $\overline{WE}$ . Either byte-wide load or word-wide load is determined(Byte = VIL or VIH is latched) on the falling edge of the WE(or CE) during the 3rd command write cycle. #### **PROGRAM** Any page to be programmed should have the page in the erased state first, i.e. performing sector erase is suggested before page programming can be performed. The device is programmed on a page basis. If a byte(word) of data within a page is to be changed, data for the entire page can be loaded into the device. Any byte(word) that is not loaded during the programming of its page will be still in the erased state (i.e. FFH). Once the bytes of a page are loaded into the device, they are simultaneously programmed during the internal programming period. After the first data byte(word) has been loaded into the device, successive bytes(words) are entered in the same manner. Each new byte(word) to be programmed must have its high to low transition on WE (or CE) within 30µs of the low to high transition of WE (or CE) of the preceding byte(word). A6 to A19 specify the page address, i.e., the device is page-aligned on 128 bytes(64 words)boundary. The page address must be valid during each high to low transition of WE or CE. A-1 to A5 specify the byte address within the page, A0 to A5 specify the word address within the page. The byte(word) may be loaded in any order; sequential loading is not required. If a high to low transition of CE or WE is not detected whithin 100µs of the last low to high transition, the load period will end and the internal programming period will start. The Auto page program terminates when status on DQ7 is '1' at which time the device stays at read status register mode until the CIR contents are altered by a valid command sequence. (Refer to table 3,6 and Figure 1.7.8) 5688882 0001222 360 1 ### **CHIP ERASE** Chip erase is a six-bus cycle operation. There are two "unlock" write cycles. These are followed by writing the "set-up" command-80H. Two more "unlock" write cycles are then followed by the chip erase command-10H. Chip erase does not require the user to program the device prior to erase. The automatic erase begins on the rising edge of the last WE pulse in the command sequence and terminates when the status on DQ7 is "1" at which time the device stays at read status register mode. The device remains enabled for read status register mode until the CIR contents are altered by a valid command sequence. (Refer to table 3,6 and Figure 2,7,9) Table 5. MX29F1610 Sector Address Table (Byte-Wide Mode) | | A19 | A18 | A17 | A16 | Address Range[A19, -1] | |------|-----|-----|-----|-----|------------------------| | SAO | .0. | . 0 | 0 | . 0 | 000000H01FFFFH | | SA1 | Ò | 0 | 0 | 1 | 020000H03FFFFH | | SA2 | 0 | 0 | 1 | 0 | 040000H05FFFFH | | SA3 | 0 | 0 | 1 | 1 | 060000H07FFFFH | | SA4 | 0 | 1 | 0 | 0 | 080000H09FFFFH | | | | | | ••• | | | SA15 | 1 | 1 | 1 | 1 | 1E0000H1FFFFFH | #### SECTOR ERASE Sector erase is a six-bus cycle operation. There are two "unlock" write cycles. These are followed by writing the set-up command-80H. Two more "unlock" write cycles are then followed by the sector erase command-30H. The sector address is latched on the falling edge of WE, while the command (data) is latched on the rising edge of WE. Sector erase does not require the user to program the device prior to erase. The system is not required to provide any controls or timings during these operations. The automatic sector erase begins on the rising edge of the last $\overline{WE}$ pulse in the command sequence and terminates when the status on DQ7 is "1" at which time the device stays at read status register mode. The device remains enabled for read status register mode until the CIR contents are altered by a valid command sequence. (Refer to table 3,6 and Figure 3,4,7,9)) #### **ERASE SUSPEND** This command only has meaning while the the WSM is executing SECTOR or CHIP erase operation, and therefore will only be responded to during SECTOR or CHIP erase operation. After this command has been executed, the CIR will initiate the WSM to suspend erase operations, and then return to Read Status Register mode. The WSM will set the DQ6 bit to a "1". Once the WSM has reached the Suspend state, the WSM will set the DQ7 bit to a "1", At this time, WSM allows the CIR to respond to the Read Array, Read Status Register, Abort and Erase Resume commands only. In this mode, the CIR will not resopnd to any other comands. The WSM will continue to run, idling in the SUSPEND state, regardless of the state of all input control pins, with the exclusion of PWD. PWD low will immediately shut down the WSM and the remainder of the chip. #### **ERASE RESUME** This command will cause the CIR to clear the suspend state and set the DQ6 to a '0', but only if an Erase Suspend command was previously issued. Erase Resume will not have any effect in all other conditions. 5688882 0001223 277 ### **READ STATUS REGISTER** The MXIC's16 Mbit flash family contains a status register which may be read to determine when a program or erase operation is complete, and whether that operation completed successfully. The status register may be read at any time by writing the Read Status command to the CIR. After writing this command, all subsequent read operations output data from the status register until another valid command sequence is written to the CIR. A Read Array command must be written to the CIR to return to the Read Array mode. The status register bits are output on DQ2 - DQ7(table 6) whether the device is in the byte-wide (x8) or word-wide (x16) mode for the MX29F1610. In the word-wide mode the upper byte, DQ(8:15) is set to 00H during a Read Status command. In the byte-wide mode, DQ(8:14) are tri-stated and DQ15/A-1 retains the low order address function. DQ0-DQ1 is set to 0H in either x8 or x16 mode. It should be noted that the contents of the status register are latched on the falling edge of $\overline{OE}$ or $\overline{CE}$ whichever occurs last in the read cycle. This prevents possible bus errors which might occur if the contents of the status register change while reading the status register. $\overline{CE}$ or $\overline{OE}$ must be toggled with each subsequent status read, or the completion of a program or erase operation will not be evident. The Status Register is the interface between the microprocessor and the Write State Machine (WSM). When the WSM is active, this register will indicate the status of the WSM, and will also hold the bits indicating whether or not the WSM was successful in performing the desired operation. The WSM sets status bits four through seven and clears bits six and seven, but cannot clear status bits four and five. If Erase fail or Program fail status bit is detected, the Status Register is not cleared until the Clear Status Register command is written. The MX29F1610 automatically outputs Status Register data when read after Chip Erase, Sector Erase, Page Program or Read Status Command write cycle. The default state of the Status Register after powerup and return from deep power-down mode is (DQ7, DQ6, DQ5, DQ4) = 1000B. DQ3 = 0 or 1 depends on sector-protect status, can not be changed by Clear Status Register Command or Write State Machine. DQ2 = 0 or 1 depends on Sleep status. During Sleep mode or Abort mode DQ2 is set to "1"; DQ2 is reset to "0" by Read Array command. ### **CLEAR STATUS REGISTER** The Eraes fail status bit (DQ5) and Program fail status bit (DQ4) are set by the write state machine, and can only be reset by the system software. These bits can indicate various failure conditions(see Table 6). By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several pages or erasing multiple blocks in squence). The status register may then be read to determine if an error occurred during that programming or erasure series. This adds flexibility to the way the device may be programmed or erased. Additionally, once the program(erase) fail bit happens. the program (erase) operation can not be performed further. The program(erase) fail bit must be reset by system software before further page program or sector (chip) erase are attempted. To clear the status register, the Clear Status Register command is written to the CIR. Then, any other command may be issued to the CIR. Note again that before a read cycle can be initiated, a Read command must be written to the CIR to specify whether the read data is to come from the Array, Status Register or Silicon ID. 5688882 0001224 133 #### TABLE 6. MX29F1610 STATUS REGISTER | <u> </u> | STATUS | NOTES | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | |--------------------|------------------------|----------|-----|-----|-----|-----|-----|-----| | IN PROGRESS | PROGRAM | 1,2, 6,7 | 0 | 0 | 0 | 0 | 0/1 | 0/1 | | | ERASE | 1,3, 6,7 | 0 | 0 | 0 | 0 | 0/1 | 0/1 | | | SUSPEND (NOT COMPLETE) | 1,4, 6,7 | 0 | 1 | 0 | 0 | 0/1 | 0/1 | | | (COMPLETE) | | 1 | 1 | 0 | 0. | 0/1 | 0/1 | | COMPLETE | PROGRAM | 1,2, 6,7 | 1 | o | 0 | 0 | 0/1 | 0/1 | | a translate | ERASE | 1,3, 6,7 | 1 | 0 | . 0 | 0. | 0/1 | 0/1 | | FAIL | PROGRAM | 1,5, 6,7 | 1 | 0 | 0 | 1 | 0/1 | 0/1 | | | ERASE | 1,5, 6,7 | 1 | 0 | 1 | 0 | 0/1 | 0/1 | | AFTER CLEARING STA | TUS REGISTER | 6,7 | 1 | 0 | 0 | 0 | 0/1 | * | 1. DQ7 : WRITE STATE MACHINE STATUS 1 = READY, 0 = BUSY **DQ6: ERASE SUSPEND STATUS** 1 = SUSPEND, 0 = NO SUSPEND DQ5: ERASE FAIL STATUS 1 = FAIL IN ERASE, 0 = SUCCESSFUL ERASE DQ4: PROGRAM FAIL STATUS 1 = FAIL IN PROGRAM, 0 = SUCCESSFUL PROGRAM **DQ3: SECTOR-PROTECT STATUS** 1 = SECTOR 0 OR/AND 15 PROTECTED 0 = NONE OF SECTOR PROTECTED DQ2: SLEEP STATUS 1 = DEVICE IN SLEEP STATUS 0 = DEVICE NOT IN SLEEP STATUS DQ1 - 0 = RESERVED FOR FUTURE ENHANCEMENTS. - These bits are reserved for future use; mask them out when polling the Status Register. 2. PROGRAM STATUS is for the status during Page Programming or Sector Unprotect mode. - 3. ERASE STATUS is for the status during Sector/Chip Erase or Sector Protection mode. - 4. SUSPEND STATUS is for both Sector and Chip Erase mode . - 5. FAIL STATUS bit(DQ4 or DQ5) is provided during Page Program or Sector/Chip Erase modes respectively. - DQ3 = 0 or1 depends on Sector-Protect Status. - 7. DQ2 = 0 or 1 depends on whether device is in the Sleep mode or not . - \* Once in the Sleep mode, DQ2 is set to "1", and is reset by read array command only.- 5688882 0001225 07T | #### HARDWARE SECTOR PROTECTION The MX29F1610 features sector protection. This feature will disable both program and erase operations in either the top or the bottom sector (0 or 15). The sector protection feature is enabled using system software by the user(Refer to table 3). The device is shipped with both sectors unprotected. Alternatively, MXIC may protect sectors in the factory prior to shipping the device. #### SECTOR PROTECTION To activate this mode, a six-bus cycle operation is required. There are two 'unlock' write cycles. These are followed by writing the 'set-up' command. Two more 'unlock' write cycles are then followed by the Lock Sector command - 20H. Sector address is latched on the falling edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ of the sixth cycle of the command sequence. The automatic Lock operation begins on the rising edge of the last $\overline{\text{WE}}$ pulse in the command sequence and terminates when the Status on DQ7 is '1' af which time the device stays at the read status register mode. The device remains enabled for read status register mode until the CIR contents are aftered by a valid command sequence (Refer to table 3,6 and Figure 10,12). ### **VERIFY SECTOR PROTECT** To verify the Protect status of the Top and the Bottom sector, operation is initiated by writing Silicon ID read command into the command register. Following the command write, a read cycle from address XXXOH retrieves the Manufacturer code of C2H. A read cycle from XXX1H returns the Device code F1H. A read cycle from appropriate address returns information as to which sectors are protected. To terminate the operation, it is necessary to write the read/reset command sequence into the CIR. (Refer to table 3,4 and Figure 12) A few retries are required if Protect status can not be verified successfully after each operation. #### SECTOR UNPROTECT It is also possible to unprotect the sector, same as the first five write command cycles in activating sector protection mode followed by the Unprotect Sector command - 40H, the automatic Unprotect operation begins on the rising edge of the last WE-pulse in the command sequence and terminates when the Status on DQ7 is '1' at which time the device stays at the read status register mode. (Refer to table 3,6 and Figure 11,12) The device remains enabled for read status register mode until the CIR contents are altered by a valid command sequence. Either Protect or Unprotect sector mode is accomplished by keeping $\overline{WP}$ high, i.e. protect-bit status can only be changed with a valid command sequence and $\overline{WP}$ at high. When $\overline{WP}$ is high, all sectors can be programmed or erased regardless of the state of the protect-bits. Protect-bit status will not be changed during chip/sector erase operations. With $\overline{WP}$ at VIL, only unprotected sectors can be programmed or erased. #### **DEEP POWER-DOWN MODE** The MXIC's16 Mbit flash family supports a typical ICC of $1\mu A$ in deep power-down mode. One of the target markets for these devices is in protable equipment where the power consumption of the machine is of prime importance. When $\overline{PWD}$ is a logic low (GND $\pm$ 0.2V), all circuits are turned off and the device typically draws $1\mu A$ of ICC current. During read modes, the PWD pin going low deselects the memory and places the output drivers in a high impedance state. Recovery from the deep power-down state, requires a minimum of 700 nanoseconds to access valid data. During erase or program modes, $\overline{PWD}$ low will abort either erase or program operation. The contents of the memory are no longer valid as the data has been corrupted by the $\overline{PWD}$ function. As in the read mode above, all internal circuitry is turned off to achieve the $1\mu A$ current level. PWD transitions to VIL or turning power off to the device will clear the status register. PWD pin is not provided in 44-pin SOP package. 5688882 0001226 TO6 I #### SLEEP MODE The MX29F1610 features two software controlled lowpower modes: Sleep and Abort modes. Sleep mode is allowed during any current operations except that once Suspend command is issued, Sleep command is ignored. Abort mode is excuted only during Page Program and Chip/Sector Erase mode. To activate Sleep mode, a three-bus cycle operation is required. The C0H command (Refer to table 3) puts the device in the Sleep mode. Once in the Sleep mode and with CMOS input level applied, the power of the device is reduced to deep power-down current levels. The only power consumed is diffusion leakage, transistor subthreshold conduction, input leakage, and output leakage. The Sleep command allows the device to COMPLETE current operations before going into Sleep mode. Once current operation is done, device stays at read status register mode, RY/BY returns to ready state. The status registers are not reset during sleep command. Program or erase fail bit may have been set if during program/erase mode the device retry exceeds maximum count. During Sleep mode, the status registers, Silicon ID codes remain valid and can still be read. The Device Sleep Status bit - DQ2 will indicate that the device in the sleep mode. Writing the Read Array command wakes up the device out of sleep mode. DQ2 is reset to "0" and Device returns to standby current level. ### ABORT MODE To activate Abort mode, a three-bus cycle operation is required. The E0H command (Refer to table 3) only stops Page program or Sector /Chip erase operation currently in progress and puts the device in Sleep mode. But unlike the sleep command, the program or erase operation will not be completed. Since the data in some page/sectors is no longer valid due to an incomplete program or erase operation, the program fail (DQ4) or erase fail (DQ5)bit will be set. After the abort command is executed and with CMOS input level applied, the device current is reduced to the same level as in deep power-down or sleep modes. Device stays at read status register mode, RY/BY returns to ready state. During Abort mode, the status registers, Silicon ID codes remain valid and can still be read. The Device Sleep Status bit - DQ2 will indicate that the device in the sleep mode. Similar to the sleep mode, A read array command MUST be written to bring the device out of the abort state without incurring any wake up latency. Note that once device is waken up, Clear status register mode is required before a program or erase operation can be executed. ### RY/BY PIN AND PROGRAM/ERASE **POLLING** RY/BY is a full CMOS output that provides a hardware method of detecting page program and sector erase completion. It transitions to VIL after a program or erase command sequence is written to the MX29F1610, and returns to VOH when the WSM has finished executing the internal algorithm. RY/BY can be connected to the interrupt input of the system CPU or controller. It is active at all times, not tristated if the CE or OE inputs are brought to VIH. RY/ BY is also VOH when the device is in erase suspend or deep power-down modes. RY/BY pin is not provided in 44-pin SOP package. #### DATA PROTECTION STE STATE OF GARAGES ST The MX29F1610 is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transitions. During power up the device automatically resets the internal state machine in the Read Array mode. Also, with its control register architecture, alteration of the memory contents only occurs after successful completion of specific multi-bus cycle command sequences. The device also incorporates several features to prevent inadvertent write cycles resulting from VCC power-up and power-down transitions or system noise. 5688882 0001227 942 📟 - ### LOW VCC WRITE INHIBIT To avoid initiation of a write cycle during VCC power-up and power-down, a write cycle is locked out for VCC less than VLKO(= 3.2V, typically 3.5V). If VCC < VLKO, the command register is disabled and all internal program/ erase circuits are disabled. Under this condition the device will reset to the read mode. Subsequent writes will be ignored until the VCC level is greater than VLKO. It is the user's responsibility to ensure that the control pins are logically correct to prevent unintentional write when VCC is above VLKO. ### WRITE PULSE "GLITCH" PROTECTION Noise pulses of less than 10ns (typical) on $\overline{CE}$ or $\overline{WE}$ will not initiate a write cycle. ### **LOGICAL INHIBIT** Writing is inhibited by holding any one of $\overline{OE} = VIL, \overline{CE} = VIH$ or $\overline{WE} = VIH$ . To initiate a write cycle $\overline{CE}$ and $\overline{WE}$ must be a logical zero while $\overline{OE}$ is a logical one. **5688882 0001228 889** Figure 1. AUTOMATIC PAGE PROGRAM FLOW CHART 5688882 0001229 715 **=** Figure 2. AUTOMATIC CHIP ERASE FLOW CHART Figure 3. AUTOMATIC SECTOR ERASE FLOW CHART **■** 5688882 0001231 373 **■** Figure 4. ERASE SUSPEND/ERASE RESUME FLOW CHART 59-19 # **ELECTRICAL SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS** | RATING | VALUE | |-------------------------------|----------------| | Ambient Operating Temperature | 0°C to 70°C | | Storage Temperature | -65°C to 125°C | | Applied Input Voltage | -0.5V to 7.0V | | Applied Output Voltage | -0.5V to 7.0V | | VCC to Ground Potential | -0.5V to 7.0V | | A9 | -0.5V to 13.5V | #### NOTICE: Stresses-greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability. #### NOTICE: Specifications contained within the following tables are subject to change. ### **CAPACITANCE** TA = 25°C, f = 1.0 MHz | | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | CONDITIONS | |---|--------|--------------------|------|------|------|------|------------| | - | CIN | Input Capacitance | | | 14 | pF | VIN = 0V | | _ | COUT | Output Capacitance | | | 16 | pF | VOUT = 0V | ### **SWITCHING TEST CIRCUITS** ### **SWITCHING TEST WAVEFORMS** 5688882 0001233 146 # **DC CHARACTERISTICS** = $0^{\circ}$ C to $70^{\circ}$ C, $VCC = 5V \pm 10\%$ | SYMBOL | PARAMETER | NOTES | MIN. | TYP. | MAX. | UNITS | TEST CONDITIONS | |--------|-----------------------------------|-------|------|------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IIL | Input Load<br>Current | 1 | | | ±10 | μА | VCC = VCC Max<br>VIN = VCC or GND | | ILO | Output Leakage<br>Current | 1 | | | ±10 | μ <b>Α</b> | VCC = VCC Max<br>VIN = VCC or GND | | ISB1 | VCC Standby<br>Current(CMOS) | 1 | | 50 | 100 | μА | VCC = VCC Max<br>CE1, CE2, PWD = VCC ± 0.2V | | ISB2 | VCC Standby<br>Current(TTL) | | | 2 | 4 | mA | VCC = VCC Max<br>CE1, CE2, PWD = VIH | | IDP | VCC Deep<br>Power-Down<br>Current | 1 | | 1 | 20 | μА | PWD = GND ± 0.2V | | ICC1 | VCC Read<br>Current | 1 | | 50 | 60 | mA | VCC = VCC Max<br>CMQS: CE1, CE2 = GND ± 0.2V<br>BYTE = GND ± 0.2V or VCC ± 0.2V<br>Inputs = GND ± 0.2V or VCC ± 0.2V<br>TTL: CE1, CE2 = VIL,<br>BYTE = VIL or VIH<br>Inputs = VIL or VIH,<br>f = 10MHz, IOUT = 0 mA | | ICC2 | VCC Read<br>Current | 1 | | 30 | 35 | mA | VCC = VCC Max, CMOS: CE1, CE2 = GND ± 0.2V BYTE = VCC ± 0.2V or GND ± 0.2V Inputs = GND ± 0.2V or VCC ± 0.2V TTL: CE1, CE2 = VIL, BYTE = VIH or VIL Inputs = VIL or VIH, f = 5MHz, IOUT = 0mA | | ICC3 | VCC Erase<br>Suspend Current | 1,2 | | 5 | 10 | mA | CE1, CE2 = VIH<br>BLock Erase Suspended | | ICC4 | VCC Program<br>Current | 1 | | 30 | 50 | mA | Program in Progress | | ICC5 | VCC Erase Current | 1 | | 30 | 50 | mA | Erase in Progress | | VIL | Input Low Voltage | 3 | -0.3 | | 0.8 | ٧ | | | VIH | Input High Voltage | 4 | 2.4 | | VCC+0.3 | ٧ | | | VOL | Output Low Voltage | | | | 0.45 | ٧ | IOL = 2.1mA | | VOH | Output High Voltage | | 2.4 | | | V | IOH = -400μA | ## DC CHARACTERISTICS = 0°C to 70°C, VCC = 5V±10%(CONTINUE P.21) #### NOTES: - 1. All currents are in RMS unless otherwise noted. Typical values at VCC = 5.0V, T = 25°C. These currents are valid for all product versions (package and speeds). - 2. ICC3 is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of ICC3 and ICC1/2. - 3. VIL min. = -1.0V for pulse width $\leq$ 50ns. - VIL min. = -2.0V for pulse width ≤ 20ns. - 4. VIH max. = VCC + 1.5V for pulse width ≤ 20ns. If VIH is over the specified maximum value, read operation cannot be guaranteed. ### **AC CHARACTERISTICS-READ OPERATIONS** | e e | | 29F16 | 10-10 | 29F16 | 10-12 | 29F16 | 10-15 | | | |--------|------------------------------|----------|-------|-------|-------|-------|-------|------|------------| | SYMBOL | DESCRIPTIONS | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNIT | CONDITIONS | | tACC | Address to Output Delay | | 100 | | 120 | | 150 | ns | CE=OE=VIL | | tCE | CE to Output Delay | | 100 | | 120 | | 150 | ns | OE=VIL | | tOE | OE to Output Delay | | 55 | | 60 | | 70 | ns | CE=VIL | | tDF | OE High to Output Delay | 0 | 55 | 0 | 55 | 0 | 55 | ns | CE=VIL | | tOH | Address to Output hold | 0 | | 0 | | 0 | | ns | CE=OE=VIL | | tBACC | BYTE to Output Delay | | 100 | | 120 | | 150 | ns | CE= OE=VIL | | tBHZ | BYTE Low to Output in High 2 | <u> </u> | - 55 | | 55 | | 70 | ns | CE=VIL | | tDPR | Deep Power-Down Recovery | | 700 | | 700 | | 800 | ns | | #### **TEST CONDITIONS:** - Input pulse levels: 0.45V/2.4V - Input rise and fall times: 10ns - Output load: 1TTL gate+100pF(Including scope and jig) - Reference levels for measuring timing: 0.8V. 2.0V ### NOTE: tDF is defined as the time at which the output achieves the open circuit condition and data is no longer driven. 5688882 0001235 T19 ### Figure 5. READ TIMING WAVEFORMS 5688882 0001236 955 ### Figure 6. BYTE TIMING WAVEFORMS 5688882 0001237 891 📟 - # AC CHARACTERISTICS—WRITE/ERASE/PROGRAM OPERATIONS | SYMBOL | DESCRIPTION | 29F16<br>MIN. | 10-10<br>MAX. | 29F161<br>MIN. | 0-12<br>MAX. | 29F16<br>MIN. | 10-15<br>MAX. | UNIT | |--------|------------------------------------------------------|---------------|---------------|----------------|--------------|---------------|---------------------------------------|------| | tWC | Write Cycle Time | 100 | | 120 | | 150 | | пѕ | | tAS | Address Setup Time | 0 | | 0 | | 0 | | ns | | tAH | Address Hold Time | 45 | | 50 | | 60 | | ns | | tDS | Data Setup Time | 45 | | 50 | | 60 | | ns | | tDH | Data Hold Time | 10 | | 10 | | 10 | | ns | | tOES | Output Enable Setup Time | 0 | | 0 | | 0 | | ns | | tCES | CE Setup Time | 0 | | 0 | | 0 | | ns | | tGHWL | Read Recover TimeBefore Write | 0 | | 0 | | 0 | | | | tCS | CE Setup Time | 0 | | 0 | | 0 | | ns | | tCH | CE Hold Time | 0 | | 0 | - | 0 | | ns | | tWP | Write Pulse Width | 45 | | 50 | | 60 | | ns | | tWPH | Write Pulse Width High | 50 | | 50 | | 50 | | ns | | tBALC | Byte(Word) Address Load Cycle | 0.3 | 30 | 0.3 | 30 | 0.3 | 30 | μs | | tBAL | Byte(Word) Address Load Time | 100 | | 100 | | 100 | | μs | | tSRA | Status Register Access Time | 100 | | 120 | | 150 | | ns | | tCESR | CE Setup before S.R. Read | 100 | | 100 | | 100 | · · · · · · · · · · · · · · · · · · · | пѕ | | tWHRL | WE High to RY/BY Going Low | 100 | | 100 | | 100 | | ns | | tWHRLP | WE High to RY/BY Going Low<br>(in Page Program mode) | 100.1 | | 100.1 | | 100.1 | | μѕ | | tPHWL | PWD High Recovery to WE Going Low | 1 | | 1 | | 1 | | μs | | tVCS | VCC Setup Time | 2 | | 2 | <del></del> | 2 | | μs | \_ ■ 5688882 0001238 728 ■ #### NOTE: - 1.BYTE pin is treated as Address pin. All timing specifications for BYTE pin are the same as those for address pin. - 2.BYTE pin is sampled on the falling edge of WE or CE during the 3rd command write bus cycle; for real world application, BYTE pin should be either static high(word mode) or static low(byte mode). 5688882 0001239 664 ### Figure 8. AUTOMATIC PAGE PROGRAM TIMING WAVEFORMS 5688882 0001240 386 **=** I 5688882 0001241 212 🚥 - - 📰 5688882 0001242 159 📟 5688882 0001243 095 1 ### Figure 12. VERIFY SECTOR PROTECT FLOW CHART ### Figure 13. COMMAND WRITE TIMING WAVEFORMS(Alternate CE Controlled) - 1.BYTE pin is treated as Address pin. All timing specifications for BYTE pin are the same as those for address pin. - 2.BYTE pin is sampled on the falling edge of WE or CE during the 3rd command write bus cycle; for real world application, BYTE pin should be either static high(word mode) or static low(byte mode). **.** 5688882 0001245 968 **.** Figure 14. AUTOMATIC PAGE PROGRAM TIMING WAVEFORM(Alternate CE Controlled) **■** 5688882 0001246 8T4 **■** ### **ERASE AND PROGRAMMING PERFORMANCE** | PARAMETER | MIN. | TYP. | MAX. | UNITS | |------------------------|--------------|------|------|--------| | Chip/Sector Erase Time | | 50 | 300 | ms | | Page Programming Time | | 3 | 9 | ms | | Chip Programming Time | , | 33 | 66 | sec | | Erase/Program Cycles | 1,000/10,000 | | • | Cycles | | Byte Program Time | | 16 | | μs | ### LATCHUP CHARACTERISTICS | | MIN. | MAX. | |---------------------------------------------------------------|--------|------------| | Input Voltage with respect to GND on all pins except I/O pins | -1.0V | 13.5V | | Input Voltage with respect to GND on all I/O pins | -1.0V | Vcc + 1.0V | | Current | -100mA | +100mA | Note. Revision History Revision # Description 1.7 fast access time : 100ns