## Power Factor Controllers

The MC34261/MC33261 are active power factor controllers specifically designed for use as a preconverter in electronic ballast and in off-line power converter applications. These integrated circuits feature an internal startup timer, a one quadrant multiplier for near unity power factor, zero current detector to ensure critical conduction operation, high gain error amplifier, trimmed internal bandgap reference, current sensing comparator, and a totem pole output ideally suited for driving a power MOSFET.

Also included are protective features consisting of input undervoltage lockout with hysteresis, cycle-by-cycle current limiting, and a latch for single pulse metering. These devices are available in dual-in-line and surface mount plastic packages.

- Internal Startup Timer
- One Quadrant Multiplier
- Zero Current Detector
- Trimmed 2\% Internal Bandgap Reference
- Totem Pole Output
- Undervoltage Lockout with Hysteresis
- Low Startup and Operating Current
- Pinout Equivalent to the SG3561
- Functional Equivalent to the TDA4817


## Simplified Block Diagram



## MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Total Power Supply and Zener Current | $\left(\mathrm{I}_{\mathrm{CC}}+\mathrm{I}_{\mathrm{z}}\right.$ ) | 30 | mA |
| Output Current, Source or Sink (Note 1) | 10 | 500 | mA |
| Current Sense, Multiplier, and Voltage Feedback Inputs | $V_{\text {in }}$ | -1.0 to 10 | V |
| Zero Current Detect Input High State Forward Current Low State Reverse Current | $1{ }_{\text {in }}$ | $\begin{array}{r} 50 \\ -10 \end{array}$ | mA |
| Power Dissipation and Thermal Characteristics P Suffix, Plastic Package Case 626 <br> Maximum Power Dissipation @ $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ <br> Thermal Resistance, Junction-to-Air <br> D Suffix, Plastic Package Case 626 <br> Maximum Power Dissipation @ $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C}$ <br> Thermal Resistance, Junction-to-Air | $P_{D}$ <br> $\mathrm{R}_{\text {өJA }}$ <br> $\mathrm{P}_{\mathrm{D}}$ <br> $\mathrm{R}_{\text {өJA }}$ | $\begin{aligned} & 800 \\ & 100 \\ & \\ & 450 \\ & 178 \end{aligned}$ | $\begin{gathered} \mathrm{mW} \\ { }^{\circ} \mathrm{C} / \mathrm{w} \end{gathered}$ |
| Operating Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | +150 | ${ }^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature (Note 3) <br> MC34261 <br> MC33261 | $\mathrm{T}_{\mathrm{A}}$ | $\begin{gathered} 0 \text { to }+70 \\ -40 \text { to }+85 \end{gathered}$ | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

ELECTRICAL CHARACTERISTICS $\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\right.$, for typical values $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{\mathrm{A}}$ is the operating ambient temperature range that applies [Note 3], unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ERROR AMPLIFIER |  |  |  |  |  |
| $\begin{aligned} & \text { Voltage Feedback Input Threshold } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {low }} \text { to } \mathrm{T}_{\text {high }}\left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V} \text { to } 28 \mathrm{~V}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{FB}}$ | $\begin{gathered} 2.465 \\ 2.44 \end{gathered}$ | 2.5 | $\begin{gathered} 2.535 \\ 2.54 \end{gathered}$ | V |
| Line Regulation ( $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$ to $28 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) | Regline | - | 1.0 | 10 | mV |
| Input Bias Current ( $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ ) | $\mathrm{IIB}^{\text {I }}$ | - | -0.3 | -1.0 | $\mu \mathrm{A}$ |
| Open Loop Voltage Gain | $A_{\text {VOL }}$ | 65 | 85 | - | dB |
| Gain Bandwidth Product ( $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ) | GBW | 0.7 | 1.0 | - | MHz |
| Output Source Current ( $\mathrm{V}_{\mathrm{O}}=4.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=2.3 \mathrm{~V}$ ) | $I_{\text {Source }}$ | 0.25 | 0.5 | 0.75 | mA |
| $\begin{aligned} & \text { Output Voltage Swing } \\ & \text { High State }\left(I_{\text {Source }}=0.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{FB}}=2.3 \mathrm{~V}\right) \\ & \text { Low State }\left(I_{\text {Sink }}=0.4 \mathrm{~mA}, \mathrm{~V}_{\mathrm{FB}}=2.7 \mathrm{~V}\right) \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OH}} \\ & \mathrm{~V}_{\mathrm{OL}} \end{aligned}$ | $5.0$ | $\begin{aligned} & 5.7 \\ & 2.1 \end{aligned}$ | $2.44$ | V |

## MULTIPLIER

| Dynamic Input Voltage Range Multiplier Input (Pin 3) Compensation (Pin 2) | $\begin{aligned} & \mathrm{V}_{\text {Pin } 3} \\ & \mathrm{~V}_{\text {Pin } 2} \end{aligned}$ | $\begin{gathered} 0 \text { to } 2.5 \\ V_{F B} \text { to } \\ \left(V_{F B}+1.0\right) \end{gathered}$ | $\begin{gathered} 0 \text { to } 3.5 \\ V_{F B} \text { to } \\ \left(\mathrm{V}_{\mathrm{FB}}+1.5\right) \\ \hline \end{gathered}$ | - | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input Bias Current ( $\mathrm{V}_{\mathrm{FB}}=0 \mathrm{~V}$ ) | $I_{\text {IB }}$ | - | -0.3 | -1.0 | $\mu \mathrm{A}$ |
| Multiplier Gain ( $\left.\mathrm{V}_{\text {Pin } 3}=0.5 \mathrm{~V}, \mathrm{~V}_{\text {Pin } 2}=\mathrm{V}_{\mathrm{FB}}+1.0 \mathrm{~V}\right)$ (Note 2) | K | 0.4 | 0.62 | 0.8 | 1/V |
| ZERO CURRENT DETECTOR |  |  |  |  |  |
| Input Threshold Voltage ( $\mathrm{V}_{\text {in }}$ Increasing) | $\mathrm{V}_{\text {th }}$ | 1.3 | 1.6 | 1.8 | V |
| Hysteresis ( $\mathrm{V}_{\text {in }}$ Decreasing) | $\mathrm{V}_{\mathrm{H}}$ | 40 | 110 | 200 | mV |
| Input Clamp Voltage <br> High State ( $\mathrm{IDET}^{\mathrm{DET}}=3.0 \mathrm{~mA}$ ) <br> Low State ( $\mathrm{I}_{\mathrm{DET}}=-3.0 \mathrm{~mA}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \end{aligned}$ | $\begin{aligned} & 6.1 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 6.7 \\ & 0.7 \end{aligned}$ | $\overline{-}$ | V |

NOTES: 1. Maximum package power dissipation limits must be observed.

$$
\begin{aligned}
& \text { 2. } \mathrm{K}=\frac{\text { Pin } 4 \text { Threshold Voltage }}{V_{\text {Pin 3 }}\left(V_{\text {Pin 2 }}-V_{F B}\right)} \\
& \text { 3. } \begin{aligned}
T_{\text {low }} & =0^{\circ} \mathrm{C} \text { for MC34261 } \\
& =-40^{\circ} \mathrm{C} \text { for MC33261 }
\end{aligned} \quad \begin{aligned}
T_{\text {high }} & =+70^{\circ} \mathrm{C} \text { for MC34261 } \\
& =+85^{\circ} \mathrm{C} \text { for MC33261 }
\end{aligned}
\end{aligned}
$$

## MC34261 MC33261

ELECTRICAL CHARACTERISTICS ( $\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, for typical values $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{\mathrm{A}}$ is the operating ambient temperature range that applies [Note 3], unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CURRENT SENSE COMPARATOR |  |  |  |  |  |
| Input Bias Current ( $\mathrm{V}_{\text {Pin } 4}=0 \mathrm{~V}$ ) | IB | - | -0.5 | -2.0 | $\mu \mathrm{A}$ |
| Input Offset Voltage ( $\mathrm{V}_{\text {Pin } 2}=1.1 \mathrm{~V}, \mathrm{~V}_{\text {Pin } 3}=0 \mathrm{~V}$ ) | $\mathrm{V}_{10}$ | - | 3.5 | 15 | mV |
| Delay to Output | $\mathrm{t}_{\text {PHL }}$ (in/out) | - | 200 | 400 | ns |

DRIVE OUTPUT

| $\begin{array}{cl} \hline \text { Output Voltage } & \left(\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}\right) \\ \text { Low State } & \left(I_{\text {Sink }}=20 \mathrm{~mA}\right) \\ & \left(I_{\text {Sink }}=200 \mathrm{~mA}\right) \\ \text { High State } & \left(I_{\text {Source }}=20 \mathrm{~mA}\right) \\ & \left(I_{\text {Source }}=200 \mathrm{~mA}\right) \end{array}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}} \\ & \mathrm{~V}_{\mathrm{OH}} \end{aligned}$ | $\begin{aligned} & - \\ & 1.8 \\ & 9.8 \\ & 7.8 \end{aligned}$ | $\begin{gathered} 0.3 \\ 2.4 \\ 10.3 \\ 8.3 \end{gathered}$ | $\begin{gathered} 0.8 \\ 3.3 \\ - \\ 8.8 \end{gathered}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { Output Voltage }\left(\mathrm{V}_{\mathrm{CC}}=30 \mathrm{~V}\right) \\ & \text { High State }\left(\text { ISource }=20 \mathrm{~mA}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{O}(\text { max })}$ | 14 | 16 | 18 | V |
| Output Voltage Rise Time ( $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ ) | $\mathrm{tr}_{\mathrm{r}}$ | - | 50 | 120 | ns |
| Output Voltage Fall Time ( $\mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}$ ) | $\mathrm{t}_{\mathrm{f}}$ | - | 50 | 120 | ns |
| Output Voltage with UVLO Activated ( $\mathrm{V}_{\mathrm{CC}}=7.0 \mathrm{~V}$, $\left.\mathrm{I}_{\text {Sink }}=1.0 \mathrm{~mA}\right)$ | $\mathrm{V}_{\mathrm{OH}(\mathrm{UVLO}}$ | - | 0.2 | 0.8 | V |

RESTART TIMER

| Restart Time Delay | $\mathrm{t}_{\text {DLY }}$ | 150 | 400 | - | $\mu \mathrm{s}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |
| UNDERVOLTAGE LOCKOUT | $\mathrm{V}_{\text {th }}$ | 9.2 | 10.0 | 10.8 | V |
| Startup Threshold (VCC Increasing) | $\mathrm{V}_{\text {Shutdown }}$ | 7.0 | 8.0 | 9.0 | V |
| Minimum Operating Voltage After Turn-On (V $\mathrm{V}_{\text {CC }}$ Decreasing) | $\mathrm{V}_{\mathrm{H}}$ | 1.75 | 2.0 | 2.5 | V |
| Hysteresis |  |  |  |  |  |

TOTAL DEVICE

| Power Supply Current | $\mathrm{I}_{\mathrm{CC}}$ |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
| Startup $\left(\mathrm{V}_{\mathrm{CC}}=7.0 \mathrm{~V}\right)$ |  | - | 0.3 | 0.5 |
| Operating |  | - | 7.1 | 12 |
| Dynamic Operating $\left(50 \mathrm{kHz}, \mathrm{C}_{\mathrm{L}}=1.0 \mathrm{nF}\right)$ | - | 9.0 | 20 |  |
| Power Supply Zener Voltage | $\mathrm{V}_{\mathrm{Z}}$ | 30 | 36 | - |

NOTES: 1. Maximum package power dissipation limits must be observed.
2. $\mathrm{K}=\frac{\text { Pin } 4 \text { Threshold Voltage }}{\mathrm{V}_{\text {Pin } 3}\left(\mathrm{~V}_{\text {Pin } 2}-\mathrm{V}_{\mathrm{FB}}\right)}$
3. $\mathrm{T}_{\text {low }}=0^{\circ} \mathrm{C}$ for MC34261 $\quad \mathrm{T}_{\text {high }}=+70^{\circ} \mathrm{C}$ for MC34261
$=-40^{\circ} \mathrm{C}$ for MC33261 $\quad \begin{aligned} & =+85^{\circ} \mathrm{C} \text { for MC33261 }\end{aligned}$
Figure 1. Current Sense Input Threshold versus Multiplier Input


Figure 2. Current Sense Input Threshold versus Multiplier Input



Figure 5. Error Amp Small Signal Transient Response

$0.5 \mu \mathrm{~s} / \mathrm{DIV}$

Figure 4. Error Amp Open Loop Gain and Phase versus Frequency


Figure 6. Error Amp Large Signal Transient Response

$1.0 \mu \mathrm{~s} / \mathrm{DIV}$

Figure 7. Error Amp Output Saturation versus Sink Current


Figure 8. Restart Time Delay versus Temperature


Figure 9. Zero Current Detector Input Threshold Voltage Change versus Temperature


Figure 10. Output Saturation Voltage versus Load Current


Figure 11. Drive Output Waveform



Figure 14. Undervoltage Lockout Thresholds versus Temperature


## FUNCTIONAL DESCRIPTION

## Introduction

Most electronic ballasts and switching power supplies use a bridge rectifier and a filter capacitor to derive raw dc voltage from the utility ac line. This simple rectifying circuit draws power from the line when the instantaneous ac voltage exceeds the capacitor's voltage. This occurs near the line voltage peak and results in a high charge current spike. Since power is only taken near the line voltage peaks, the resulting spikes of current are extremely nonsinusoidal with a high content of harmonics. This results in a poor power factor condition where the apparent input power is much higher than the real power

The MC34261, MC33261 are high performance, critical conduction, current mode power factor controllers specifically designed for use in off-line active preconverters. These devices provide the necessary features required to significantly enhance poor power factor loads by keeping the ac line current sinusoidal and in phase with the line voltage. With proper control of the preconverter, almost any complex load can be made to appear resistive to the ac line, thus significantly reducing the harmonic current content.

## Operating Description

The MC34261, MC33261 contains many of the building blocks and protection features that are employed in modern high performance current mode power supply controllers. There are, however, two areas where there is a major difference when compared to popular devices such as the UC3842 series. Referring to the block diagram in Figure 15, note that a multiplier has been added to the current sense loop and that this device does not contain an oscillator. A description of each of the functional blocks is given below.

## Error Amplifier

A fully compensated Error Amplifier with access to the inverting input and output is provided. It features a typical dc voltage gain of 85 dB , and a unity gain bandwidth of 1.0 MHz with $58^{\circ}$ of phase margin (Figure 4). The noninverting input is internally biased at $2.5 \mathrm{~V} \pm 2.0 \%$ and is not pinned out. The output voltage of the power factor converter is typically divided down and monitored by the inverting input. The maximum input bias current is $-1.0 \mu \mathrm{~A}$ which can cause an output voltage error that is equal to the product of the input bias current and the value of the upper divider resistor $\mathrm{R}_{2}$. The Error Amp Output is internally connected to the Multiplier and is pinned out (Pin 2) for external loop compensation. Typically, the bandwidth is set below 20 Hz , so that the Error Amp output voltage is relatively constant over a given ac line cycle. The output stage consists of a 500 $\mu \mathrm{A}$ current source pull-up with a Darlington transistor pull-down. It is capable of swinging from 2.1 V to 5.7 V , assuring that the Multiplier can be driven over its entire dynamic range.

## Multiplier

A single quadrant, two input multiplier is the critical element that enables this device to control power factor. The ac haversines are monitored at Pin 3 with respect to ground while the Error Amp output at Pin 2 is monitored with respect to the Voltage Feedback Input threshold. A graph of the Multiplier transfer curve is shown in Figure 1. Note that both inputs are extremely linear over a wide dynamic range, 0 V to 3.2 V for the Multiplier input ( Pin 3 ), and 2.5 V to 4.0 V for the Error Amp output (Pin 2). The Multiplier output controls the Current Sense Comparator threshold (Pin 4) as the ac voltage traverses sinusoidally from zero to peak line. This has the effect of forcing the MOSFET peak current to track the input line voltage, thus making the preconverter load appear to be resistive.

$$
\text { Pin } 4 \text { Threshold } \approx 0.62\left(V_{\text {Pin } 2}-V_{F B}\right) V_{\text {Pin } 3}
$$

## Zero Current Detector

The MC34261 operates as a critical conduction current mode controller, whereby output switch conduction is initiated by the Zero Current Detector and terminated when the peak inductor current reaches the threshold level established by the Multiplier output. The Zero Current Detector initiates the next on-time by setting the RS Latch at the instant the inductor current reaches zero. This critical conduction mode of operation has two significant benefits. First, since the MOSFET cannot turn on until the inductor current reaches zero, the output rectifier's reverse recovery time becomes less critical allowing the use of an inexpensive rectifier. Second, since there are no deadtime gaps between cycles, the ac line current is continuous thus limiting the peak switch to twice the average input current.

The Zero Current Detector indirectly senses the inductor current by monitoring when the auxiliary winding voltage falls below 1.6 V . To prevent false tripping, 110 mV of hysteresis is provided. The Zero Current Detector input is internally protected by two clamps. The upper 6.7 V clamp prevents input overvoltage breakdown while the lower 0.7 V clamp prevents substrate injection. Device destruction can result if this input is shorted to ground. An external resistor must be used in series with the auxiliary winding to limit the current through the clamps.

## Current Sense Comparator and RS Latch

The Current Sense Comparator RS Latch configuration ensures that only a single pulse appears at the Drive Output during a given cycle. The inductor current is converted to a voltage by inserting a ground referenced sense resistor $\mathrm{R}_{9}$ in series with the source of output switch Q1. This voltage is monitored by the Current Sense Input and compared to the Multiplier output voltage. The peak inductor current is controlled by the threshold voltage of Pin 4 where:

$$
I_{\mathrm{pk}}=\frac{\text { Pin } 4 \text { Threshold }}{R_{9}}
$$

## MC34261 MC33261

With the component values shown in Figure 16, the Current Sense Comparator threshold, at the peak of the haversine varies from 1.1 V at 90 Vac to 100 mV at 268 Vac. The Current Sense Input to Drive Output propagation delay is typically 200 ns .

## Timer

A watchdog timer function was added to the IC to eliminate the need for an external oscillator when used in stand alone applications. The Timer provides a means to automatically start or restart the preconverter if the Drive Output has been off for more than $400 \mu \mathrm{~s}$ after the inductor current reaches zero.

## Undervoltage Lockout

An Undervoltage Lockout comparator guarantees that the IC is fully functional before enabling the output stage. The positive power supply terminal $\left(\mathrm{V}_{\mathrm{CC}}\right)$ is monitored by the UVLO comparator with the upper threshold set at 10 V and the lower threshold at 8.0 V (Figure 14). In the standby mode, with $\mathrm{V}_{\mathrm{CC}}$ at 7.0 V , the required supply current is less than 0.5 mA (Figure 13). This hysteresis and low startup current allow the implementation of efficient bootstrap startup techniques, making these devices ideally suited for
wide input range off line preconverter applications. An internal 36 V clamp has been added from $\mathrm{V}_{\mathrm{CC}}$ to ground to protect the IC and capacitor $\mathrm{C}_{5}$ from an overvoltage condition. This feature is desirable if external circuitry is used to delay the startup of the preconverter.

## Output

The MC34261/MC33261 contain a single totem pole output stage specifically designed for direct drive of power MOSFETs. The Drive Output is capable of up to $\pm 500 \mathrm{~mA}$ peak current with a typical rise and fall time of 50 ns with a 1.0 nF load. Additional internal circuitry has been added to keep the Drive Output in a sinking mode whenever the Undervoltage Lockout is active. This characteristic eliminates the need for an external gate pull-down resistor. The totem pole output has been optimized to minimize cross conduction current during high speed operation. The addition of two $10 \Omega$ resistors, one in series with the source output transistor and one in series with the sink output transistor, reduces the cross conduction current, as shown in Figure 12. A 16 V clamp has been incorporated into the output stage to limit the high state $\mathrm{V}_{\mathrm{OH}}$. This prevents rupture of the MOSFET gate when $\mathrm{V}_{\mathrm{CC}}$ exceeds 20 V .

Table 1. Design Equations

| Notes | Calculation | Formula |
| :---: | :---: | :---: |
| Calculate the maximum required output power. | Required Converter Output Power | $\mathrm{P}_{\mathrm{O}}=\mathrm{V}_{\mathrm{O}} \mathrm{l}_{\mathrm{O}}$ |
| Calculated at the minimum required ac line for regulation. Let the efficiency $\mathrm{n}=0.95$. | Peak Inductor Current | $\mathrm{L}_{\mathrm{L}(\mathrm{pk})}=\frac{2 \sqrt{2} \mathrm{P}_{\mathrm{O}}}{\eta \operatorname{Vac}_{(\mathrm{LL})}}$ |
| Let the switching cycle $\mathrm{t}=20 \mu \mathrm{~s}$. | Inductance | $L=\frac{2 t\left(\frac{V_{0}}{\sqrt{2}}-\mathrm{Vac}\right) \mathrm{Vac}^{2}}{\mathrm{~V}_{\mathrm{O}} \operatorname{Vac}_{(\mathrm{LL})} \mathrm{I}_{\mathrm{L}(\mathrm{pk})}}$ |
| In theory the on-time $\mathrm{t}_{\text {on }}$ is constant. In practice $\mathrm{t}_{\text {on }}$ tends to increase at the ac line zero crossings due to the charge on capacitor $\mathrm{C}_{6}$. | Switch On-Time | $\mathrm{t}_{\mathrm{on}}=\frac{2 \mathrm{P}_{\mathrm{O}} \mathrm{~L}}{\eta \mathrm{Vac}^{2}}$ |
| The off-time $t_{\text {off }}$ is greatest at peak ac line and approaches zero at the ac line zero crossings. Theta $(\theta)$ represents the angle of the ac line voltage. | Switch Off-Time | $\mathrm{t}_{\mathrm{off}}=\frac{\mathrm{t}_{\mathrm{on}}}{\frac{\mathrm{~V}_{\mathrm{O}}}{\sqrt{2} \operatorname{Vac}\|\operatorname{Sin} \theta\|}-1}$ |
| The minimum switching frequency occurs at peak ac line and increases as $\mathrm{t}_{\text {off }}$ decreases. | Switching Frequency | $f=\frac{1}{t_{\text {on }}+t_{\text {off }}}$ |
| Set the current sense threshold $\mathrm{V}_{\mathrm{CS}}$ to 1.0 V for universal input ( 85 Vac to 265 Vac ) operation and to 0.5 V for fixed input ( 92 Vac to 138 Vac , or 184 to 276 Vac ) operation. | Peak Switch Current | $\mathrm{R}_{9}=\frac{\mathrm{V}_{\mathrm{CS}}}{\mathrm{I}_{\mathrm{L}(\mathrm{pk})}}$ |
| Set the multiplier input voltage $\mathrm{V}_{\mathrm{M}}$ to 3.0 V at high line. Empirically adjust $\mathrm{V}_{\mathrm{M}}$ for the lowest distortion over the ac line range while guaranteeing startup at minimum line. | Multiplier Input Voltage | $\mathrm{V}_{\mathrm{M}}=\frac{\operatorname{Vac} \sqrt{2}}{\left(\frac{\mathrm{R}_{7}}{\mathrm{R}_{3}}+1\right)}$ |
| The $\mathrm{I}_{\mathrm{IB}} \mathrm{R}_{1}$ error term can be minimized with a divider current in excess of $100 \mu \mathrm{~A}$. | Converter Output Voltage | $V_{O}=V_{\text {ref }}\left(\frac{R_{2}}{R_{1}}+1\right)-I_{I B} R_{2}$ |
| The bandwidth is typically set to 20 Hz for minimum output ripple over the ac line haversine. | Error Amplifier Bandwidth | $B W=\frac{1}{2 \pi \frac{R_{1} R_{2}}{R_{1}+R_{2}} C_{1}}$ |

The following converter characteristics must be chosen:
$\mathrm{V}_{\mathrm{O}}$ - Desired output voltage
Vac - AC RMS line voltage
$\mathrm{I}_{\mathrm{O}}$ - Desired output current $\quad \mathrm{Vac}_{(\mathrm{LL})}-\mathrm{AC}$ RMS low line voltage

MC34261 MC33261

Figure 15. 80 W Power Factor Controller


Power Factor Controller Test Data

| AC Line Input |  |  |  |  |  |  |  | DC Output |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Current Harmonic Distortion (\%) |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {rms }}$ | $\mathrm{P}_{\text {in }}$ | PF | THD | 2 | 3 | 5 | 7 | $\mathrm{V}_{\mathrm{O}(\mathrm{pp})}$ | $\mathrm{V}_{\mathrm{O}}$ | 10 | $\mathrm{P}_{0}$ | n (\%) |
| 90 | 85.6 | -0.998 | 2.4 | 0.11 | 0.52 | 1.3 | 0.67 | 10.0 | 230 | 0.350 | 80.5 | 94.0 |
| 100 | 85.1 | -0.997 | 5.0 | 0.13 | 1.7 | 2.4 | 1.4 | 10.1 | 230 | 0.350 | 80.5 | 94.6 |
| 110 | 84.8 | -0.997 | 5.3 | 0.12 | 2.5 | 2.6 | 1.5 | 10.2 | 230 | 0.350 | 80.5 | 94.9 |
| 120 | 84.5 | -0.997 | 5.8 | 0.12 | 3.2 | 2.7 | 1.4 | 10.2 | 230 | 0.350 | 80.5 | 95.3 |
| 130 | 84.2 | -0.996 | 6.6 | 0.12 | 4.0 | 2.8 | 1.5 | 10.2 | 230 | 0.350 | 80.5 | 95.6 |
| 138 | 84.1 | -0.995 | 7.2 | 0.13 | 4.5 | 3.0 | 1.6 | 10.2 | 230 | 0.350 | 80.5 | 95.7 |

This data was taken with the test set-up shown in Figure 17.
T = Coilcraft N2881-A
Primary: 62 turns of \# 22 AWG
Secondary: 5 turns of \# 22 AWG
Core: Coilcraft PT2510, EE 25
Gap: $0.072^{\prime \prime}$ total for a primary inductance of $320 \mu \mathrm{H}$
Heatsink = AAVID Engineering Inc. 5903B, or 5930B

Figure 16. 175 W Universal Input Power Factor Controller


Power Factor Controller Test Data

| AC Line Input |  |  |  |  |  |  |  | DC Output |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Current Harmonic Distortion (\%) |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {rms }}$ | $\mathrm{P}_{\text {in }}$ | PF | THD | 2 | 3 | 5 | 7 | $\mathrm{V}_{\mathrm{O}(\mathrm{pp})}$ | $\mathrm{V}_{\mathrm{O}}$ | 10 | Po | n (\%) |
| 90 | 187.5 | -0.998 | 2.0 | 0.10 | 0.98 | 0.90 | 0.78 | 8.0 | 400.7 | 0.436 | 174.7 | 93.2 |
| 120 | 184.6 | -0.997 | 1.8 | 0.09 | 1.3 | 1.3 | 0.93 | 8.0 | 400.7 | 0.436 | 174.7 | 94.6 |
| 138 | 183.6 | -0.997 | 2.3 | 0.05 | 1.6 | 1.5 | 1.0 | 8.0 | 400.7 | 0.436 | 174.7 | 95.2 |
| 180 | 181.0 | -0.995 | 4.3 | 0.16 | 2.5 | 2.0 | 1.2 | 8.0 | 400.6 | 0.436 | 174.7 | 95.6 |
| 240 | 179.3 | -0.993 | 6.0 | 0.08 | 3.7 | 2.7 | 1.4 | 8.0 | 400.6 | 0.436 | 174.7 | 97.4 |
| 268 | 178.6 | -0.992 | 6.7 | 0.16 | 2.8 | 3.7 | 1.7 | 8.0 | 400.6 | 0.436 | 174.7 | 97.8 |

This data was taken with the test set-up shown in Figure 17.
T = Coilcraft N2880-A
Primary: 78 turns of \# 16 AWG
Secondary: 6 turns of \# 18 AWG
Core: Coilcraft PT4215, EE 42-15
Gap: $0.104^{\prime \prime}$ total for a primary inductance of $870 \mu \mathrm{H}$
Heatsink = AAVID Engineering Inc. 5903B

Figure 17. Power Factor Test Set-Up


An RFI filter is required for best performance when connecting the preconverter directly to the AC line. Commercially available two stage filters such as the Delta Electronics 03DPCG5 work excellent. The simple single stage test filter shown above can easily be constructed with a common mode transformer. Transformer ( T ) is a Coilcraft CMT3-28-2 with 28 mH minimum inductance and a 2.0 A maximum current rating.

Figure 18. Soft-Start Circuit


Startup overshoot can be eliminated with the addition of a Soft-Start circuit.

Figure 19. Error Amp Compensation


Figure 20. Printed Circuit Board and Component Layout
(Circuits of Figures 15 and 16)


MC34261 MC33261
OUTLINE DIMENSIONS

P SUFFIX
PLASTIC PACKAGE
CASE 626-05
ISSUE L


NOTES:

1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL
2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

| DIM | MILLIMETERS |  | INCHES |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |  |
| A | 9.40 | 10.16 | 0.370 | 0.400 |  |  |
| B | 6.10 | 6.60 | 0.240 | 0.260 |  |  |
| C | 3.94 | 4.45 | 0.155 | 0.175 |  |  |
| D | 0.38 | 0.51 | 0.015 | 0.020 |  |  |
| F | 1.02 | 1.78 | 0.040 |  |  |  |
|  | 0.070 |  |  |  |  |  |
| G | 2.54 BSC |  | 0.100 BSC |  |  |  |
| H | 0.76 | 1.27 | 0.030 | 0.050 |  |  |
| J | 0.20 | 0.30 | 0.008 | 0.012 |  |  |
| K | 2.92 | 3.43 | 0.115 |  |  |  |
| L | 7.62 |  | BSC | 0.300 |  | BSC |
| M | --- | $10^{\circ}$ | --- |  |  |  |
| N | 0.76 | 1.01 | 0.030 | 0.040 |  |  |

MC34261 MC33261

## OUTLINE DIMENSIONS

D SUFFIX
PLASTIC PACKAGE
CASE 751-07
(SO-8)
ISSUE W


| $\theta$ | $0.25(0.010)(\mathbb{1}$ | Z | $\mathrm{Y}(5)$ | X (S) |
| :--- | :--- | :--- | :--- | :--- |

NOTES

1. DIMENSIONING AND TOLERANCING PER ANS Y14.5M, 1982.
CONTROULING DIMENSION. MILUMETER
2. DIMENSION A AND B DO NOT INCLUDE MOLD

DIMENSION A AND B DO NOT INCLUDE MOLD
PROTRUSION PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 ( 0.006 ) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION

| DIM | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 4.80 | 5.00 | 0.189 | 0.197 |
| B | 3.80 | 4.00 | 0.150 | 0.157 |
| C | 1.35 | 1.75 | 0.053 | 0.069 |
| D | 0.33 | 0.51 | 0.013 | 0.020 |
| G | 1.27 BSC |  | 0.050 BSC |  |
| H | 0.10 | 0.25 | 0.004 | 0.010 |
| J | 0.19 | 0.25 | 0.007 | 0.010 |
| K | 0.40 | 1.27 | 0.016 | 0.050 |
| M | $0{ }^{\circ}$ | $8{ }^{\circ}$ | 0 | ${ }^{\circ}$ |
| N | 0.25 | 0.50 | 0.010 | 0.020 |
| S | 5.80 | 6.20 | 0.228 | 0.244 |

MC34261 MC33261
Notes

MC34261 MC33261
Notes

ON Semiconductor and $\square$ are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

## PUBLICATION ORDERING INFORMATION

## NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor
P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada
Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada
Email: ONlit@hibbertco.com
Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support
German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com
French Phone: (+1) 303-308-7141 (Mon-Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com
English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com
EUROPEAN TOLL-FREE ACCESS*: 00-800-4422-3781
*Available from Germany, France, Italy, UK, Ireland

## CENTRAL/SOUTH AMERICA:

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com
Toll-Free from Mexico: Dial 01-800-288-2872 for Access then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support
Phone: 1-303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong \& Singapore: 001-800-4422-3781
Email: ONlit-asia@hibbertco.com
JAPAN: ON Semiconductor, Japan Customer Focus Center
4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031
Phone: 81-3-5740-2700
Email: r14525@onsemi.com
ON Semiconductor Website: http://onsemi.com
For additional information, please contact your local Sales Representative.

