T-46-13-29



# Am27H256

## 32,768 x 8-Bit High Speed CMOS EPROM

**Advanced Devices** 

### **DISTINCTIVE CHARACTERISTICS**

- Industry's fastest -35ns 256K-bit CMOS EPROM
- Pin compatible with Am27C256
- High speed Flashrite<sup>™</sup> programming
  - -Typically less than 5 seconds

- Versions available in industrial and military temperature ranges
- ± 10% power supply tolerance available

### **GENERAL DESCRIPTION**

The Am27H256 is an ultra-high speed 256K-bit CMOS UV EPROM. It utilizes the standard JEDEC pinout making it functionally compatible with the Am27C256, but with significantly faster access capability. This superior random access capability results from a focused high-speed design implemented with AMD's advanced CMOS process technology. This offers users bipolar speeds with higher density, lower cost and proven reliability.

This device is ideal for use with the fastest processors. At 35ns, the Am27H256 completely eliminates performance-draining wait states without using bank-interleaving and caching techniques. Designers may take full advan-

tage of high speed digital signal processors and microprocessors by allowing code to be executed at full speed directly out of EPROM. Typical applications include laser printers, switching networks, graphics. workstations and digital signal processing.

The Am27H256 supports AMD's Flashrite programming algorithm which allows the entire chip to be programmed in typically less than 5 seconds.

It is available in DIP as well as surface mount packages and is offered in commercial, industrial, and extended temperature ranges.

#### **BLOCK DIAGRAM**



### **PRODUCT SELECTOR GUIDE**

| T | 46-  | -13- | -29      |
|---|------|------|----------|
| 1 | -T U |      | <i>-</i> |

| Family Part No.         | Am27H256 |     |     |     |  |
|-------------------------|----------|-----|-----|-----|--|
| Ordering Part No:       |          | .,  | 1   |     |  |
| V <sub>cc</sub> ± 5%    | -35V05   | _   | _   | -   |  |
| V <sub>cc</sub> ± 10%   | -35      | -45 | -55 | -70 |  |
| Max. Access Time (ns)   | 35       | 45  | 55  | 70  |  |
| CE (E) Access Time (ns) | 35       | 45  | 55  | 70  |  |
| OE (G) Access Time (ns) | 20       | 20  | 25  | 35  |  |

# **CONNECTION DIAGRAMS**

**Top View** 



14944-002A

LCC\* ŌĒ (G) ČĒ (Ē) DQ<sub>7</sub> NO DQ

14944-003A

### Notes:

- 1. JEDEC nomenclature is in parentheses.
- 2. Don't Use (DU) for PLCC.

Also available in 32-pin rectangular plastic leaded chip

### PIN DESCRIPTION

A<sub>0</sub>-A<sub>14</sub> = Address Inputs

CE (E) - Chip Enable Input

DQ - DQ = Data Inputs/Outputs

OE (G) = Output Enable Input

V<sub>cc</sub> = V<sub>cc</sub> Supply Voltage

Program Supply Voltage

GND Ground

NC = No Internal Connection

### **LOGIC SYMBOL**



14944-004A

### ORDERING INFORMATION Standard Information

T-46-13-29

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number

- b. Speed Option Package Type
- d. Temperature Range
- e. Optional Processing



| Valid Combinations            |                                                            |  |  |  |  |
|-------------------------------|------------------------------------------------------------|--|--|--|--|
| AM27H256-35 DC, DCB, DI, DIB, |                                                            |  |  |  |  |
| AM27H256-35V05                | LC, LI, LCB, LIB                                           |  |  |  |  |
| AM27H256-45 DC DCB DE         |                                                            |  |  |  |  |
| AM27H256-55                   | DC, DCB, DE,<br>DEB, DI, DIB, LC,<br>LCB, LI, LIB, LE, LEB |  |  |  |  |
| AM27H256-70                   | TICB, LI, LIB, LE, LEB                                     |  |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations.

**ORDERING INFORMATION** (Cont'd.) **OTP Products (Preliminary)** 

**OTP Products (Preliminary)** 

T-46-13-29

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of:

a. Device Number
b. Speed Option

- c. Package Type d. Temperature Range
- e. Optional Processing



| Valid Combinations |        |  |  |  |
|--------------------|--------|--|--|--|
| AM27H256-45        |        |  |  |  |
| AM27H256-55        | PC, JC |  |  |  |
| AM27H256-70        |        |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations.

### **ORDERING INFORMATION (Cont'd.) APL Products**

T-46-13-29

### **APL Products**

AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of:

a. Device Number

- b. Speed Option
- c. Device Class
- d. Package Type e. Lead Finish



| Valid Combinations     |  |  |  |  |  |
|------------------------|--|--|--|--|--|
| AM27H256-45            |  |  |  |  |  |
| AM27H256-55 /BXA, /BUA |  |  |  |  |  |
| AM27H256-70            |  |  |  |  |  |

#### **Valid Combinations**

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations.

#### **Group A Tests**

Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11.

T-46-13-29

### **FUNCTIONAL DESCRIPTION** Erasing the Am27H256

In order to clear all locations of their programmed contents, it is necessary to expose the Am27H256 to an ultraviolet light source. A dosage of 15 W seconds/cm² is required to completely erase an Am27H256. This dosage can be obtained by exposure to an ultraviolet lamp-wavelength of 2537 Angstroms (Å)-with intensity of 12,000 µW/cm² for 15 to 20 minutes. The Am27H256 should be directly under and about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the Am27H256, and similar devices, will erase with light sources having wavelengths shorter than 4000 Å. Although erasure times will be much longer than with UV sources at 2537 A, nevertheless the exposure to fluorescent light and sunlight will eventually erase the Am27H256 and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package window should be covered by an opaque label or substance.

### **Programming the Am27H256**

Upon delivery, or after each erasure, the Am27H256 has all bits in the "ONE", or HIGH state. "ZEROs" are loaded into the Am27H256 through the procedure of program-

The programming mode is entered when  $12.75 \pm 0.25 \, \text{V}$ is applied to the  $V_{pp}$  pin,  $\overline{CE}$  is at  $V_{IL}$ , and  $\overline{OE}$  is at  $V_{IH}$ . For programming, the data to be programmed is applied 8 bits in parallel to the data input/output pins.

The Flashrite programming algorithm reduces programming time by using initial 100 µs pulses followed by a byte verification to determine whether the byte has been successfully programmed. If the data does not verify, an additional pulse is applied for a maximum of 25 pulses. This process is repeated while sequencing through each address of the EPROM.

The Flashrite programming algorithm programs and verifies at  $V_{co}$  = 6.25 V and  $V_{pp}$  = 12.75 V. After the final address is completed, all bytes are compared to the original data with  $V_{cc} = V_{pp} = 5.25 \text{ V}$ .

#### Program Inhibit

Programming of multiple Am27H256s in parallel with different data is also easily accomplished. Except for CE, all like inputs of the parallel Am27H256 may be common. A TTL low-level program pulse applied to an Am27H256  $\overline{CE}$  input with  $V_{pp} = 12.75 \pm 0.25$  V and  $\overline{OE}$  HIGH will program that Am27H256. A high-level  $\overline{CE}$ input inhibits the other Am27H256 from being programmed.

#### **Program Verify**

A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify should be performed with OE at V<sub>II</sub>, CE at V<sub>II</sub> and V<sub>pp</sub> between 12.5 V to 13.0 V.

### **Auto Select Mode**

The auto select mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ±5°C ambient temperature range that is required when programming the Am27H256.

To activate this mode, the programming equipment must force  $12.0 \pm 0.5$  V on address line A<sub>a</sub> of the Am27H256. Two identifier bytes may then be sequenced from the device outputs by toggling address line A $_0$  from V $_{\rm IL}$  to V $_{\rm IH}$ . All other address lines must be held at V $_{\rm IL}$  during auto select mode.

Byte 0 ( $A_0 = V_{\parallel}$ ) represents the manufacturer code, and byte 1( $A_0 = V_{\parallel H}$ ), the device identifier code. For the Am27H256, these two identifier bytes are given in the Mode Select table. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (DQ,) defined as the parity bit.

#### **Read Mode**

The Am27H256 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Assuming that addresses are stable, address access time (t<sub>Acc</sub>) is equal to the delay from  $\overline{\text{CE}}$  to output  $(t_{\text{CE}})$ . Output Enable  $(\overline{\text{OE}})$  is the output control and should be used to gate data to the output pins, independent of device selection. Data is available at the outputs toe after the falling edge of OE, assuming that CE has been LOW and addresses have been stable for at least t<sub>ACO</sub> - t<sub>OE</sub>.

#### Standby Mode

The Am27H256 has a standby mode which reduces the maximum  $V_{co}$  current to 50% of the active current. It is placed in standby mode when CE is at V<sub>II</sub>. The amount of current drawn in standby mode depends on the frequency and the number of address pins switching. The Am27H256 is specified with 50% of the address lines toggling at 10 MHz. A reduction of the frequency or quantity of address lines toggling will significantly reduce the actual standby current.

#### **Output OR-Tieing**

To accommodate multiple memory connections, a twoline control function is provided to allow for:

- 1. Low memory power dissipation, and
- 2. Assurance that output bus contention will not occur.

It is recommended that CE be decoded and used as the primary device-selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device.

### System Applications

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a mini-

mum, a 0.1-μF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between V<sub>cc</sub> and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7- $\mu$ F bulk electrolytic capacitor should be used between V<sub>cc</sub> and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

T-46-13-29

### **MODE SELECT TABLE**

| Mode           | Pins              | CE              | ÖE              | A,              | A,             | V <sub>pp</sub> | Outputs          |
|----------------|-------------------|-----------------|-----------------|-----------------|----------------|-----------------|------------------|
| Read           |                   | V,_             | V,              | Х               | Х              | V <sub>cc</sub> | D <sub>out</sub> |
| Output Disable |                   | V <sub>IL</sub> | V <sub>IH</sub> | х               | Х              | V <sub>cc</sub> | Hi-Z             |
| Standby        |                   | V <sub>IH</sub> | Х               | х               | х              | V <sub>cc</sub> | Hi-Z             |
| Program        |                   | V <sub>IL</sub> | V <sub>H</sub>  | х               | х              | V <sub>PP</sub> | D <sub>IN</sub>  |
| Program Verify | 1                 | V <sub>IH</sub> | V <sub>IL</sub> | х               | х              | V <sub>pp</sub> | D <sub>out</sub> |
| Program Inhibi | t                 | V <sub>H</sub>  | V <sub>IH</sub> | х               | х              | V <sub>PP</sub> | Hi-Z             |
| Auto Select    | Manufacturer Code | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> | V <sub>cc</sub> | 01H              |
| (Note 3 & 5)   | Device Code       | V <sub>K</sub>  | V <sub>IL</sub> | V <sub>#1</sub> | V <sub>H</sub> | V <sub>cc</sub> | 10H              |

#### Notes:

- 1.  $V_H = 12.0 \text{ V} \pm 0.5 \text{ V}$
- 2. X = Either V<sub>IH</sub> or V<sub>a</sub>
- 3.  $A_1 A_8 = A_{10} A_{14} = V_{1L}$
- 4. See DC Programming Characteristics for  $\mathbf{V}_{\mathbf{pp}}$  voltage during programming.
- 5. The Am27H256 uses the same Flashrite algorithm during program as the Am27C256.

-0.6 to 7.0 V

T-46-13-29

### **ABSOLUTE MAXIMUM RATINGS**

| · MDGGEGIE IIII MIIII CIII III I                       |                                                  |
|--------------------------------------------------------|--------------------------------------------------|
| Storage Temperature                                    | 05 1- 40500                                      |
| OTP product                                            | 65 to 125°C                                      |
| All other products                                     | -65 to 150°C                                     |
| Ambient Temperature                                    |                                                  |
| with Power Applied                                     | -55 to +125°C                                    |
| Voltage with Respect to Ground:                        |                                                  |
| All pins except A <sub>s</sub> , V <sub>pp</sub> , and |                                                  |
|                                                        | -0.6 to V <sub>co</sub> +0.5 V<br>-0.6 to 13.5 V |
| V <sub>oc</sub>                                        | -0 6 to 13.5 V                                   |

Stresses above those listed under "Absolute Maximum Ratings\* may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.

### Notes:

- Minimum DC voltage on input or I/O is -0.5 V. During transitions, the inputs may overshoot GND to -2.0V for periods of up to 10 ns. Maximum DC voltage on input and VO is  $V_{cc}$  +0.5 V which may overshoot to  $V_{cc}$  +2.0 V for periods up to 20 ns.
- For A<sub>9</sub> and V<sub>pp</sub> the minimum DC input is -0.5 V. During transitions, A<sub>9</sub> and V<sub>pp</sub> may overshoot GND to -2.0 V for periods of up to 10 ns. A<sub>9</sub> and V<sub>pp</sub> must not exceed 13.5 V for any period of time.

#### OPERATING RANGES

| O. H                               |                   |
|------------------------------------|-------------------|
| Commercial (C) Devices             |                   |
| Case Temperature (T <sub>c</sub> ) | 0 to +70°C        |
| Industrial (I) Devices             |                   |
| Case Temperature (T <sub>c</sub> ) | -40 to +85°C      |
| Extended Commercial (E) Devices    |                   |
| Case Temperature (T <sub>c</sub> ) | -55 to +125°C     |
| Military (M) Devices               |                   |
| Case Temperature (T <sub>c</sub> ) | -55 to +125°C     |
| Supply Read Voltages:              |                   |
| V <sub>∞</sub> for Am27H256-XXV05  | +4.75 to + 5.25 V |
| V for Am27H256-XX                  | +4.50 to +5.50 V  |

Operating ranges define those limits between which the functionality of the device is guaranteed.

DC CHARACTERISTICS over operating range unless otherwise specified. (Notes 1, 4, 5, & 8) (for APL Products, Group A, Subgroups 1, 2, 3, 7, and 8 are tested unless otherwise noted)

T\_46\_1

| Parameter<br>Symbol | Parameter<br>Description                        | Test Condit                                    | ions          | Min.  | Max.                  | 0-13-<br>Unit |
|---------------------|-------------------------------------------------|------------------------------------------------|---------------|-------|-----------------------|---------------|
| V <sub>OH</sub>     | Output HIGH Voltage                             | I <sub>OH</sub> = -4 mA                        |               | 2,4   |                       | ٧             |
| V <sub>oL</sub>     | Output LOW Voltage                              | I <sub>oL</sub> = 12 mA                        | ·             |       | 0.45                  | ٧             |
| V <sub>H</sub>      | Input HIGH Voltage (Note 9)                     |                                                |               | 2.0   | V <sub>cc</sub> + 0.5 |               |
| V <sub>IL</sub>     | Input LOW Voltage (Note 9)                      |                                                |               | - 0.3 | +.0.8                 | V             |
| l <sub>u</sub>      | Input Load Current                              | V <sub>N</sub> = 0 V to + V <sub>CC</sub>      |               |       | 1.0                   | μА            |
| l <sub>ro</sub>     | Output Leakage Current                          | V <sub>out</sub> = 0 V to + V <sub>cc</sub>    |               | ·     | 10                    | μА            |
|                     | V <sub>cc</sub> Active Current (Note 5)         | CE = V <sub>II</sub> , f = 10 MHz              | C Devices     |       | 50                    |               |
| lcc1                | V <sub>CC</sub> Active Current (Note 5)         | I <sub>our</sub> = 0 mA<br>(Open Outputs)      | I/E/M Devices |       | 60                    | mA            |
| 1                   | V <sub>cc</sub> Standby Current                 | 75° V                                          | C Devices     |       | 25                    |               |
| ccs                 | V <sub>CC</sub> Standby Current                 | CE = V <sub>IH</sub> VE/M Devices              |               |       | 35                    | mA            |
| l <sub>PP1</sub>    | V <sub>PP</sub> Current During Read<br>(Note 6) | CE = OE = V <sub>K</sub> , V <sub>PP</sub> = V | /cc           |       | 100                   | μА            |

Capacitance (Notes 2, 3, and 7)

| Parameter<br>Symbol | Parameter<br>Description     | Test                   | CDV028 |      | CLV032 |      |      |
|---------------------|------------------------------|------------------------|--------|------|--------|------|------|
|                     |                              | Conditions             | Тур.   | Max. | Тур.   | Max. | Unit |
| C <sub>IN1</sub>    | Address<br>Input Capacitance | V <sub>IN</sub> = 0 V  | 6      | 10   | 6      | 9    | рF   |
| C <sub>IN2</sub>    | OE Input Capacitance         | V <sub>IN</sub> = 0 V  | 10     | 12   | 7      | 9    | pF   |
| C <sub>IN3</sub>    | CE Input Capacitance         | V <sub>H</sub> = 0 V   | 10     | 10   | 7      | 9    | pF   |
| Cour                | Output Capacitance           | V <sub>out</sub> = 0 V | 8      | 12   | 6      | 9    | pF   |

#### Notes:

- 1.  $V_{cc}$  must be applied simultaneously or before  $V_{pp}$ , and removed simultaneously or after  $V_{pp}$ .
- 2. Typical values are for nominal supply voltages.
- 3. This parameter is only sampled, not 100% tested.
- 4. Caution: the Am27H256 must not be removed from (or inserted into) a socket when  $V_{cc}$  or  $V_{pp}$  is applied.
- 5.  $I_{cct}$  is tested with  $\overline{OE} = V_{H}$  to simulate open outputs.
- 6. Maximum active power usage is the sum of I<sub>cc</sub> and I<sub>ee</sub>.
- 7.  $T_A = +25$ °C, f = 1 MHz.
- Minimum DC Input Voltage is -0.5 V. During transitions, the inputs may overshoot to -2.0 V for periods less than 10 ns. Maximum DC Voltage on output pins is V<sub>cc</sub> +0.5 V which may overshoot to V<sub>cc</sub> +2.0 V for periods less than 10 ns.
- 9. Tested under static DC conditions.

SWITCHING CHARACTERISTICS over operating range unless otherwise specified (Notes 1, 3, & 4) (for APL Products, Group A, Subgroups 9, 10, and 11 are specified unless otherwise noted) T-46-13-29

|                                          | rameter<br>ymbols |                                                                  |                                                            |      | An             | 27H256   |            | _        |      |
|------------------------------------------|-------------------|------------------------------------------------------------------|------------------------------------------------------------|------|----------------|----------|------------|----------|------|
| <del>_</del> _                           | Standard          | Parameter<br>Description                                         | Test<br>Conditions                                         |      | -35,<br>-35V05 | _<br>_45 | -<br>-55   | -<br>-70 | Unit |
| tavovtaco                                |                   | Address to Output Delay                                          | CE = OE = V <sub>IL</sub> ,                                | Min. | -              |          | · <u>-</u> | <u>'</u> | ns   |
| ATOT ACC                                 | ]                 |                                                                  | $C_L = C_{L_1}$                                            | Мах. | 35             | 45       | 55         | 70       | 113  |
| t <sub>elov</sub> t <sub>ce</sub>        |                   | Chip Enable to Output                                            | OE = V <sub>IL</sub> ,<br>C <sub>L</sub> = C <sub>L1</sub> | Min. | -              | -        | -          | -        | ns   |
|                                          |                   | Delay                                                            |                                                            | Max. | 35             | 45       | 55         | 70       | 115  |
| t <sub>GLQV</sub> t <sub>OE</sub>        |                   | Output Enable to G<br>Output Delay                               | CE = V <sub>IL</sub> ,                                     | Min. | -              |          | _          | _        | ns   |
|                                          |                   |                                                                  | $C_L = C_{L1}^{L}$                                         | Мах. | 20             | 20       | 25         | 35       |      |
|                                          |                   | Chip Enable HIGH or                                              |                                                            | Min. | . 0            | 0        | 0          | 0        | T    |
| t <sub>EHOZ</sub> ,<br>t <sub>GHOZ</sub> | (Note 2)          | Output Enable HIGH,<br>Whichever Comes<br>First, to Output Float | C <sub>L</sub> = C <sub>L2</sub>                           | Max. | 20             | 20       | 25         | 35       | ns   |
|                                          |                   | Output Hold from                                                 |                                                            | Min. | 0              | 0        | 0          | 0        |      |
| t <sub>AXOX</sub> t <sub>OH</sub>        |                   | Addresses, CE, or OE,<br>Whichever Occured First                 |                                                            | Мах. | -              | -        | -          | -        | ns   |

- 1.  $V_{cc}$  must be applied simultaneously or before  $V_{pp}$ , and removed simultaneously or after  $V_{pp}$ .
- 2. This parameter is only sampled, not 100% tested.
- 3. Caution: The Am27H256 must not be removed from (or inserted into) a socket or board when V<sub>pp</sub> or V<sub>cc</sub> is applied.
- 4. Output Load: 1 TTL gate and C = CL

Input Rise and Fall Times: 5 ns

Input Pulse Levels: 0 to 3 V

Timing Measurement Reference Level - 1.5 V for inputs and outputs

### SWITCHING TEST CIRCUIT



### **SWITCHING TEST WAVEFORM**



AC Testing: Inputs are driven at 3.0 V for a logic "1" and 0 V for a logic "0". Input pulse rise and fall times are ≤5 ns.

12750-005A

### **KEY TO SWITCHING WAVEFORMS**

T-46-13-29

| WAVEFORM        | INPUTS                                | OUTPUTS                                            |
|-----------------|---------------------------------------|----------------------------------------------------|
|                 | Must Be<br>Steady                     | Will Be<br>Steady                                  |
|                 | May<br>Change<br>from H to L          | Will Be<br>Changing<br>from H to L                 |
|                 | May<br>Change<br>from L to H          | Will Be<br>Changing<br>from L to H                 |
|                 | Don't Care<br>Any Change<br>Permitted | Changing<br>State<br>Unknown                       |
| <b>&gt;&gt;</b> | Does Not<br>Apply                     | Center<br>Line is High<br>Impedance<br>"Off" State |

KS000010

### **SWITCHING WAVEFORMS**



Notes:

12750-006A

- 1. OE may be delayed up to t<sub>ACC</sub> t<sub>OE</sub> after the falling edge of CE without impact on t<sub>ACC</sub>.
- 2.  $t_{\rm DF}$  is specified from  $\overline{\rm OE}$  or  $\overline{\rm CE}$ , whichever occurs first.