

#### Features

- Very high speed: 45 ns
- Wide voltage range: 2.20V-3.60V
- Pin compatible with CY62146DV30
- · Ultra low standby power
  - Typical standby current: 1 μA
  - Maximum standby current: 7 μA
- · Ultra low active power
  - Typical active current: 2 mA @ f = 1 MHz
- Easy memory expansion with CE, and OE features
- · Automatic power down when deselected
- · CMOS for optimum speed and power
- Available in a Pb-free 48-ball VFBGA and 44-pin TSOP II packages

#### Functional Description<sup>[1]</sup>

The CY62146EV30 is a high performance CMOS static RAM organized as 256K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly

#### **Product Portfolio**

# 4-Mbit (256K x 16) Static RAM

reduces power consumption by 80% when addresses are not toggling. The device can also be put into standby mode reducing power consumption by more than 99% when deselected ( $\overline{\text{CE}}$  HIGH). The input and output pins (IO<sub>0</sub> through IO<sub>15</sub>) are placed in a high impedance state when:

- Deselected (CE HIGH)
- Outputs are disabled (OE HIGH)
- Both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH)
- Write operation is active (CE LOW and WE LOW)

Write to the device by taking Chip Enable ( $\overline{CE}$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from IO pins (IO<sub>0</sub> through IO<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from IO pins (IO<sub>8</sub> through IO<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>).

Read from the device by taking Chip Enable ( $\overline{CE}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from the memory location specified by the address pins appear on IO<sub>0</sub> to IO<sub>7</sub>. If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from memory appears on IO<sub>8</sub> to IO<sub>15</sub>. See the "Truth Table" on page 9 for a complete description of read and write modes.

|               |     |                           |     |                                                |         |           | Power D                   | Dissipatio           | n                         |           |
|---------------|-----|---------------------------|-----|------------------------------------------------|---------|-----------|---------------------------|----------------------|---------------------------|-----------|
| Product       | V.  | V <sub>CC</sub> Range (V) |     | Speed<br>(ns)                                  |         | Operating | J I <sub>CC</sub> (mA)    | )                    | Standby                   | I (A)     |
|               |     |                           |     | (ns) $f = 1 \text{ MHz}$ $f = f_{max}$ Standby |         | f = 1 MHz |                           | f = f <sub>max</sub> |                           | 'SB2 (μΑ) |
|               | Min | <b>Typ</b> <sup>[2]</sup> | Max |                                                | Тур [2] | Max       | <b>Typ</b> <sup>[2]</sup> | Max                  | <b>Typ</b> <sup>[2]</sup> | Max       |
| CY62146EV30LL | 2.2 | 3.0                       | 3.6 | 45 ns                                          | 2       | 2.5       | 15                        | 20                   | 1                         | 7         |

#### Notes:

1. For best practice recommendations, please refer to the Cypress application note System Design Guidelines on http://www.cypress.com.

2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C.



### Logic Block Diagram



## Pin Configurations <sup>[3, 4]</sup>



#### Notes:

3. NC pins are not connected on the die.

4. Pins H1, G2, and H6 in the BGA package are address expansion pins for 8 Mb, 16 Mb and 32 Mb, respectively.



## **Maximum Ratings**

| Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to + 150°C                                                                                                                                                             |
| Ambient Temperature with<br>Power Applied55°C to + 125°C                                                                                                                                       |
| Supply Voltage to Ground<br>Potential0.3V to + 3.9V (V <sub>CCmax</sub> + 0.3V)<br>DC Voltage Applied to Outputs<br>in High-Z State <sup>[5, 6]</sup> 0.3V to 3.9V (V <sub>CCmax</sub> + 0.3V) |

DC Input Voltage <sup>[5, 6]</sup>.....-0.3V to 3.9V (V<sub>CC max</sub> + 0.3V) Output Current into Outputs (LOW) ...... 20 mA (per MIL-STD-883, Method 3015) Latch-up Current ......>200 mA

#### **Operating Range**

| Device      | Range      | Ambient<br>Temperature | <b>V<sub>cc</sub></b> <sup>[7]</sup> |
|-------------|------------|------------------------|--------------------------------------|
| CY62146EV30 | Industrial | –40°C to +85°C         | 2.2V to 3.6V                         |

Electrical Characteristics (Over the Operating Range)

| Parameter                       | Description                                      | Test                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min                                     | Тур [2] | Max | Unit                  |    |
|---------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------|-----|-----------------------|----|
| V <sub>OH</sub>                 | Output HIGH Voltage                              | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         | 2.0     |     |                       | V  |
|                                 |                                                  | I <sub>OH</sub> = -1.0 mA, V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <u>c≥</u> 2.70V                         | 2.4     |     |                       | V  |
| V <sub>OL</sub>                 | Output LOW Voltage                               | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |         |     | 0.4                   | V  |
|                                 |                                                  | I <sub>OL</sub> = 2.1 mA, V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u>≥</u> 2.70V                          |         |     | 0.4                   | V  |
| V <sub>IH</sub>                 | Input HIGH Voltage                               | V <sub>CC</sub> = 2.2V to 2.7V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | 1.8     |     | V <sub>CC</sub> + 0.3 | V  |
|                                 |                                                  | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |         |     | V <sub>CC</sub> + 0.3 | V  |
| V <sub>IL</sub>                 | Input LOW Voltage                                | V <sub>CC</sub> = 2.2V to 2.7V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |         |     | 0.6                   | V  |
|                                 |                                                  | V <sub>CC</sub> = 2.7V to 3.6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | -0.3    |     | 0.8                   | V  |
| I <sub>IX</sub>                 | Input Leakage Current                            | $GND \leq V_I \leq V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         | –1      |     | +1                    | μA |
| I <sub>OZ</sub>                 | Output Leakage Current                           | $GND \leq V_O \leq V_{CC}, O$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | utput Disabled                          | -1      |     | +1                    | μA |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating Supply Current         | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>CC</sub> = V <sub>CC(max),</sub> |         | 15  | 20                    | mA |
|                                 |                                                  | f = 1 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OUT</sub> = 0 mA<br>CMOS levels  |         | 2   | 2.5                   |    |
| I <sub>SB1</sub>                | Automatic CE Power down<br>Current — CMOS Inputs | $\label{eq:constraint} \hline \overrightarrow{\text{CE}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2\text{V} \text{ or } \text{V}_{\text{IN}} \leq 0.2\text{V} \\ \text{f} = \text{f}_{\text{max}} \text{ (Address and Data Only),} \\ \text{f} = \text{f}_{(\overrightarrow{\text{OE}}, \overrightarrow{\text{BHE}}, \overrightarrow{\text{BLE}} \text{ and } \overrightarrow{\text{WE}}), \text{V}_{\text{CC}} = 3.60\text{V} \\ \hline \end{aligned}$ |                                         |         | 1   | 7                     | μA |
| I <sub>SB2</sub> <sup>[8]</sup> | Automatic CE Power down<br>Current — CMOS Inputs | $\label{eq:central_constraint} \begin{split} \overline{\text{CE}} &\geq \text{V}_{\text{CC}} - 0.2\text{V},\\ \text{V}_{\text{IN}} &\geq \text{V}_{\text{CC}} - 0.2\text{V o}\\ \text{f} &= 0, \text{V}_{\text{CC}} &= 3.60\text{V} \end{split}$                                                                                                                                                                                                                                                              | r V <sub>IN</sub> ≤ 0.2V,               |         | 1   | 7                     | μΑ |

#### Notes:

- 5.  $V_{IL(min)} = -2.0V$  for pulse durations less than 20 ns.
- 5.  $V_{\text{IL}(\text{min})} = V_{\text{CC}} + 0.75V$  for pulse durations less than 20 ns. 6.  $V_{\text{IH}(\text{max})} = V_{\text{CC}} + 0.75V$  for pulse durations less than 20 ns. 7. Full device AC operation assumes a minimum of 100 µs ramp time from 0 to  $V_{\text{cc}}(\text{min})$  and 200 µs wait time after  $V_{\text{cc}}$  stabilization.

8. Only chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating.



#### Capacitance (For All Packages) [9]

| Parameter        | Description        | Test Conditions                           | Max | Unit |
|------------------|--------------------|-------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_{A} = 25^{\circ}C, f = 1 \text{ MHz},$ | 10  | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$                    | 10  | pF   |

#### Thermal Resistance <sup>[9]</sup>

| Parameter       | Description                              | Test Conditions                                                           | VFBGA<br>Package | TSOP II<br>Package | Unit |
|-----------------|------------------------------------------|---------------------------------------------------------------------------|------------------|--------------------|------|
| $\Theta_{JA}$   |                                          | Still Air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 75               | 77                 | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case) |                                                                           | 10               | 13                 | °C/W |

## AC Test Loads and Waveforms



| Parameters      | 2.50V | 3.0V | Unit |
|-----------------|-------|------|------|
| R1              | 16667 | 1103 | Ω    |
| R2              | 15385 | 1554 | Ω    |
| R <sub>TH</sub> | 8000  | 645  | Ω    |
| V <sub>TH</sub> | 1.20  | 1.75 | V    |

## Data Retention Characteristics (Over the Operating Range)

| Parameter                        | Description                          | Conditions                                                                                                                                 | Min             | <b>Typ</b> <sup>[2]</sup> | Max | Unit |
|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----|------|
| V <sub>DR</sub>                  | V <sub>CC</sub> for Data Retention   |                                                                                                                                            | 1.5             |                           |     | V    |
| I <sub>CCDR</sub> <sup>[8]</sup> | Data Retention Current               | $\begin{split} & V_{CC} = 1.5V, \overline{CE} \geq V_{CC} - 0.2V, \\ & V_{IN} \geq V_{CC} - 0.2V \text{ or } V_{IN} \leq 0.2V \end{split}$ |                 | 0.8                       | 7   | μΑ   |
| t <sub>CDR</sub> <sup>[9]</sup>  | Chip Deselect to Data Retention Time |                                                                                                                                            | 0               |                           |     | ns   |
| t <sub>R</sub> <sup>[10]</sup>   | Operation Recovery Time              |                                                                                                                                            | t <sub>RC</sub> |                           |     | ns   |

#### **Data Retention Waveform**



#### Notes:

9. Tested initially and after any design or process changes that may affect these parameters.

10. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub>  $\geq$  100 µs or stable at V<sub>CC(min)</sub>  $\geq$  100 µs.



#### Switching Characteristics (Over the Operating Range) [11, 12]

|                             |                                              | 45      |    |      |  |
|-----------------------------|----------------------------------------------|---------|----|------|--|
| Parameter                   | Description                                  | Min Max |    | Unit |  |
| Read Cycle                  |                                              |         |    | ·    |  |
| t <sub>RC</sub>             | Read Cycle Time                              | 45      |    | ns   |  |
| t <sub>AA</sub>             | Address to Data Valid                        |         | 45 | ns   |  |
| t <sub>OHA</sub>            | Data Hold from Address Change                | 10      |    | ns   |  |
| t <sub>ACE</sub>            | CE LOW to Data Valid                         |         | 45 | ns   |  |
| t <sub>DOE</sub>            | OE LOW to Data Valid                         |         | 22 | ns   |  |
| t <sub>LZOE</sub>           | OE LOW to Low-Z <sup>[13]</sup>              | 5       |    | ns   |  |
| t <sub>HZOE</sub>           | OE HIGH to High-Z <sup>[13, 14]</sup>        |         | 18 | ns   |  |
| t <sub>LZCE</sub>           | CE LOW to Low-Z <sup>[13]</sup>              | 10      |    | ns   |  |
| t <sub>HZCE</sub>           | CE HIGH to High-Z <sup>[13, 14]</sup>        |         | 18 | ns   |  |
| t <sub>PU</sub>             | CE LOW to Power Up 0                         |         |    | ns   |  |
| t <sub>PD</sub>             | CE HIGH to Power Down                        |         | 45 | ns   |  |
| t <sub>DBE</sub>            | BLE / BHE LOW to Data Valid                  |         | 22 | ns   |  |
| t <sub>LZBE</sub>           | BLE / BHE LOW to Low-Z <sup>[13]</sup>       | 5       |    | ns   |  |
| t <sub>HZBE</sub>           | BLE / BHE HIGH to High-Z <sup>[13, 14]</sup> |         | 18 | ns   |  |
| Write Cycle <sup>[15]</sup> |                                              |         |    |      |  |
| t <sub>WC</sub>             | Write Cycle Time                             | 45      |    | ns   |  |
| t <sub>SCE</sub>            | CE LOW to Write End                          | 35      |    | ns   |  |
| t <sub>AW</sub>             | Address Setup to Write End                   | 35      |    | ns   |  |
| t <sub>HA</sub>             | Address Hold from Write End                  | 0       |    | ns   |  |
| t <sub>SA</sub>             | Address Setup to Write Start                 | 0       |    | ns   |  |
| t <sub>PWE</sub>            | WE Pulse Width                               | 35      |    | ns   |  |
| t <sub>BW</sub>             | BLE / BHE LOW to Write End                   | 35      |    | ns   |  |
| t <sub>SD</sub>             | Data Setup to Write End                      | 25      |    | ns   |  |
| t <sub>HD</sub>             | Data Hold from Write End                     | 0       |    | ns   |  |
| t <sub>HZWE</sub>           | WE LOW to High-Z <sup>[13, 14]</sup>         |         | 18 | ns   |  |
| t <sub>LZWE</sub>           | WE HIGH to Low-Z <sup>[13]</sup>             | 10      |    | ns   |  |

#### Notes:

11. Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1V/ns) or less, timing reference levels of  $V_{CC(typ)}/2$ , input pulse levels of 0 to  $V_{CC(typ)}$ , and output loading of the specified  $I_{OL}/I_{OH}$  as shown in the "AC Test Loads and Waveforms" on page 4.

12. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. Please see application note AN13842 for further clarification.

13. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

14.  $t_{HZOE}$ ,  $t_{HZCE}$ ,  $t_{HZBE}$ , and  $t_{HZWE}$  transitions are measured when the outputs enter a high impedence state.

15. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.



### **Switching Waveforms**

Read Cycle 1 (Address Transition Controlled) [16, 17]



## Read Cycle No. 2 (OE Controlled) [17, 18]



#### Notes:

16. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $\overline{BHE}$  and/or  $\overline{BLE} = V_{IL}$ .

17.  $\overline{\text{WE}}$  is HIGH for read cycle.

<sup>18.</sup> Address valid before or similar to CE and BHE, BLE transition LOW.



#### Switching Waveforms (continued)

Write Cycle No. 1 (WE Controlled) <sup>[15, 19, 20]</sup>



Write Cycle No. 2 ( $\overline{CE}$  Controlled) [15, 19, 20]



#### Notes:

19. Data IO is high impedance if  $\overline{OE} = V_{IH}$ .

20. If  $\overline{CE}$  goes HIGH simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

21. During this period, the IOs are in output state and input signals must not be applied.





### Switching Waveforms (continued)

Write Cycle No. 3 (WE Controlled, OE LOW) [20]



Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) <sup>[20]</sup>







## **Truth Table**

| CE | WE | OE | BHE | BLE | Inputs/Outputs                                                                               | Mode                | Power                      |
|----|----|----|-----|-----|----------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High-Z                                                                                       | Deselect/Power down | Standby (I <sub>SB</sub> ) |
| L  | Х  | Х  | Н   | Н   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | L   | Data Out (IO <sub>0</sub> –IO <sub>15</sub> )                                                | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | Н   | L   | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>IO <sub>8</sub> –IO <sub>15</sub> in High-Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | L  | L   | Н   | Data Out (IO <sub>8</sub> –IO <sub>15</sub> );<br>IO <sub>0</sub> –IO <sub>7</sub> in High-Z | Read                | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Н   | L   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | L   | Н   | High-Z                                                                                       | Output Disabled     | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | L   | Data In (IO <sub>0</sub> –IO <sub>15</sub> )                                                 | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Н   | L   | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>IO <sub>8</sub> –IO <sub>15</sub> in High-Z  | Write               | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | L   | Н   | Data In (IO <sub>8</sub> –IO <sub>15</sub> );<br>IO <sub>0</sub> –IO <sub>7</sub> in High-Z  | Write               | Active (I <sub>CC</sub> )  |

## **Ordering Information**

| Speed<br>(ns) | Ordering Code        | Package<br>Diagram | Package Type             | Operating<br>Range |
|---------------|----------------------|--------------------|--------------------------|--------------------|
| 45            | CY62146EV30LL-45BVXI | 51-85150           | 48-ball VFBGA (Pb-free)  | Industrial         |
|               | CY62146EV30LL-45ZSXI | 51-85087           | 44-pin TSOP II (Pb-free) |                    |

Please contact your local Cypress sales representative for availability of other parts



## **Package Diagrams**

Figure 1. 48-ball VFBGA (6 x 8 x 1 mm), 51-85150







51-85150-\*D



Package Diagrams (continued) Figure 2. 44-pin TSOP II, 51-85087



MoBL is a registered trademark, and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.

Document #: 38-05567 Rev. \*C

© Cypress Semiconductor Corporation, 2006-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.





## **Document History Page**

| REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|---------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 223225  | See ECN    | AJU                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *A   | 247373  | See ECN    | SYT                | Changed Advance Information to Preliminary<br>Moved Product Portfolio to Page 2<br>Changed V <sub>CC</sub> stabilization time in footnote #8 from 100 $\mu$ s to 200 $\mu$ s<br>Removed Footnote #14( $t_{LZBE}$ ) from Previous revision<br>Changed I <sub>CCDR</sub> from 2.0 $\mu$ A to 2.5 $\mu$ A<br>Changed typo in Data Retention Characteristics( $t_R$ ) from 100 $\mu$ s to $t_{RC}$ ns<br>Changed t <sub>OHA</sub> from 6 ns to 10 ns for both 35 ns and 45 ns Speed Bin<br>Changed $t_{HZOE}$ , $t_{HZBE}$ , $t_{HZWE}$ from 12 to 15 ns for 35 ns Speed Bin and 15 to<br>18 ns for 45 ns Speed Bin<br>Changed $t_{SCE}$ and $t_{BW}$ from 25 to 30 ns for 35 ns Speed Bin and 40 to 35 n<br>for 45 ns Speed Bin<br>Changed $t_{HZCE}$ from 12 to 18 ns for 35 ns Speed Bin and 15 to 22 ns for 4<br>ns Speed Bin<br>Changed $t_{BCE}$ from 15 to 18 ns for 35 ns Speed Bin and 20 to 22 ns for<br>45 ns Speed Bin<br>Changed $t_{DOE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin<br>Changed $t_{DE}$ from 15 to 18 ns for 35 ns Speed Bin |
| *В   | 414807  | See ECN    | ZSD                | Changed from Preliminary information to Final<br>Changed the address of Cypress Semiconductor Corporation on Page #1<br>from "3901 North First Street" to "198 Champion Court"<br>Removed 35ns Speed Bin<br>Removed "L" version of CY62146EV30<br>Changed ball E3 from DNU to NC<br>Removed the redundant foot note on DNU.<br>Changed I <sub>CC</sub> (Max) value from 2 mA to 2.5 mA and I <sub>CC</sub> (Typ) value from<br>1.5 mA to 2 mA at f=1 MHz<br>Changed I <sub>CC</sub> (Typ) value from 12 mA to 15 mA at f = f <sub>max</sub><br>Changed I <sub>SB1</sub> and I <sub>SB2</sub> Typ values from 0.7 $\mu$ A to 1 $\mu$ A and Max values fro<br>2.5 $\mu$ A to 7 $\mu$ A.<br>Changed the AC test load capacitance from 50pF to 30pF on Page# 4<br>Changed I <sub>CCDR</sub> from 2.5 $\mu$ A to 7 $\mu$ A.<br>Added I <sub>CCDR</sub> typical value.<br>Changed t <sub>LZCE</sub> and t <sub>LZWE</sub> from 6 ns to 10 ns<br>Changed t <sub>LZEE</sub> from 3 ns to 5 ns<br>Changed t <sub>LZEE</sub> from 30 ns to 35 ns.<br>Changed t <sub>LZCE</sub> from 22 ns to 18 ns<br>Changed t <sub>LZDE</sub> from 22 ns to 25 ns.<br>Updated the package diagram 48-ball VFBGA from *B to *D<br>Updated the ordering information table and replaced the Package Name<br>column with Package Diagram.                                  |
| *C   | 925501  | See ECN    | VKN                | Added footnote #8 related to I <sub>SB2</sub> and I <sub>CCDR</sub><br>Added footnote #12 related AC timing parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |