# **Quad 2-Channel Multiplexer** with 3-State Outputs The MC74LVX257 is an advanced high speed CMOS quad 2-channel multiplexer fabricated with silicon gate CMOS technology. It consists of four 2-input digital multiplexers with common select (S) and enable $(\overline{OE})$ inputs. When $(\overline{OE})$ is held High, selection of data is inhibited and all the outputs go Low. The select decoding determines whether the A or B inputs get routed to the corresponding Y outputs. The inputs tolerate voltages up to 7 V, allowing the interface of 5 V systems to 3 V systems. - High Speed: $t_{PD} = 4.5 \text{ ns}$ (Typ) at $V_{CC} = 3.3 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A \text{ (Max)}$ at $T_A = 25^{\circ}\text{C}$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2 V to 5.5 V Operating Range - Low Noise: $V_{OLP} = 0.8 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: HBM > 2000 V; Machine Model > 200 V - Chip Complexity: FETs = 100; Equivalent Gates = 25 # ON Semiconductor http://onsemi.com # **MARKING DIAGRAMS** **D SUFFIX CASE 751B** TSSOP-16 **DT SUFFIX** CASE 948F EIAJ SO-16 **M SUFFIX CASE 966** W, WW = Assembly Location Α L, WL = Wafer Lot = Year = Work Week #### ORDERING INFORMATION | Device | Package | Shipping | |----------------|------------|------------------| | MC74LVX257D | SO-16 | 48 Units/Rail | | MC74LVX257DR2 | SO-16 | 2500 Tape & Reel | | MC74LVX257DT | TSSOP-16 | 96 Units/Rail | | MC74LVX257DTR2 | TSSOP-16 | 2500 Tape & Reel | | MC74LVX257M | EIAJ SO-16 | 50 Units/Rail | | MC74LVX257MEL | EIAJ SO-16 | 2000 Tape & Reel | Figure 1. Pin Assignment Figure 2. Expanded Logic Diagram Figure 3. IEC Logic Symbol # **FUNCTION TABLE** | Inp | Inputs | | | | |-----|--------|--------------------|--|--| | ŌĒ | S | Outputs<br>Y0 – Y3 | | | | Н | Χ | L | | | | L | L | A0-A3 | | | | L | Н | B0-B3 | | | A0 - A3, B0 - B3 = the levels of the respective Data–Word Inputs. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. #### **MAXIMUM RATINGS** (Note 1.) | Symbol | Р | arameter | Value | Unit | |------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | | -0.5 to +7.0 | V | | V <sub>IN</sub> | Digital Input Voltage | | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Input Diode Current | | -20 | mA | | lok | Output Diode Current | | ±20 | mA | | I <sub>OUT</sub> | DC Output Current, per Pin | | ± 25 | mA | | Icc | DC Supply Current, V <sub>CC</sub> and GND Pins | 8 | ±75 | mA | | $P_{D}$ | Power Dissipation in Still Air | SOIC Package<br>TSSOP | 200<br>180 | mW | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2.)<br>Machine Model (Note 3.)<br>Charged Device Model (Note 4.) | >2000<br>>200<br>>2000 | V | | I <sub>LATCH</sub> -UP | Latch-Up Performance | Above V <sub>CC</sub> and Below GND at 125°C (Note 5.) | ± 300 | mA | | $\theta_{JA}$ | Thermal Resistance, Junction to Ambie | ent SOIC Package TSSOP | 143<br>164 | °C/W | - 1. Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. - 2. Tested to EIA/JESD22-A114-A - 3. Tested to EIA/JESD22-A115-A - 4. Tested to JESD22-C101-A - 5. Tested to EIA/JESD78 # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristics | | Min | Max | Unit | |---------------------------------|------------------------------------------------|------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 3.6 | V | | V <sub>IN</sub> | DC Input Voltage | | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range, all Package Types | | -40 | 85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time $V_{CC} = 3.3$ | V <u>+</u> 0.3 V | 0 | 100 | ns/V | # DC CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | 7 | Γ <sub>A</sub> = 25°0 | 3 | -40°C ≤ 1 | Γ <sub>A</sub> ≤ 85°C | | |-----------------|------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------| | Symbol | Parameter | Condition | (V) | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level<br>Input Voltage | | 2.0<br>3.0<br>3.6 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | | | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | | V | | V <sub>IL</sub> | Maximum Low-Level<br>Input Voltage | | 2.0<br>3.0<br>3.6 | | | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V | | V <sub>OH</sub> | High-Level Output<br>Voltage | I <sub>OH</sub> = -50 μA<br>I <sub>OH</sub> = -50 μA<br>I <sub>OH</sub> = -4 mA | 2.0<br>3.0<br>3.0 | 1.9<br>2.9<br>2.58 | 2.0<br>3.0 | | 1.9<br>2.9<br>2.48 | | V | | V <sub>OL</sub> | Low-Level Output<br>Voltage | $I_{OL} = 50 \mu A$<br>$I_{OL} = 50 \mu A$<br>$I_{OL} = 4 \text{ mA}$ | 2.0<br>3.0<br>3.0 | | 0.0<br>0.0 | 0.1<br>0.1<br>0.36 | | 0.1<br>0.1<br>0.44 | V | | I <sub>OZ</sub> | Maximum 3–State<br>Leakage Current | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = V_{CC} \text{ or GND}$ | 3.6 | | | ±0.1 | | ±1.0 | μΑ | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to 3.6 | | | ±0.1 | | ±1.0 | μΑ | | Icc | Maximum Quiescent<br>Supply Current<br>(per package) | V <sub>IN</sub> = V <sub>CC</sub> or GND | 3.6 | 1.0 | 1.0 | 2.0 | | | μА | # AC ELECTRICAL CHARACTERISTICS Input $t_{\text{r}} = t_{\text{f}} = 3.0 \text{ ns}$ | | | | | | T <sub>A</sub> = 25°C | ; | -40°C ≤ | <b>T<sub>A</sub> ≤ 85°C</b> | | |----------------------------------------|-------------------------------------------|----------------------------------------------------|------------------------------|-----|-----------------------|--------------|------------|-----------------------------|------| | Symbol | Parameter | Test Conditi | ons | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>A or B to Y | V <sub>CC</sub> = 2.7 V | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.5<br>9.5 | 10.0<br>14.0 | 1.0<br>1.0 | 15.0<br>18.5 | ns | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 4.5<br>7.5 | 8.0<br>12.0 | 1.0<br>1.0 | 10.0<br>13.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay,<br>S to Y | V <sub>CC</sub> = 2.7 V | $C_L = 15pF$<br>$C_L = 50pF$ | | 8.0<br>10.5 | 12.0<br>15.5 | 1.0<br>1.0 | 17.0<br>20.0 | ns | | | | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 6.0<br>8.5 | 10.0<br>13.5 | 1.0<br>1.0 | 12.0<br>15.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Output Enable,<br>Time, OE to Y | $V_{CC} = 2.7 \text{ V}$ $R_L = 1 \text{ k}\Omega$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 7.5<br>10.5 | 11.5<br>15.0 | 1.0<br>1.0 | 16.5<br>18.0 | ns | | | | $V_{CC}$ = 3.3 V ± 0.3 V $R_L$ = 1 k $\Omega$ | $C_L = 15pF$<br>$C_L = 50pF$ | | 5.5<br>8.5 | 9.5<br>13.0 | 1.0<br>1.0 | 11.5<br>15.0 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Output Disable,<br>Time, OE to Y | $V_{CC} = 2.7$ $R_L = 1 \text{ k}\Omega$ | C <sub>L</sub> = 50pF | | 13.0 | 17.0 | 1.0 | 18.0 | ns | | | | $V_{CC}$ = 3.3 V ± 0.3 V $R_L$ = 1 k $\Omega$ | C <sub>L</sub> = 50pF | | 12 | 17.0 | 1.0 | 18.0 | | | C <sub>IN</sub> | Maximum Input Capacitance | | | | 4 | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 3.3 V | | |----------|-----------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Note 6.) | 20 | pF | <sup>6.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>. C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # **NOISE CHARACTERISTICS** Input $t_{\text{f}}$ = $t_{\text{f}}$ = 3.0 ns, $C_{\text{L}}$ = 50 pF, $V_{\text{CC}}$ = 3.3 V | | | T <sub>A</sub> = | 25°C | | |------------------|----------------------------------------------|------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.5 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.5 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 2.0 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 0.8 | V | Figure 4. Switching Waveform Figure 5. Switching Waveform \*Includes all probe and jig capacitance DEVICE UNDER TEST TEST $C_L^*$ CONNECT TO $V_{CC}$ WHEN TESTING $t_{PLZ}$ AND $t_{PZL}$ CONNECT TO GND WHEN TESTING $t_{PHZ}$ AND $t_{PZH}$ . \*Includes all probe and jig capacitance Figure 6. Test Circuit Figure 7. Test Circuit Figure 8. Input Equivalent Circuit 7. $A_0$ , $B_0$ , and $K_0$ are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than $10^{\circ}$ within the determined cavity Figure 9. Carrier Tape Specifications # EMBOSSED CARRIER DIMENSIONS (See Notes 8. and 9.) | Tape<br>Size | B <sub>1</sub><br>Max | D | D <sub>1</sub> | E | F | К | Р | P <sub>0</sub> | P <sub>2</sub> | R | т | w | |--------------|-----------------------|------------------------------------|---------------------------|---------------------------------------|----------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------|------------------|-------------------|---------------------------------------| | 8 mm | 4.35 mm<br>(0.179") | 1.5 mm<br>+ 0.1<br>-0.0<br>(0.059" | 1.0 mm<br>Min<br>(0.179") | 1.75 mm<br>±0.1<br>(0.069<br>±0.004") | 3.5 mm<br>±0.5<br>(1.38<br>±0.002") | 2.4 mm<br>Max<br>(0.094") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004") | 4.0 mm<br>±0.1<br>(0.157<br>±0.004") | 2.0 mm<br>±0.1<br>(0.079<br>±0.004") | 25 mm<br>(0.98") | 0.6 mm<br>(0.024) | 8.3 mm<br>(0.327) | | 12 mm | 8.2 mm<br>(0.323") | +0.004<br>-0.0) | 1.5 mm<br>Min<br>(0.060) | | 5.5 mm<br>±0.5<br>(0.217<br>±0.002") | 6.4 mm<br>Max<br>(0.252") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004") | | | 30 mm<br>(1.18") | | 12.0 mm<br>±0.3<br>(0.470<br>±0.012") | | 16 mm | 12.1 mm<br>(0.476") | | | | 7.5 mm<br>±0.10<br>(0.295<br>±0.004") | 7.9 mm<br>Max<br>(0.311") | 4.0 mm<br>±0.10<br>(0.157<br>±0.004")<br>8.0 mm<br>±0.10<br>(0.315<br>±0.004")<br>12.0 mm<br>±0.10<br>(0.472<br>±0.004") | | | | | 16.3 mm<br>(0.642) | | 24 mm | 20.1 mm<br>(0.791") | | | | 11.5 mm<br>±0.10<br>(0.453<br>±0.004") | 11.9 mm<br>Max<br>(0.468") | 16.0 mm<br>±0.10<br>(0.63<br>±0.004") | | | | | 24.3 mm<br>(0.957) | Metric Dimensions Govern–English are in parentheses for reference only. A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity Figure 10. Reel Dimensions # **REEL DIMENSIONS** | Tape Size | T&R Suffix | A Max | G | t Max | |-----------|------------|---------------------|----------------------------------------------------|---------------------| | 8 mm | T1, T2 | 178 mm<br>(7") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | | 8 mm | T3, T4 | 330 mm<br>(13") | 8.4 mm, +1.5 mm, -0.0<br>(0.33" + 0.059", -0.00) | 14.4 mm<br>(0.56") | | 12 mm | R2 | 330 mm<br>(13") | 12.4 mm, +2.0 mm, -0.0<br>(0.49" + 0.079", -0.00) | 18.4 mm<br>(0.72") | | 16 mm | R2 | 360 mm<br>(14.173") | 16.4 mm, +2.0 mm, -0.0<br>(0.646" + 0.078", -0.00) | 22.4 mm<br>(0.882") | | 24 mm | R2 | 360 mm<br>(14.173") | 24.4 mm, +2.0 mm, -0.0<br>(0.961" + 0.078", -0.00) | 30.4 mm<br>(1.197") | Figure 11. Reel Winding Direction Figure 12. Tape Ends for Finished Goods User Direction of Feed Figure 13. TSSOP and SOIC R2 Reel Configuration/Orientation # TAPE UTILIZATION BY PACKAGE | Tape Size | SOIC | TSSOP | QFN | SC88A / SOT-353<br>SC88/SOT-363 | |-----------|------------------------|------------------|------------------|---------------------------------| | 8 mm | | | | 5-, 6-Lead | | 12 mm | 8-Lead | 8-, 14-, 16-Lead | 8-, 14-, 16-Lead | | | 16 mm | 14-, 16-Lead | 20-, 24-Lead | 20-, 24-Lead | | | 24 mm | 18-, 20-, 24-, 28-Lead | 48-, 56-Lead | 48-, 56-Lead | | #### PACKAGE DIMENSIONS # SOIC-16 **D SUFFIX** CASE 751B-05 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M. 1982. - 114.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DED SIDE - PER SIDE. - PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 BSC | | | _ | 0.19 | 0.25 | 0.008 | 0.009 | | Κ | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0 ° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### TSSOP-16 **DT SUFFIX** CASE 948F-01 **ISSUE O** - IOLES: Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD - FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED - PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | C | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | # **SOIC EIAJ-16 M SUFFIX** CASE 966-01 ISSUE O #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INCHES | | |----------------|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada #### N. American Technical Support: 800-282-9855 Toll Free USA/Canada **EUROPE:** LDC for ON Semiconductor – European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit–german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com #### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support Phone: 1-303-675-2121 (Tue-Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 **Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.