Octal FET Bus Switch

# HITACHI

ADE-205-642 (Z)

Preliminary Rev. 0 August 2001

## Description

The HD74CBT3245A provides eight bits of high speed TTL-compatible bus switching in a standard '245 device pinout. The low on state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 8-bit switch. When output enable ( $\overline{OE}$ ) is low, the switch is on, and port A is connected to port B. When  $\overline{OE}$  is high, the switch is open, and the high impedance state exists between the two ports.

#### Features

- Standard '245 type pinout.
- Minimal propagation delay through the switch.
- 5  $\Omega$  switch connection between two ports.
- TTL-compatible input levels.
- Ultra low quiescent power.
  - -Ideally suited for notebook applications.



## **Function Table**

| Input OE      | Function        |
|---------------|-----------------|
| L             | A port = B port |
| Н             | Disconnect      |
| H: High level |                 |

L: Low level

## **Pin Arrangement**



### **Absolute Maximum Ratings**

| Item                                                                         | Symbol                        | Ratings     | Unit | Conditions              |
|------------------------------------------------------------------------------|-------------------------------|-------------|------|-------------------------|
| Supply voltage range                                                         | V <sub>cc</sub>               | -0.5 to 7.0 | V    |                         |
| Input voltage range <sup>1</sup>                                             | V                             | -0.5 to 7.0 | V    |                         |
| Input clamp current                                                          | I <sub>IK</sub>               | -50         | mA   | V <sub>1</sub> < 0      |
| Continuous output current                                                    | Ι <sub>ο</sub>                | 128         | mA   | $V_{o} = 0$ to $V_{cc}$ |
| Continuous current through $V_{cc}$ or GND                                   | $I_{\rm cc}$ or $I_{\rm gnd}$ | ±100        | mA   |                         |
| Maximum power dissipation at Ta = $25^{\circ}$ C (in still air) <sup>2</sup> | P <sub>T</sub>                | 757         | mW   | TSSOP                   |
| Storage temperature                                                          | Tstg                          | -65 to 150  | °C   |                         |

Notes: The absolute maximum ratings are values which must not individually be exceeded, and furthermore, no two of which may be realized at the same time.

1. The input and output voltage ratings may be exceeded even if the input and output clamp-current ratings are observed.

2. The maximum package power dissipation was calculated using a junction temperature of 150°C.

#### **Recommended Operating Conditions**

| Item                               | Symbol                | Min | Max | Unit   | Conditions              |
|------------------------------------|-----------------------|-----|-----|--------|-------------------------|
| Supply voltage range               | V <sub>cc</sub>       | 4.0 | 5.5 | V      |                         |
| Input voltage range                | V                     | 0   | 5.5 | V      |                         |
| Output voltage range               | V <sub>I/O</sub>      | 0   | 5.5 | V      |                         |
| Input transition rise or fall rate | $\Delta t / \Delta v$ | 0   | 5   | ns / V | $V_{cc}$ = 4.5 to 5.5 V |
| Operating free-air temperature     | Та                    | -40 | 85  | °C     |                         |

Note: Unused or floating inputs must be held high or low.

# **Block Diagram**



# **DC Electrical Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}\text{C})$ 

| Item                                                   | Symbol          | V <sub>cc</sub> (V) | Min | Typ <sup>™</sup> | Max  | Unit | Test conditions                                         |
|--------------------------------------------------------|-----------------|---------------------|-----|------------------|------|------|---------------------------------------------------------|
| Clamp diode voltage                                    | V <sub>IK</sub> | 4.5                 | _   | _                | -1.2 | V    | I <sub>IN</sub> = -18 mA                                |
| Input voltage                                          | V <sub>IH</sub> | 4.0 to 5.5          | 2.0 | _                |      | V    |                                                         |
|                                                        | V <sub>IL</sub> | 4.0 to 5.5          | _   | _                | 0.8  |      |                                                         |
| On-state switch resistance <sup>*2</sup>               | R <sub>on</sub> | 4.5                 | —   | 5                | 7    | Ω    | $V_{IN} = 0 V,$<br>$I_{IN} = 64 mA$                     |
|                                                        |                 | 4.5                 | —   | 5                | 7    | _    | V <sub>IN</sub> = 0 V,<br>I <sub>IN</sub> = 30 mA       |
|                                                        |                 | 4.5                 | _   | 10               | 15   | _    | V <sub>IN</sub> = 2.4 V,<br>I <sub>IN</sub> = 15 mA     |
| Input current                                          | I <sub>IN</sub> | 0 to 5.5            | _   | _                | ±1.0 | μA   | $V_{IN} = 5.5 \text{ V or GND}$                         |
| Off-state leakage<br>current                           | I <sub>oz</sub> | 5.5                 | _   | —                | ±1.0 | μA   | $0 \le A, B \le V_{cc}$                                 |
| Quiescent supply<br>current                            | I <sub>cc</sub> | 5.5                 |     | —                | 3    | μA   | $V_{IN} = V_{cc}$ or GND,<br>$I_{o} = 0 \text{ mA}$     |
| Increase in I <sub>cc</sub><br>per input <sup>'3</sup> | $\Delta I_{cc}$ | 5.5                 | —   | —                | 2.5  | mA   | One input at 3.4 V, other inputs at $V_{\rm cc}$ or GND |

Notes: For condition shown as Min or Max use the appropriate values under recommended operating conditions.

1. All typical values are at  $V_{cc} = 5 V$  (unless otherwise noted), Ta = 25°C.

2. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower voltage of the two (A or B) terminals.

3. This is the increase in supply current for each input that is at the specified TTL voltage level rather than  $V_{cc}$  or GND.

## Capacitance

 $(Ta = 25^{\circ}C)$ 

| Item                          | Symbol                              | $V_{cc}$ (V) | Min | Тур | Max | Unit | Test conditions                                                          |
|-------------------------------|-------------------------------------|--------------|-----|-----|-----|------|--------------------------------------------------------------------------|
| Control input<br>capacitance  | C <sub>IN</sub>                     | 5.0          | _   | 3.5 | _   | pF   | $V_{IN} = 0 \text{ or } 3 \text{ V}$                                     |
| Input / output<br>capacitance | $\boldsymbol{C}_{\text{I/O (OFF)}}$ | 5.0          | _   | 5   |     | pF   | $\frac{V_o}{OE} = 0 \text{ or } 3 \text{ V}$<br>$\overline{OE} = V_{cc}$ |

Note: This parameter is determined by device characterization is not production tested.

# **Switching Characteristics**

 $(Ta = -40 \text{ to } 85^{\circ}\text{C})$ 

•  $V_{cc} = 4.0 V$ 

| Item                                 | Symbol                               | Min | Мах  | Unit | Test<br>conditions                              | FROM<br>(Input) | TO<br>(Output) |
|--------------------------------------|--------------------------------------|-----|------|------|-------------------------------------------------|-----------------|----------------|
| Propagation delay time <sup>*1</sup> | t <sub>PLH</sub><br>t <sub>PHL</sub> | —   | 0.35 | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | A or B          | B or A         |
| Enable time                          | t <sub>zн</sub><br>t <sub>z∟</sub>   | —   | 7.2  | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | ŌĒ              | A or B         |
| Disable time                         | t <sub>HZ</sub><br>t <sub>LZ</sub>   | —   | 7.4  | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | ŌĒ              | A or B         |

•  $V_{cc} = 5.0 \pm 0.5 \text{ V}$ 

| Item                                 | Symbol                               | Min | Max  | Unit | Test<br>conditions                              | FROM<br>(Input) | TO<br>(Output) |
|--------------------------------------|--------------------------------------|-----|------|------|-------------------------------------------------|-----------------|----------------|
| Propagation delay time <sup>⁺1</sup> | t <sub>PLH</sub><br>t <sub>PHL</sub> | _   | 0.25 | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | A or B          | B or A         |
| Enable time                          | t <sub>zH</sub><br>t <sub>ZL</sub>   | 1.9 | 6.5  | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | ŌĒ              | A or B         |
| Disable time                         | t <sub>HZ</sub><br>t <sub>LZ</sub>   | 2.1 | 7.6  | ns   | $C_{L} = 50 \text{ pF}$<br>$R_{L} = 500 \Omega$ | ŌĒ              | A or B         |

Note: 1. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

# **Test Circuit**



#### Waveforms – 1



#### Waveforms – 2



- Notes: 1. All input pulses are supplied by generators having the following characteristics : PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub>  $\leq$  2.5 ns, t<sub>f</sub>  $\leq$  2.5 ns.
  - 2. Waveform A is for an output with internal conditions such that the output is low except when disabled by the output control.
  - 3. Waveform B is for an output with internal conditions such that the output is high except when disabled by the output control.
  - 4. The output are measured one at a time with one transition per measurement.

## **Package Dimensions**



#### Disclaimer

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

#### **Sales Offices**

# HITACHI

#### Hitachi, Ltd.

Semiconductor & Integrated Circuits Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: (03) 3270-2111 Fax: (03) 3270-5109

URL http://www.hitachisemiconductor.com/

#### For further information write to:

| Hitachi Semiconductor Hitachi Europe Ltd.           | Hitachi Asia Ltd.                         | Hitachi Asia (Hong Kong) Ltd.             |
|-----------------------------------------------------|-------------------------------------------|-------------------------------------------|
| (America) Inc. Electronic Components Group          | Hitachi Tower                             | Group III (Electronic Components)         |
| 179 East Tasman Drive Whitebrook Park               | 16 Collyer Quay #20-00                    | 7/F., North Tower                         |
| San Jose,CA 95134 Lower Cookham Road                | Singapore 049318                          | World Finance Centre.                     |
| Tel: <1> (408) 433-1990 Maidenhead                  | Tel : <65>-538-6533/538-8577              | Harbour City, Canton Road                 |
| Fax: <1>(408) 433-0223 Berkshire SL6 8YA, United Ki |                                           | Tsim Sha Tsui, Kowloon Hong Kong          |
| Tel: <44> (1628) 585000                             | URL : http://semiconductor.hitachi.com.se |                                           |
| Fax: <44> (1628) 585200                             |                                           | Fax : <852>-(2)-730-0281                  |
|                                                     |                                           | URL : http://semiconductor.hitachi.com.hk |
| Hitachi Europe GmbH                                 | Hitachi Asia Ltd.                         | one . http://semiconductor.machi.com.nk   |
| Electronic Components Group                         | (Taipei Branch Office)                    |                                           |
| Dornacher Straße 3                                  | 4/F. No. 167. Tun Hwa North Road          |                                           |
| D-85622 Feldkirchen                                 | Hung-Kuo Building                         |                                           |
| Postfach 201, D-85619 Feldkir                       |                                           |                                           |
|                                                     | Tel : <886>-(2)-2718-3666                 |                                           |
| Germany                                             | Fax : <886>-(2)-2718-8180                 |                                           |
| Tel: <49> (89) 9 9180-0                             | Telex : 23222 HAS-TP                      |                                           |
| Fax: <49> (89) 9 29 30 00                           | URL : http://www.hitachi.com.tw           |                                           |
|                                                     | •                                         | 01 All vights reconved Drinted in Janan   |

Copyright © Hitachi, Ltd., 2001. All rights reserved. Printed in Japan. Colophon 5.0