20-Pin IMOX™ PAL Device-Based Sequencer #### **Distinctive Characteristics** - 14 Registers - 4 Output Logic Macrocetis (OLMs) - 4 Output Registers - 6 Buried State Registers (BSRs) - 23 possible array inputs and 8 outputs in a 20-pin package - 33-MHz external/40-MHz internal cycle time - Variable product term (PT) distribution for increased design flexibility - Asynchronous and synchronous outputs supported for both Mealy- and Moore-type state-machine implementations - Individually user-programmable Output Enable (OE) PTs with polarity control - PTs for observing the BSRs on 6 of the output pins - Separate PTs for common Synchronous PRESET and common Asynchronous RESET of all registers - PRELOAD available on all registers for added test capability - 99.9% post programming functional yield (PPFY) is due to the testability of this and all other AMD PAL devices. - Platinum-Silicide fuse technology produces the most reliable bipolar programmable devices available today ### **General Description** The AmPAL23S8 is the first programmable array logic (PAL)-based sequencer device. It utilizes the familiar sum-of-products (AND-OR) logic structure, allowing users to customize logic functions by programming the device for specific applications. The AmPAL23S8 combines the ease of use of the familiar 20-pin PAL devices with the advanced "macrocell" concept introduced in the AmPAL22V10, as well as six Burled State Registers (BSRs). The AmPAL23S8 provides up to twenty-three array inputs and eight outputs. Four of the outputs are Output Logic Macrocells (OLMs) capable of being individually programmed as "combinatorial" or "registered," with active-HIGH or active-LOW polarity on each output. The other four are "registered" outputs, also capable of being programmed for active-HIGH or LOW polarity. All the flexibility on the outputs result in the simplification of logic design. The need to perform "DeMorgan's Law" on equations to have them fit into a PAL device is now a thing of the past. Each of the eight output registers can also be used dynamically as an input or output for greater design flexibility. The AmPAL23S8 also offers designers increased flexibility and control over Output Enable (OE) functions. Each output is logically controlled by an OE product term (PT), with programmable OE polarity control. This allows the designer to use more complex control than previously available. The six BSRs provide designers with enhanced logic power for sequencer applications. These registers are not only available to the system designer for use in sequencer applications (without the expense of a valuable I/O pin), but they may also be observed on the output pins during test. The observability of these registers on a programmable-logic sequencer adds to the list of features which make this device unique, simple to design with, and simple to debug. System operation has been enhanced by the addition of Synchronous PRESET and Asynchronous RESET PTs. The AmPAL23S8 also incorporates the unique capability of PRELOADing the eight output registers and the BSRs to any desired state during testing. This is essential to permit full logical verification during test. 5 #### **Block Diagram** 08207D/0 JANUARY 1988 Monolithic Mi Memories 5-169 ### **Connection Diagram** **Top View** Note: Pin 1 is marked for orientation. #### **Ordering Information** #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: A. Device Number - B. Speed Option (if applicable) - C. Package Type - D. Temperature Range - E. Optional Processing | Valid Combinations | | | | | | |--------------------|-------------------------|--|--|--|--| | AMPAL23S8-20 | PC, DC, DCB | | | | | | AMPAL23S8-25 | PC, DC, DCB,<br>DE, DEB | | | | | | AMPAL23S8-27 | | | | | | | AMPAL23S8-30 | DE, DEB | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. T-46-13-47 ### Ordering Information (Cont'd.) #### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) is formed by a combination of: - A. Device Number - B. Speed Option (if applicable) - C. Device Class - D. Package Type - E. Lead Finish **Valid Combinations** /BRA AMPAL23S8-27 AMPAL23S8-30 #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. #### Group A Tests Group A Tests consist of Subgroups: 1, 2, 3, 7, 8, 9, 10, 11 1 T-46-13-47 ### **Functional Description** The AmPAL23S8 is an advanced bipolar programmable array logic (PAL)-based sequencer. It contains a programmable array organized in the familiar sum-of-products structure. The structure of this device makes it particularly ideal for state machine applications. Any design which employs the use of complex state functions is a prime candidate for the AmpAL23SR The block diagram on the front page shows the basic architecture of this device; a maximum of 23 array inputs and 8 outputs are available. The inputs are connected to a programmable AND array containing 135 product terms (PTs), of which 124 are logical PTs and 11 are control PTs. Before programming, the AND gates are connected to both the true and complement of every input. By selectively programming fuses, the AND gates may be connected to only the true input, the complement input, or to neither type of input, establishing a logical "don't care". When both the true and complement fuses are left intact, a logical FALSE results on the output of the AND gate. An AND gate with all fuses blown will assume the logical TRUE state. The outputs of the AND gates are connected to OR gates. #### Variable Product Term (PT) Distribution The number of AND gates assigned to each OR gate varies in a fixed manner for each output as shown in the logic diagram (Figure 5). The OR- gate outputs feed dedicated registers and macrocells. Each OR gate averages approximately ten PTs for output registers and macrocells. This gives the capability of using from eight to twelve logical PTs on one output in a single clock cycle (no feedback necessary). Buried state registers (BSRs) have an average of eight PTs per OR gate, providing the capability of using from six to ten logical PTs in one BSR in a single clock cycle. # Variable Output Architecture: Output Logic Macrocells (OLMs) An innovation in logic design is the implementation on the AmPAL23S8 of variable output architecture on four of the outputs. These Output Logic Macrocells (OLMs) are user programmable for a great deal of design flexibility. Each of the four OLMs can be independently programmed for eight distinct configurations. The outputs can be either "registered" or "combinatorial;" they can also be individually programmed for active-HIGH or active-LOW polarity. Finally, the feedback paths which feed through the multiplexer back to the AND array can be programmed so that they originate either from the register or from the I/O pin. From the feedback multiplexer both the true and complement of the output going back to the array are available. All possible configurations of the OLMs are illustrated in Figures 4-1 through 4-8. For maximum flexibility, selection of output polarity and feedback path are kept independent of each other. #### **Output Registers** In addition to the four OLMs on the AmPAL23S8, there are also four output registers. The data on the output registers may be fed back to the array. When the output is disabled, the pin may be used as an external input. Since each of the eight outputs can obtain feedback from the pins associated with them, all eight of them provide the advantage of being usable dynamically as either inputs or outputs, significantly increasing design flexibility and possibilities. #### **Buried State Registers (BSRs)** The six observable Buried State Registers are one of the key features of the AmPAL23S8. All BSR outputs are fed back to the AND array, but they do not use up an output pin. The state of each BSR is, however, observable on an associated output pin by activating the user-programmable Observability product term as well as the appropriate Output Enable product term. The extensive user-programmable flexibility enhances the usefulness of this device for different types of state machine implementations. The possibility exists to create both the Mealy and Moore type of design in the same device. #### **Programmable Output Polarity** Each output has a user-programmable output polarity fuse which, when blown, indicates that the output will be active HIGH, and when intact, active LOW. The obvious benefit of this enhancement is the increased flexibility of design. With the choice of output polarity, there is no need to DeMorganize equations to fit the device, allowing for more efficient designs both in terms of the amount of time spent in design as well as effective utilization of the device. For further enhancement of the increased logic power of the AmPAL23S8, each output has a PT to control Output Enable (OE) with programmable polarity. #### PRESET/RESET To improve functionality at the system level, the AmPAL23S8 has additional RESET and PRESET PTs. One PT controls Output Register and BSR PRESET, and one PT controls the RESET for these registers. When the Synchronous PRESET PT is asserted (HIGH), all registers are loaded with a HIGH on the next LOW-to-HIGH clock transition. When the Asynchronous RESET PT is asserted, all registers are immediately loaded with a LOW, independent of the clock. These functions are particularly useful for applications such as system power-up and RESET. #### **PRELOAD** In order to simplify testing, the AmPAL23S8 is designed with PRELOAD circuitry that provides an easy method for testing logical functionality. PRELOAD allows any arbitrary "present state" values to be loaded into the OLMs, BSRs and Output Registers of this device. OLM Registers and BSRs are PRELOADed in separate cycles, allowing them to be PRELOADed with different values. Logic verification sequences can be significantly shortened, and all possible state sequences tested, reducing test time and development costs, and guaranteeing proper functionality in system. A typical functional test sequence would be to verify all possible state transitions for the device being tested. To verify these transitions requires the ability to set the state registers to an arbitrary "present state" value and to set the device inputs to any arbitrary "present input" value. Once this is done, the state machine is then clocked into a new state, or "next state," which can be checked to validate the transition from the "present state." In this way, any state transition can be checked. It is obvious that to attempt the debugging of a design using BSRs without the benefit of PRELOAD capability would be quite difficult. The combination of this feature and the BSRs being observable is virtually indispensible for efficient and trouble-free state machine design. #### Observability This extra ease of debugging the design comes from the use of the Observability (OBS) PT. When the OBS PT is selected, it disables six of the Output Registers and Macrocell buffers, and enables the BSR buffers onto the output pins associated with them, pins 13 through 18. When the OBS PT is not selected, the Output Registers and Macrocell buffers are enabled and the BSR buffers are disabled. When all the fuses for this PT are intact, (i.e., OBS is not selected), the data from the BSRs will not be visible on the output pins, and the Output Registers and OLMs will be enabled. ## **Processing and Fuse Technology** The AmPAL23S8 is manufactured using Advanced Micro Devices' IMOX oxide isolation process. This advanced pro- cess permits an increase in density and a decrease in internal capacitance resulting in the fastest possible programmable logic devices. The AmPAL23S8 is fabricated with AMD's fast programming, highly reliable Platinum-Silicide fuse technology. Utilizing an easily implemented programming algorithm, these products can be rapidly programmed to any customized pattern. Extra test words are preprogrammed during manufacturing to ensure extremely high field programming yields (> 98%), and provide extra test paths to achieve excellent parametric correlation. Platinum-Silicide was selected as the fuse link material to achieve a well controlled melt rate resulting in large, nonconductive gaps that ensure very stable, long term reliability. Extensive operating testing has proven that this low-field, large-gap technology offers high reliability for fusible link programmable logic. | S1 | \$2 | S3 | OUTPUT CONFIGURATION | |----|-----|----|-------------------------------| | 0 | 0 | 0 | ACTIVE LOW/REG/REG FEEDBACK | | 0 | 0 | 1 | ACTIVE LOW/REG/IO FEEDBACK | | 0 | 1 | 0 | ACTIVE LOW/COMB/REG FEEDBACK | | 0 | 1 | 1 | ACTIVE LOW/COMB/IO FEEDBACK | | 1 | 0 | 0 | ACTIVE HIGH/REG/REG FEEDBACK | | 1 | 0 | 1 | ACTIVE HIGH/REG/IO FEEDBACK | | 1 | 1 | 0 | ACTIVE HIGH/COMB/REG FEEDBACK | | 1 | 1 | 1 | ACTIVE HIGH/COMB/IO FEEDBACK | 0 = UNBLOWN FUSE 1 = BLOWN FUSE Figure 1. Output Logic Macrocell (OLM) Monolithio III Memories Z 5 | S0 | OUTPUT ENABLE POLARITY | |----|------------------------| | 0 | ENABLED HIGH | | 1 | ENABLED LOW | | S1 | OUTPUT CONFIGURATION | |----|----------------------| | 0 | ACTIVE LOW | | 1 | ACTIVE HIGH | 0 = UNBLOWN FUSE 1 = BLOWN FUSE Figure 2. Output Register With Polarity Figure 3. Buried State Register (BSR) Figure 4. Possible Configurations of the Output Logic Macrocells (OLMs) Figure 4-1. FEEDBACK REGISTERED S3 = 0 Figure 4-3. Figure 4-4. Figure 4. Possible Configurations of the Output Logic Macrocells (OLMs) (Cont'd.) OUTPUT ACTIVE HIGH S1 = 1 COMBINATORIAL S2 = 1 FEEDBACK REGISTERED S3 = 0 Figure 4-7. OUTPUT ACTIVE HIGH S1 = 1 COMBINATORIAL S2 = 1 FEEDBACK I/O PIN S3 = 1 Figure 4-8. Figure 4. Logic Diagram — AmPAL23S8 T-46-13-47 ### **Input/Output Diagrams** ### Output ### **Absolute Maximum Ratings** | Storage Temperature65 to +150°C Ambient Temperature with | |----------------------------------------------------------| | Power Applied+ 125°C | | Supply Voltage to Ground Potential | | Continuous (Pin 20 to Pin 10)0.5 to +7.0 V | | DC Voltage Applied to Outputs | | (except during programming)0.5 to +V <sub>CC</sub> Max. | | DC Voltage Applied to Outputs | | During Programming 16 V | | Output Current into Outputs | | During Programming | | (Maximum duration of 1 second) 200 mA | | DC Input Voltage0.5 to +5.5 V | | DC Input Current 90 to 150 -4 | | DC Input Current30 to +5.0 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **Operating Ranges** | • | Commercial (C) Devices Temperature (TA) Operating Free Air 0 to +75°( Supply Voltage (VCC)+4.75 to +5.25 \ | |---|------------------------------------------------------------------------------------------------------------| | | Extended Commercial (E) Devices Temperature (T <sub>A</sub> ) | | ŀ | Military (M) Devices Temperature (TA) | Operating ranges define those limits between which the functionality of the device is guaranteed. DC Characteristics over operating range unless otherwise specified; included in Group A, Subgroup 1, 2, 3 tests unless otherwise noted | Parameter<br>Symbol | Parameter<br>Description | Test Conditions | | | Min. | Typ.<br>(Note 1) | Max. | Units | |-----------------------------|------------------------------|------------------------------------------------------|--------------------------------------------------------|-------------|------|------------------|-------|-------| | VoH | Output HIGH Voltage | | I <sub>OH</sub> = -3.2 mA | C Devices | | | · · | | | ¥OH | Output HIGH Voltage | V <sub>CC</sub> = Min., | I <sub>OH</sub> = -2 mA | E/M Devices | 2.4 | 3.5 | 1 | Volts | | VOL | Output LOW Voltage | VIN = VIH or VIL | I <sub>OL</sub> = 16 mA | C Devices | | | | | | VOL | Output LOVY Voltage | | loL = 12 mA | E/M Devices | 1 | | 0.50 | Volts | | V <sub>IH</sub><br>(Note 2) | Input HIGH level | Guaranteed Input Logical HIGH Voltage for All Inputs | | | | • | | Volts | | V <sub>IL</sub><br>(Note 2) | input LOW level | Guaranteed Input Logical LOW Voltage for All Inputs | | | | | 0.8 | Volts | | l L | Input LOW Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = | 0.40 V | | | -10 | -250 | μA | | ĮН | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = | 2.7 V | | | | 25 | μΑ | | lį | Input HIGH Current | V <sub>CC</sub> = Max., V <sub>IN</sub> = | 5.5 V | | | | 1.0 | mA | | Isc | Output Short-Circuit Current | Vcc = Max., Vout | = 0.5 V (Note 3) | | -30 | -45 | -90 | mA | | ICC | Power Supply Current | All inputs = GND, VCC = Max. | | | | 210 | _mA | | | | | | <del></del> | COMM MIL | | | 215 | mA | | V <sub>1</sub> | Input Clamp Voltage | VCC = Min., IN = -18 mA | | 1 | -0.9 | -1.2 | Volts | | | lozh | Output Leakage Current | Voc. May Vous | Vu or Vu. Vo | = 2.7 V | | | 100 | μА | | lozl | (Note 4) | 1 400 = Max., VIN = | $Vcc = Max., V_{ N} = V_{ L}or V_{ H}$ $V_0 = 2.7 V_0$ | | 1 | | 100 | ] | Notes: 1. Typical limits are at V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = 25°C. 2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included. 3. Not more than one output should be tested at a time. Duration of the short circuit should not be more than one second. V<sub>OUT</sub> = 0.5 V has been chosen to avoid test problems caused by tester ground degradation. 4. I/O pin leakage is the worst case of I<sub>OZX</sub> or I<sub>IX</sub> (where X = H or L). #### Capacitance | Parameter<br>Symbol | Parameter<br>Description | Test C | Тур. | Units | | |---------------------|--------------------------|--------------------------------------|------------|-------|----| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 2.0 V @ f = 1 MHz | Pins 1, 11 | 10 | 1 | | | | V N - 2.0 V @ 1-1 MH2 | Other Pins | 6 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 2.0 V @ f = 1 MHz | 9 | 1 | | Note: These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected. ### **Key to Switching Waveforms** ### **Switching Test Circuit** | TEST OUTPUT LOADS | | | | | | | |-------------------|----------------|----------------|----------------|--|--|--| | C De | víces | E/M Devices | | | | | | R <sub>1</sub> | R <sub>2</sub> | R <sub>1</sub> | R <sub>2</sub> | | | | | 300 | 390 | 390 | 750 | | | | #### Switching Characteristics over operating range unless otherwise specified; included in Group A, Subgroup 7, 8, 9, 10, 11 tests unless otherwise noted | - | | | | | | C De | vices | | | E/M D | evices | | | |-----|---------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------------|------|------|-------|------|------|----------|----------|----------|-------| | | | | = | | -: | 20 | -: | 25 | - | 27 | -: | 30 | | | No. | Parameter<br>Symbol | Parameter<br>Description | Test<br>Conditions | Typ<br>(Note 1) | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | 1 | tPD | Input or Feedback to<br>Non-Registered Output | | | | 20 | | 25 | | 27 | | 30 | ns . | | 2 | t <sub>EA</sub> | Input to Output Enable | | | | 25 | | 28 | | 30 | | 33 | ns | | 3 | ten | Input to Output Disable | | | | 25 | | 28 | | 30 | <u> </u> | 33 | ns | | 4 | tco1 | Clock to Output | | | | 13 | | 15 | | 18 | | 20 | N8 | | 5 | 1002 | Reg. Feedback through Array<br>to Combinatorial Output,<br>Relative to External Clock | | | | 28 | | 35 | | 40 | | 45- | ns | | 6 | ts | Input or Feedback Setup<br>Time | C Devices<br>R <sub>1</sub> = 300<br>R <sub>2</sub> = 390 | | 17 | | 20 | | 22 | | 25 | | ns | | 7 | чн | Hold Time | | | 0 | | 0 | l | 0 | | 0 | | ns | | 8 | tp <sub>1</sub> | Clock Period (ts + tco1) | | | 30 | | 35 | | 40 | <u>L</u> | 45 | | ns | | 9 | tp2 | Minimum Setup Time (Reg.<br>Feedback to Reg. Input<br>Internal Path) | | | 25 | | 30 | | 35 | | 40 | | ns | | 10 | tw | Clock Width | | | 12 | | 15 | l | 17 | <u> </u> | 20 | <u> </u> | ns | | 11 | f1MAX | Maximum Frequency<br>(1/tp <sub>1</sub> ) | | | | 33 | | 28.5 | | 25 | | 22.5 | MHz | | 12 | f2MAX | Maximum Frequency<br>(1/tp <sub>2</sub> ) | | | | 40 | | 33 | | 28.5 | | 25 | MHz | | 13 | taw | Asynchronous Reset Width | E/M Devices | | 20 | | 25 | | 27 | L | 30 | 1 | ns ns | | 14 | tan | Asynchronous Reset<br>Recovery Time | R <sub>1</sub> = 390<br>R <sub>2</sub> = 750 | | 20 | | 25 | | 27 | | 30 | | ns | | 15 | t <sub>AP</sub> | Asynchronous Reset to<br>Registered Output Reset | | | | 25 | | 30 | | 32 | | 35 | ns | Notes: 1. Typical limits are at V<sub>CC</sub> = 5.0 V and T<sub>A</sub> = 25°C. 2. typ is tested with switch S<sub>1</sub> closed and C<sub>L</sub> = 50 pF. 3. For three-state outputs, output enable times are tested with C<sub>L</sub> = 50 pF to the 1.5 V level; S<sub>1</sub> is open for high-impedance to HiGH tests and closed for high-impedance to LOW tests. Output disable times are tested with C<sub>L</sub> = 5 pF. HiGH to high-impedance tests are made to an output voltage of V<sub>OH</sub> = 0.5 V with S<sub>1</sub> open; LOW to high-impedance tests are made to the V<sub>OL</sub> + 0.5 V level with S<sub>1</sub> closed. ### **Switching Waveform** ### PRELOAD of Output/Macrocell **Registers or Buried State Registers** All AmPAL23S8 registers are provided with circuitry to allow loading each register synchronously with a HIGH or LOW. Output/macrocell registers and buried state registers are PRELOADed in separate cycles allowing output/macrocell registers and buried state registers to be PRELOADed with different values. PRELOAD will simplify testing since any state can be loaded into the registers to control testing sequences. The pin levels and timing necessary to perform the PRELOAD function are detailed below. | Par. | Min. | Max. | |------------------|------|------| | $V_{HH}$ | 10 | 12 | | VILP | 0 | 0.5 | | V <sub>IHP</sub> | 2.4 | 5.5 | | Register<br>Selection | Pin 5 | |-----------------------|-------------------| | Buried | VHH | | Output/Macro | ≪V <sub>IHP</sub> | | Level Forced on Register<br>Output Pin During<br>PRELOAD Cycle | Register State<br>After Cycle | | |----------------------------------------------------------------|-------------------------------|--| | V <sub>IHP</sub> | HIGH | | | VILP | LOW | | T-46-13-47 #### **Power-Up Reset** The registered devices in the AMD PAL Family have been designed with the capability to reset during system power-up. Following power-up, all registers will be reset to LOW. The output state will depend on the polarity of the output buffer. This feature provides an extra flexibility to the designer and is especially valuable in simplifying state-machine initialization. A timing diagram and parameter table follow. Due to the asynchronous operation of the power-up reset and the wide range of ways $V_{CC}$ can rise to its steady state, two conditions are required to ensure a valid power-up reset. These conditions are: - 1. The V<sub>CC</sub> rise must be monotonic. - Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met. | Parameter<br>Symbol | Parameter<br>Description | Min. | Тур. | Max. | Units | | | |---------------------|---------------------------------|-------------------------------|-------------------------------|------|-------|--|--| | tpR | Power-Up<br>Reset Time | | 600 | 1000 | пз | | | | ts | Input or Feedback<br>Setup Time | See 6 | Con Suitables Characteristics | | | | | | tw | Clock Width | See Switching Characteristics | | | | | | #### **Programmers/Development Systems** (refer to Programmer Reference Guide, page 3-81)