# Pulse Width Modulation Control Circuit

The SG3526 is a high performance pulse width modulator integrated circuit intended for fixed frequency switching regulators and other power control applications.

Functions included in this IC are a temperature compensated voltage reference, sawtooth oscillator, error amplifier, pulse width modulator, pulse metering and steering logic, and two high current totem pole outputs ideally suited for driving the capacitance of power FETs at high speeds.

Additional protective features include soft start and undervoltage lockout, digital current limiting, double pulse inhibit, adjustable dead time and a data latch for single pulse metering. All digital control ports are TTL and B–series CMOS compatible. Active low logic design allows easy wired–OR connections for maximum flexibility. The versatility of this device enables implementation in single–ended or push–pull switching regulators that are transformerless or transformer coupled. The SG3526 is specified over a junction temperature range of  $0^{\circ}$  to  $+125^{\circ}$ C.

- 8.0 V to 35 V Operation
- 5.0 V ±1% Trimmed Reference
- 1.0 Hz to 400 kHz Oscillator Range
- Dual Source/Sink Current Outputs: ±100 mA
- Digital Current Limiting
- Programmable Dead Time
- Undervoltage Lockout
- Single Pulse Metering
- Programmable Soft-Start
- Wide Current Limit Common Mode Range
- Guaranteed 6 Unit Synchronization



Figure 1. Representative Block Diagram



#### ON Semiconductor™

http://onsemi.com

#### MARKING DIAGRAM



A = Assembly Location

WL = Wafer Lot

YY = Year

WW = Work Week

#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

| Device  | Package | Shipping      |
|---------|---------|---------------|
| SG3526N | PDIP-18 | 20 Units/Rail |

#### MAXIMUM RATINGS (Note 1.)

| Rating                                                                                          | Symbol              | Value                   | Unit |
|-------------------------------------------------------------------------------------------------|---------------------|-------------------------|------|
| Supply Voltage                                                                                  | V <sub>CC</sub>     | +40                     | Vdc  |
| Collector Supply Voltage                                                                        | V <sub>C</sub>      | +40                     | Vdc  |
| Logic Inputs                                                                                    |                     | -0.3 to +5.5            | V    |
| Analog Inputs                                                                                   |                     | –0.3 to V <sub>CC</sub> | V    |
| Output Current, Source or Sink                                                                  | I <sub>O</sub>      | ±200                    | mA   |
| Reference Load Current (V <sub>CC</sub> = 40 V, Note 2.)                                        | I <sub>ref</sub>    | 50                      | mA   |
| Logic Sink Current                                                                              |                     | 15                      | mA   |
| Power Dissipation $T_A = +25^{\circ}C \text{ (Note 3.)}$ $T_C = +25^{\circ}C \text{ (Note 4.)}$ | P <sub>D</sub>      | 1000<br>3000            | mW   |
| Thermal Resistance Junction–to–Air                                                              | $R_{	heta JA}$      | 100                     | °C/W |
| Thermal Resistance Junction-to-Case                                                             | $R_{	heta JC}$      | 42                      | °C/W |
| Operating Junction Temperature                                                                  | TJ                  | +150                    | °C   |
| Storage Temperature Range                                                                       | T <sub>stg</sub>    | -65 to +150             | °C   |
| Lead Temperature (Soldering, 10 Seconds)                                                        | T <sub>Solder</sub> | ±300                    | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| Characteristics                          | Symbol           | Min   | Max  | Unit |
|------------------------------------------|------------------|-------|------|------|
| Supply Voltage                           | V <sub>CC</sub>  | 8.0   | 35   | Vdc  |
| Collector Supply Voltage                 | V <sub>C</sub>   | 4.5   | 35   | Vdc  |
| Output Sink/Source Current (Each Output) | I <sub>O</sub>   | 0     | ±100 | mA   |
| Reference Load Current                   | I <sub>ref</sub> | 0     | 20   | mA   |
| Oscillator Frequency Range               | f <sub>osc</sub> | 0.001 | 400  | kHz  |
| Oscillator Timing Resistor               | R <sub>T</sub>   | 2.0   | 150  | kΩ   |
| Oscillator Timing Capacitor              | C <sub>T</sub>   | 0.001 | 20   | μF   |
| Available Deadtime Range (40 kHz)        | -                | 3.0   | 50   | %    |
| Operating Junction Temperature Range     | TJ               | 0     | +125 | °C   |

- 1. Values beyond which damage may occur.
- 2. Maximum junction temperature must be observed.
- 3. Derate at 10 mW/°C for ambient temperatures above +50°C.
- 4. Derate at 24 mW/°C for case temperatures above +25°C.

#### **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +15 \text{ Vdc}$ , $T_J = T_{low}$ to $T_{high}$ [Note 6.], unless otherwise noted.)

| Characteristics                                                                                                                                     | Symbol                                        | Min  | Тур  | Max   | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|-------|------|
| REFERENCE SECTION (Note 7.)                                                                                                                         |                                               |      |      |       |      |
| Reference Output Voltage (T <sub>J</sub> = +25°C)                                                                                                   | V <sub>ref</sub>                              | 4.90 | 5.00 | 5.10  | V    |
| Line Regulation (+8.0 V $\leq$ V <sub>CC</sub> $\leq$ +35 V)                                                                                        | Reg <sub>line</sub>                           | _    | 10   | 30    | mV   |
| Load Regulation (0 mA $\leq$ I <sub>L</sub> $\leq$ 20 mA)                                                                                           | Reg <sub>load</sub>                           | _    | 10   | 50    | mV   |
| Temperature Stability                                                                                                                               | $\Delta V_{ref} / \Delta T$                   | _    | 10   | _     | mV   |
| Total Reference Output Voltage Variation<br>$(+8.0 \text{ V} \le \text{V}_{CC} \le +35 \text{ V}, 0 \text{ mA} \le \text{I}_{L} \le 20 \text{ mA})$ | $\Delta V_{ref}$                              | 4.85 | 5.00 | 5.15  | V    |
| Short Circuit Current (V <sub>ref</sub> = 0 V) (Note 5.)                                                                                            | I <sub>SC</sub>                               | 25   | 80   | 125   | mA   |
| UNDERVOLTAGE LOCKOUT                                                                                                                                | •                                             | •    | •    |       |      |
| Reset Output Voltage (V <sub>ref</sub> = +3.8 V)                                                                                                    |                                               | _    | 0.2  | 0.4   | V    |
| Reset Output Voltage (V <sub>ref</sub> = +4.8 V)                                                                                                    |                                               | 2.4  | 4.8  | _     | V    |
| OSCILLATOR SECTION (Note 8.)                                                                                                                        | •                                             | •    |      | •     |      |
| Initial Accuracy (T <sub>J</sub> = +25°C)                                                                                                           |                                               | _    | ±3.0 | ±8.0  | %    |
| Frequency Stability over Power Supply Range (+8.0 V ≤ V <sub>CC</sub> ≤ +35 V)                                                                      | $\frac{\Delta f_{osc}}{\Delta V_{CC}}$        | -    | 0.5  | 1.0   | %    |
| Frequency Stability over Temperature $(\Delta T_J = T_{low} \text{ to } T_{high})$                                                                  | $\frac{\Delta f_{\rm osc}}{\Delta T_{\rm J}}$ | -    | 2.0  | -     | %    |
| Minimum Frequency $(R_T = 150 \text{ k}\Omega, C_T = 20 \text{ μF})$                                                                                | f <sub>min</sub>                              | -    | 0.5  | _     | Hz   |
| Maximum Frequency $(R_T=2.0 \ k\Omega, \ C_T=0.001 \ \mu F)$                                                                                        | f <sub>max</sub>                              | 400  | _    | -     | kHz  |
| Sawtooth Peak Voltage (V <sub>CC</sub> = +35 V)                                                                                                     | V <sub>osc</sub> (P)                          | _    | 3.0  | 3.5   | V    |
| Sawtooth Valley Voltage (V <sub>CC</sub> = +8.0 V)                                                                                                  | V <sub>osc</sub> (V)                          | 0.45 | 0.8  | _     | V    |
| ERROR AMPLIFIER SECTION (Note 9.)                                                                                                                   |                                               |      |      |       |      |
| Input Offset Voltage ( $R_S \le 2.0 \text{ k}\Omega$ )                                                                                              | V <sub>IO</sub>                               | _    | 2.0  | 10    | mV   |
| Input Bias Current                                                                                                                                  | I <sub>IB</sub>                               | _    | -350 | -2000 | nA   |
| Input Offset Current                                                                                                                                | I <sub>IO</sub>                               | _    | 35   | 200   | nA   |
| DC Open Loop Gain (R <sub>L</sub> $\geq$ 10 M $\Omega$ )                                                                                            | A <sub>VOL</sub>                              | 60   | 72   | _     | dB   |
| High Output Voltage ( $V_{Pin 1}$ – $V_{Pin 2}$ ≥ +150 mV, $I_{source}$ = 100 μA)                                                                   | V <sub>OH</sub>                               | 3.6  | 4.2  | _     | V    |
| Low Output Voltage $ (V_{Pin~2} - V_{Pin~1} \ge +150 \text{ mV}, \ I_{sink} = 100 \ \mu\text{A}) $                                                  | V <sub>OL</sub>                               | -    | 0.2  | 0.4   | V    |
| Common Mode Rejection Ratio ( $R_S \le 2.0 \text{ k}\Omega$ )                                                                                       | CMRR                                          | 70   | 94   | _     | dB   |
| Power Supply Rejection Ratio (+12 V ≤ V <sub>CC</sub> ≤ +18 V)                                                                                      | PSRR                                          | 66   | 80   | _     | dB   |

<sup>5.</sup> Maximum junction temperature must be observed. 6.  $T_{low} = 0^{\circ}C$   $T_{high} = +125^{\circ}C$  7.  $I_{L} = 0$  mA unless otherwise noted. 8.  $f_{osc} = 40$  kHz ( $R_{T} = 4.12$  k $\Omega \pm 1\%$ ,  $C_{T} = 0.01$   $\mu$ F  $\pm 1\%$ ,  $R_{D} = 0$   $\Omega$ ) 9.  $0 \text{ V} \leq \text{V}_{CM} \leq +5.2$  V.

#### **ELECTRICAL CHARACTERISTICS (continued)**

| Characteristics                                                                                                 | Symbol                             | Min        | Тур          | Max          | Unit |
|-----------------------------------------------------------------------------------------------------------------|------------------------------------|------------|--------------|--------------|------|
| PWM COMPARATOR SECTION (Note 10.)                                                                               |                                    |            |              |              |      |
| Minimum Duty Cycle (VCompensation = +0.4 V)                                                                     | DC <sub>min</sub>                  | -          | _            | 0            | %    |
| Maximum Duty Cycle (V <sub>Compensation</sub> = +3.6 V)                                                         | DC <sub>max</sub>                  | 45         | 49           | -            | %    |
| DIGITAL PORTS (SYNC, SHUTDOWN, RESET)                                                                           |                                    |            |              |              |      |
| Output Voltage (High Logic Level) ( $I_{source}$ = 40 $\mu$ A) (Low Logic Level) ( $I_{sink}$ = 3.6 mA)         | V <sub>OH</sub><br>V <sub>OL</sub> | 2.4        | 4.0<br>0.2   | _<br>0.4     | V    |
| Input Current — High Logic Level (High Logic Level) ( $V_{IH}$ = +2.4 V) (Low Logic Level) ( $V_{IL}$ = +0.4 V) | l <sub>IH</sub>                    | -<br>-     | -125<br>-225 | -200<br>-360 | μΑ   |
| CURRENT LIMIT COMPARATOR SECTION (Note 12.)                                                                     |                                    |            |              |              |      |
| Sense Voltage ( $R_S \le 50 \Omega$ )                                                                           | V <sub>sense</sub>                 | 80         | 100          | 120          | mV   |
| Input Bias Current                                                                                              | I <sub>IB</sub>                    | _          | -3.0         | -10          | μΑ   |
| SOFT-START SECTION                                                                                              |                                    |            |              |              |      |
| Error Clamp Voltage (Reset = +0.4 V)                                                                            |                                    | _          | 0.1          | 0.4          | V    |
| $C_{Soft-Start}$ Charging Current (Reset = +2.4 V)                                                              | I <sub>CS</sub>                    | 50         | 100          | 150          | μΑ   |
| <b>OUTPUT DRIVERS</b> (Each Output, $V_C = +15$ Vdc, unless otherwise noted.)                                   |                                    |            |              |              |      |
| Output High Level I <sub>source</sub> = 20 mA I <sub>source</sub> = 100 mA                                      | V <sub>OH</sub>                    | 12.5<br>12 | 13.5<br>13   | _<br>_       | V    |
| Output Low Level  I <sub>sink</sub> = 20 mA  I <sub>sink</sub> = 100 mA                                         | V <sub>OL</sub>                    | _<br>_     | 0.2<br>1.2   | 0.3<br>2.0   | V    |
| Collector Leakage, V <sub>C</sub> = +40 V                                                                       | I <sub>C(leak)</sub>               | _          | 50           | 150          | μΑ   |
| Rise Time (C <sub>L</sub> = 1000 pF)                                                                            | t <sub>r</sub>                     | -          | 0.3          | 0.6          | μs   |
| Fall Time (C <sub>L</sub> = 1000 pF)                                                                            | t <sub>f</sub>                     | _          | 0.1          | 0.2          | μs   |
| Supply Current (Shutdown = +0.4 V, $V_{CC}$ = +35 V, $R_T$ = 4.12 k $\Omega$ )                                  | I <sub>CC</sub>                    | -          | 18           | 30           | mA   |

<sup>(</sup>Sitution = 10.4 v, 700 = 12.1)

10.  $f_{OSC} = 40 \text{ kHz}$  ( $R_T = 4.12 \text{ k}\Omega \pm 1\%$ ,  $C_T = 0.01 \text{ }\mu\text{F} \pm 1\%$ ,  $R_D = 0 \text{ }\Omega$ )

11.  $0 \text{ }V \leq V_{CM} \leq +5.2 \text{ }V$ 12.  $0 \text{ }V \leq V_{CM} \leq +12 \text{ }V$ 



Figure 2. Reference Stability over Temperature



Figure 3. Reference Voltage as a Function Supply Voltage



Figure 4. Error Amplifier Open Loop Frequency Response



Figure 5. Current Limit Comparator Threshold



Figure 6. Undervoltage Lockout Characteristic



Figure 7. Output Driver Saturation Voltage as a Function of Sink Current



Figure 8. V<sub>C</sub> Saturation Voltage as a Function of Sink Current



Figure 9. Oscillator Period



Figure 10. Error Amplifier

Figure 11. Undervoltage Lockout



The metering Flip-Flop is an asynchronous data latch which suppresses high frequency oscillations by allowing only one PWM pulse per oscillator cycle.

The memory Flip-Flop prevents double pulsing in a push-pull configuration by remembering which output produced the last pulse.

Figure 12. Pulse Processing Logic

#### **APPLICATIONS INFORMATION**



<sup>\*</sup> May be required with some types of transistors

Figure 13. Extending Reference Output Current Capability



**Figure 14. Error Amplifier Connections** 



**Figure 15. Oscillator Connections** 



Figure 16. Foldback Current Limiting



Figure 17. Soft-Start Circuity



The totem pole output drivers of the SG3526 are ideally suited for driving the input capacitance of power FETs at high speeds.

Figure 18. Driving VMOS Power FETs



Figure 19. Half-Bridge Configuration



Figure 21. Single-Ended Configuration



In the above circuit, current limiting is accomplished by using the current limit comparator output to reset the soft–start capacitor.  $\frac{1}{2} \int_{-\infty}^{\infty} \frac{1}{2} \left( \frac{1}{2} \int_{-\infty}^{\infty}$ 

Figure 20. Flyback Converter with Current Limiting



Figure 22. Push-Pull Configuration

#### **PACKAGE DIMENSIONS**

PDIP-18 **N SUFFIX** CASE 707-02 ISSUE D



- NOTES:
  1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.
  2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  4. CONTROLLING DIMENSION: INCH.

|     | INC       | HES   | MILLIN   | IETERS |  |
|-----|-----------|-------|----------|--------|--|
| DIM | MIN       | MAX   | MIN      | MAX    |  |
| Α   | 0.875     | 0.915 | 22.22    | 23.24  |  |
| В   | 0.240     | 0.260 | 6.10     | 6.60   |  |
| С   | 0.140     | 0.180 | 3.56     | 4.57   |  |
| D   | 0.014     | 0.022 | 0.36     | 0.56   |  |
| F   | 0.050     | 0.070 | 1.27     | 1.78   |  |
| G   | 0.100     | BSC   | 2.54 BSC |        |  |
| Н   | 0.040     | 0.060 | 1.02     | 1.52   |  |
| J   | 0.008     | 0.012 | 0.20     | 0.30   |  |
| K   | 0.115     | 0.135 | 2.92     | 3.43   |  |
| L   | 0.300 BSC |       | 7.62     | BSC    |  |
| M   | 0 °       | 15°   | 0 °      | 15°    |  |
| N   | 0.020     | 0.040 | 0.51     | 1.02   |  |

## **Notes**

## **Notes**

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular without during the statistics of any products releast. Solicition makes its warranty, representation of guarantee regarding the statistics of any product or any product or any product or any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### **PUBLICATION ORDERING INFORMATION**

#### NORTH AMERICA Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada

#### N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (Mon-Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com

Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (Mon-Fri 12:00pm to 5:00pm GMT)

Email: ONlit@hibbertco.com

#### EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781

\*Available from Germany, France, Italy, UK, Ireland

#### **CENTRAL/SOUTH AMERICA:**

Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST)

Email: ONlit-spanish@hibbertco.com

Toll-Free from Mexico: Dial 01-800-288-2872 for Access -

then Dial 866-297-9322

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

**Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time)

Toll Free from Hong Kong & Singapore:

001-800-4422-3781 Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-0031

Phone: 81-3-5740-2700 Email: r14525@onsemi.com

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.