|     | REVISIONS                                                                                                                                                                |                 |            |  |  |  |  |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|--|--|--|--|--|
| LTR | DESCRIPTION                                                                                                                                                              | DATE (YR-MO-DA) | APPROVED   |  |  |  |  |  |
| A   | Delete input offset voltage temperature coefficient test and make change to input voltage range test as specified under TABLE I. In accordance with N.O.R. 5962-R221-94. | 94-06-28        | M. A. FRYE |  |  |  |  |  |
| В   | Make change to terminal connections as specified under FIGURE 3. In accordance with N.O.R. 5962-R167-95.                                                                 | 95-07-07        | M. A. FRYE |  |  |  |  |  |
| С   | Add device type 03. Add case outline H. Add TABLE IIB. Replace CAGE code 34031 with CAGE code 24355. Make changes to 1.2.2, 1.2.4, 1.3, TABLE I, and TABLE II. Redrawn.  | 97-06-27        | R. MONNIN  |  |  |  |  |  |
|     |                                                                                                                                                                          | I I             |            |  |  |  |  |  |
|     |                                                                                                                                                                          |                 |            |  |  |  |  |  |
|     |                                                                                                                                                                          |                 |            |  |  |  |  |  |

THE ORIGINAL FIRST SHEET OF THIS DRAWING HAS BEEN REPLACED.

| PMIC N/A   |    |    |     | 4   | PARED |       |   |   | DEFENSE SUPPLY CENTER COLUMBUS |   |   |   | - |   |    |    |    |    |    |
|------------|----|----|-----|-----|-------|-------|---|---|--------------------------------|---|---|---|---|---|----|----|----|----|----|
| OF SHEETS  | 1  |    |     | SHE | EET   | <br>1 | 2 | 3 | 4                              | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 |
| REV STATUS |    |    | RE\ | /   | С     | С     | С | С | С                              | С | С | С | С | С | С  | С  | С  | С  |    |
| SHEET      | 15 | 16 | :   |     |       |       |   |   |                                |   |   |   |   |   |    |    |    |    |    |
| REV        | С  | С  |     |     |       |       |   |   |                                |   |   |   |   |   |    |    |    |    |    |
| SHEET      |    |    |     |     |       |       |   |   |                                |   |   |   |   |   |    |    |    |    |    |
| REV        |    |    |     |     |       |       |   |   |                                |   |   |   |   |   |    |    |    |    |    |

**STANDARD MICROCIRCUIT DRAWING** 

THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS AND AGENCIES OF THE DEPARTMENT OF DEFENSE

AMSC N/A

CHECKED BY RAJESH PITHADIA

APPROVED BY RAYMOND MONNIN

DRAWING APPROVAL DATE 93-05-24

REVISION LEVEL С

COLUMBUS, OHIO 43216

MICROCIRCUIT, LINEAR, HIGH SPEED, VOLTAGE COMPARATOR WITH LATCH, MONOLITHIC SILICON

CAGE CODE SIZE 5962-92347 67268 16

SHEET

OF

DSCC FORM 2233

 $\underline{\textbf{DISTRIBUTION STATEMENT.A.}} \ \ \, \textbf{Approved for public release; distribution is unlimited.}$ 

5962-E192-97

9004708 0029519 104 📟

### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN is as shown in the following example:



- 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) identify the circuit function as follows:

| Device type | Generic number | Circuit function                     |
|-------------|----------------|--------------------------------------|
| 01          | AD9696         | Single voltage comparator with latch |
| 02          | AD9698         | Dual voltage comparator with latch   |
| 03          | AD9696         | Single voltage comparator with latch |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows:

Device class

M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A

Certification and qualification to MIL-PRF-38535

1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | Package style                          |
|----------------|------------------------|------------------|----------------------------------------|
| E              | GDIP1-T16 or CDIP2-T16 | 16               | Dual-in-line                           |
| H              | GDFP1-F10 or CDFP2-F10 | 10               | Flat pack                              |
| 1              | MACY1-X10              | 10               | Can                                    |
| P              | GDIP1-T8 or CDIP2-T8   | 8                | Dual-in-line                           |
| X              | See figure 1           | 8                | Dual small outline with gullwing leads |
| Υ              | See figure 2           | 16               | Dual small outline with gullwing leads |

1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br><b>A</b> |                     | 5962-92347 |
|-------------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET 2    |

DSCC FORM 2234 APR 97

Q or V

9004708 0029520 926

# 1.3 Absolute maximum ratings. 1/ Supply voltage range (±V<sub>S</sub>) ..... ±7 V dc Power dissipation (P<sub>D</sub>) . . . . . . . . . . . . . . . . 600 mW Thermal resistance, junction-to-ambient $(\Theta_{JA})$ : Thermal resistance, junction-to-case ( $\Theta_{JC}$ ): Cases E, I, and P ...... See MIL-STD-1835 Case H ...... 60° C/W Case X ...... 20°C/W Case Y ...... 25°C/W 1.4 Recommended operating conditions. Supply voltage range (±V<sub>S</sub>) ..... ±5 V dc Ambient operating temperature range (T<sub>A</sub>) . . . . . . . . -55°C to +125°C 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. **SPECIFICATION MILITARY** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. **HANDBOOKS** MILITARY MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. SIZE **STANDARD** 5962-92347 Α MICROCIRCUIT DRAWING **DEFENSE SUPPLY CENTER COLUMBUS REVISION LEVEL** SHEET **COLUMBUS, OHIO 43216-5000** С 3

DSCC FORM 2234 APR 97

■ 9004708 0029521 862 ■

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figures 1 and 2.
  - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 3.
  - 3.2.3 Timing diagram(s). The timing diagram(s) shall be as specified on figure 4.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.
- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.
- 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.
- 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change for device class M. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 50 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-92347 |
|----------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET<br>4 |

DSCC FORM 2234 APR 97

9004708 0029522 779

| Test                                                        | Symbol            | Conditions 1/                                                 | Group A    | Device | Limit | s 2/ | Unit    |
|-------------------------------------------------------------|-------------------|---------------------------------------------------------------|------------|--------|-------|------|---------|
|                                                             |                   | -55°C ≤ T <sub>A</sub> ≤ +125°C<br>unless otherwise specified | subgroups  | type   | Min   | Max  |         |
| Input characteristics                                       |                   |                                                               |            |        |       |      |         |
| Input offset voltage                                        | V <sub>IO</sub>   | R <sub>S</sub> ≤ 100 Ω                                        | 1          | All    |       | 2.0  | mV      |
|                                                             |                   |                                                               | 2,3        |        |       | 3.0  |         |
| Input bias current                                          | l <sub>IB</sub>   |                                                               | 1          | All    |       | 55   | μΑ      |
|                                                             |                   |                                                               | 2,3        |        |       | 110  |         |
| Input offset current                                        | lo                |                                                               | 1          | All    |       | 1.0  | μΑ      |
|                                                             |                   |                                                               | 2,3        |        |       | 1.3  | ļ       |
| Input voltage range                                         | V <sup>[N</sup>   | V <sub>S</sub> = ±5 V                                         | 1,2,3      | All    | -2.0  | +3.5 | V       |
|                                                             |                   | V <sub>S</sub> = +5 V                                         |            |        | +1.6  | +3.5 |         |
| Common mode rejection ratio                                 | CMRR              | $V_S = \pm 5 V$                                               | 1,2,3      | All    | 80    |      | dB      |
|                                                             |                   | V <sub>S</sub> = +5 V                                         |            |        | 57    |      |         |
| Latch enable input                                          |                   |                                                               |            |        |       |      | 1       |
| Logic "1" voltage threshold                                 | V <sub>TH</sub>   |                                                               | 1,2,3      | All    | 2.0   |      | V       |
| Logic "0" voltage threshold                                 | V <sub>TH</sub>   |                                                               | 1,2,3      | All    |       | 0.8  | v       |
| Logic "1" current                                           | I <sub>(LE)</sub> |                                                               | 1,2,3      | All    |       | 10   | μА      |
| Logic "0" current                                           | I <sub>(LE)</sub> |                                                               | 1,2,3      | All    |       | 1    | μА      |
| Digital outputs                                             | t                 |                                                               |            |        |       |      | 1       |
| Logic "1" voltage                                           | V <sub>OUT</sub>  | Source at 4 mA                                                | 1,2,3      | All    | 2.7   |      | ٧       |
| Logic "0" voltage                                           | VOUT              | Sink at 4 mA                                                  | 1,2,3      | All    |       | 0.5  | V       |
| See footnotes at end of table                               |                   | s                                                             | IZE        |        |       |      |         |
| MICROCIRO                                                   |                   | ING                                                           | A          |        |       | 590  | 62-9234 |
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | OLUMBUS I         |                                                               | EVISION LE |        | SHEE  |      |         |

**■** 9004708 0029523 **6**35 **■** 

|                                                | TABLE                                | I. Electrical performance chara                                             | acteristics - Cor | ntinued. |           |     |      |  |
|------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------|-------------------|----------|-----------|-----|------|--|
| Test                                           | Symbol                               | Conditions 1/                                                               | Group A           | Device   | Limits 2/ |     | Unit |  |
|                                                |                                      | -55°C ≤ T <sub>A</sub> ≤ +125°C<br>unless otherwise specified               | subgroups         | type     | Min       | Max |      |  |
| Switching performance                          |                                      |                                                                             |                   |          |           |     |      |  |
| Propagation delay, input to                    | t <sub>PD</sub>                      | 3/ 4/                                                                       | 9,10,11           | 01,02    |           | 7.0 | ns   |  |
| output high                                    |                                      |                                                                             | 9                 | 03       |           |     |      |  |
| Propagation delay, input to                    | t <sub>PD</sub>                      | 3/ <u>4</u> /                                                               | 9,10,11           | 01,02    |           | 7.0 | ns   |  |
| output low                                     |                                      |                                                                             | 9                 | 03       |           |     |      |  |
| Propagation delay, latch enable to output high | <sup>t</sup> PD(E)                   | T <sub>A</sub> = +25°C 3/4/                                                 | 9                 | All      |           | 8.5 | ns   |  |
| Propagation delay, latch enable to output low  | <sup>t</sup> PD(E)                   | T <sub>A</sub> = +25°C 3/4/                                                 | 9                 | Ali      |           | 8.5 | ns   |  |
| Propagation delay, delta delay between outputs | <sup>t</sup> PD∆                     | T <sub>A</sub> = +25°C 3/4/                                                 | 9                 | All      |           | 1.5 | ns   |  |
| Propagation delay dispersion                   | t <sub>PDD</sub>                     | 100 mV to 1.0 V 3/ 4/<br>overdrive, T <sub>A</sub> = +25° C                 | 9                 | All      |           | 200 | ps   |  |
| Latch enable, pulse width                      | t <sub>PW(E)</sub>                   | T <sub>A</sub> = +25°C <u>4</u> /                                           | 9                 | All      | 3.5       |     | ns   |  |
| Latch enable, setup time                       | t <sub>S</sub>                       | T <sub>A</sub> = +25°C <u>4</u> /                                           | 9                 | All      | 3         |     | ns   |  |
| Latch enable, hold time                        | t <sub>H</sub>                       | T <sub>A</sub> = +25°C <u>4</u> /                                           | 9                 | All      | 3         |     | ns   |  |
| Power supply 5/                                |                                      |                                                                             |                   |          |           |     |      |  |
| Positive supply current                        | +ls                                  | V <sub>S</sub> = +5 V and ±5 V                                              | 1,2,3             | 01,03    |           | 32  | mA   |  |
|                                                |                                      |                                                                             |                   | 02       |           | 64  |      |  |
| Negative supply current                        | -Is                                  | V <sub>S</sub> = ±5 V                                                       | 1,2,3             | 01,03    |           | 4.0 | mA   |  |
|                                                |                                      |                                                                             |                   | 02       |           | 8.0 |      |  |
| Power supply rejection                         | PSRR                                 | +V <sub>S</sub> = +4.75 to +5.25 V,<br>-V <sub>S</sub> = -5.46 V to -4.94 V | 4                 | All      | 70        |     | dB   |  |
| ratio                                          | -V <sub>S</sub> = -5.46 V to -4.94 V |                                                                             | 5,6               |          | 65        |     | ]    |  |

<sup>1/</sup> +V<sub>S</sub> = +5.0 V and -V<sub>S</sub> = -5.2 V. See figure 4.

- 3/ Propagation delays are measured with 100 mV pulse and 100 mV overdrive (VOD).
- 4/ If not tested, shall be guaranteed to the limits specified in table I herein.
- 5/ Supply voltages should remain stable within ±5% for normal operation.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 6          |

9004708 0029524 571

<sup>2/</sup> The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum, is used in this table. Negative current shall be defined as conventional current flow out of a device terminal.



9004708 0029525 408

| Symbol | Millim | neters | Incl | hes  |
|--------|--------|--------|------|------|
|        | Min    | Max    | Min  | Max  |
| Α      | 2.11   | - 2.62 | .083 | .103 |
| b      | .38    | .48    | .015 | .019 |
| С      | .10    | .13    | .004 | .005 |
| E      | 6.35   | 6.60   | .250 | .260 |
| E1     | 4.44   |        | .175 |      |
| E2     | 8.20   | 8.81   | .323 | .347 |
| E3     | 11.00  | 11.61  | .433 | .457 |
| е      | 1.27   | BSC    | .050 | BSC  |
| L      | 1.02   | 1.14   | .040 | .045 |
| L1     | 1.40   | 1.68   | .055 | .066 |
| L2     | .64    | .76    | .025 | .030 |
| L3     | .38    | .51    | .015 | .020 |
| R      | .38    | .51    | .015 | .020 |
| S1     | 1.12   |        | .044 |      |
| Q      | .38    |        | .015 |      |
| N      | 8      | 3      | 8    | 3    |

#### NOTES:

- 1. The case outline X was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound shall take precedence.
- 2. Pin 1 is identified by a tab on the braze pad on the underside of the package.
- 3. Lead finish shall be hot solder dipped, or gold plated with nickel underplate. The lead material is alloy 42.
- 4. The lid is gold plated Kovar with nickel underplate.

FIGURE 1. Case outline X - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 8          |

DSCC FORM 2234 APR 97

**9004708 0029526 344** 



**=** 9004708 0029527 280 **=** 

| Symbol | Millim | neters | Incl     | hes  |  |
|--------|--------|--------|----------|------|--|
|        | Min    | Max    | Min      | Max  |  |
| Α      | 2.11   | 2.62   | .083     | .103 |  |
| b      | .38    | .48    | .015     | .019 |  |
| С      | .10    | .15    | .004     | .006 |  |
| D      | 9.93   | 10.29  | .391     | .405 |  |
| E      | 6.32   | 6.63   | .249     | .261 |  |
| E1     | 4.44   |        | .175     |      |  |
| E2     | 8.20   | 8.81   | .323     | .347 |  |
| E3     | 11.00  | 11.61  | .433     | .457 |  |
| е      | 1.27   | BSC    | .050 BSC |      |  |
| L      | 1.02   | 1.14   | .040     | .045 |  |
| L1     | 1.40   | 1.68   | .055     | .066 |  |
| L2     | .64    | .76    | .025     | .030 |  |
| L3     | .38    | .51    | .015     | .020 |  |
| R      | .38    | .51    | .015     | .020 |  |
| S1     | .13    |        | .005     |      |  |
| Q      | .38    |        | .015     |      |  |
| N      | 1      | 6      | 16       |      |  |

## NOTES:

- 1. The case outline Y was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound shall take precedence.
- 2. Pin 1 is identified by a tab on the braze pad on the underside of the package.
- 3. Lead finish shall be hot solder dipped, or gold plated with nickel underplate. The lead material is alloy 42.
- 4. The lid is gold plated Kovar with nickel underplate.

FIGURE 2. Case outline Y - Continued.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 10         |

DSCC FORM 2234 APR 97

**9**004708 0029528 117 **=** 

| Device type                                                                   | 01                                                                                               |                                                                 | rice type 01                                                                                                                                                                                           |                                                                                                                          | 0 | 02 |  |
|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|---|----|--|
| Case outlines                                                                 | l                                                                                                | P and X                                                         | E                                                                                                                                                                                                      | Y                                                                                                                        |   |    |  |
| Terminal<br>number                                                            |                                                                                                  | Tei                                                             | rminal symbol                                                                                                                                                                                          |                                                                                                                          |   |    |  |
| 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | +Vs<br>NC<br>+INPUT<br>-INPUT<br>-Vs<br>LATCH ENABLE<br>GROUND<br>QOUT<br>QOUT<br>NC<br><br><br> | +V <sub>S</sub> +INPUT -INPUT -VS LATCH ENABLE GROUND QOUT QOUT | Q1 <sub>OUT</sub> Q1 <sub>OUT</sub> Q1 <sub>OUT</sub> GROUND LATCH ENABLE 1 NC -V <sub>S</sub> -INPUT 1 +INPUT 1 +INPUT 2 -INPUT 2 -INPUT 2 +V <sub>S</sub> NC LATCH ENABLE 2 GROUND Q2 <sub>OUT</sub> | NC -VS -INPUT 1 +INPUT 1 +INPUT 2 -INPUT 2 -INPUT 2 +VS NC LATCH ENABLE 2 GND QZOUT Q2OUT Q1OUT QTOUT GND LATCH ENABLE 1 |   |    |  |

| 3 +INPUT<br>4 -INPUT<br>5 -V <sub>S</sub> LAT                                  | type 03                                                                                                                            | Device type                     |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| 1 NC 2 +V <sub>S</sub> 3 +INPUT 4 -INPUT 5 -V <sub>S</sub> LATE 6 LATCH ENABLE | tlines H P                                                                                                                         | Case outlines                   |
| 2 +V <sub>S</sub> 3 +INPUT 4 -INPUT 5 -V <sub>S</sub> LATO 6 LATCH ENABLE      | number Terminal symbol                                                                                                             | Terminal number                 |
| 8 QOUT<br>9 QOUT<br>10 NC                                                      | +V <sub>S</sub> +INPUT +INPUT -INPUT -INPUT -V <sub>S</sub> -V <sub>S</sub> LATCH ENABLE LATCH ENABLE GROUND GROUND QOUT QOUT QOUT | 3<br>4<br>5<br>6<br>7<br>8<br>9 |

FIGURE 3. <u>Terminal connections</u>.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 11         |

■ 9004708 0029529 053 ■



## NOTES:

- LATCH ENABLE. Logic high voltage ≥ 2.0 V and logic low voltage ≤ 0.8 V.
   DIFFERENTIAL INPUT VOLTAGE. Differential input signal ≤ 5.40 V, V<sub>IN</sub> maximum = ±5 V, V<sub>IH</sub> ≤ +5.0 V, and V<sub>IL</sub> ≥ -5.0 V.

## FIGURE 4. Timing diagram.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 12         |

DSCC FORM 2234 APR 97

9004708 0029530 875

#### 4. QUALITY ASSURANCE PROVISIONS

- 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.
- 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125^{\circ}C$ , minimum.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
  - 4.2.2 Additional criteria for device classes Q and V.
    - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
    - b. Interim and final electrical test parameters shall be as specified in table IIA herein.
    - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table IIA herein.
    - b. Subgroups 7 and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.

| STANDARD<br>MICROCIRCUIT DRAWING                         | SIZE<br><b>A</b> |                     | 5962-92347  |
|----------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 |                  | REVISION LEVEL<br>C | SHEET<br>13 |

DSCC FORM 2234 APR 97

9004708 0029531 701

## TABLE IIA. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MiL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) |                                               |
|---------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------|
|                                                   | Device<br>class M                                                         | Device<br>class Q                                             | Device<br>class V                             |
| Interim electrical parameters (see 4.2)           | 1                                                                         | 1                                                             | 1                                             |
| Final electrical parameters (see 4.2)             | 1,2,3,4,5, <u>1</u> /<br>6,9,10,11                                        | 1,2,3,4,5, <u>1</u> /<br>6,9,10,11                            | 1,2,3,4, <u>1</u> / <u>2</u> /<br>5,6,9,10,11 |
| Group A test requirements (see 4.4)               | 1,2,3,4,5,6,9,<br>10,11                                                   | 1,2,3,4,5,6,9,<br>10,11                                       | 1,2,3,4,5,6,<br>9,10,11                       |
| Group C end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                             | 1 2/                                          |
| Group D end-point electrical parameters (see 4.4) | 1                                                                         | 1                                                             | 1                                             |
| Group E end-point electrical parameters (see 4.4) |                                                                           |                                                               |                                               |

- 1/ PDA applies to subgroup 1.
- 2/ Delta limits as specified in table IIB shall be required where specified, and the delta limits shall be completed with reference to the previous interim electrical parameters.

TABLE IIB. 240 hour burn-in and Group C end-point electrical parameters.

| Test                 | Symbol          | 240 hour limits +25°C |      |       | 1000 hour limits | Limits |
|----------------------|-----------------|-----------------------|------|-------|------------------|--------|
|                      |                 | Endpoint              |      | Delta | Delta            |        |
|                      |                 | Min                   | Max  | Max   | Max              |        |
| Input offset voltage | v <sub>os</sub> |                       | ±2.0 | 1.5   | 1.9              | mV     |
| Input offset current | los             |                       | ±1   | 0.7   | 0.9              | μА     |

- 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
  - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - b.  $T_A = +125$ °C, minimum.
  - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 14         |

DSCC FORM 2234 APR 97

9004708 0029532 648

- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
  - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).
  - a. End-point electrical parameters shall be as specified in table IIA herein.
  - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

#### 5. PACKAGING

- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.
  - 6. NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply CenterColumbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.
- Q1<sub>OUT</sub> One of two complementary outputs. Q1<sub>OUT</sub> will be at logic high if voltage at +INPUT 1 is greater than voltage at -INPUT 1 at LATCH ENABLE 1 is at logic low.
- Q1<sub>OUT</sub> One of two complementary outputs. Q1<sub>OUT</sub> will be at logic high if voltage at -INPUT 1 is greater than voltage at +INPUT 1 at LATCH ENABLE 1 is at logic low.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-92347 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | C              | 15         |

DSCC FORM 2234 APR 97

■ 9004708 0029533 584 ■

**GROUND** Analog and digital ground. Output at Q1 $_{OUT}$  will track differential changes at the inputs when LATCH ENABLE 1 is at logic low. When LATCH ENABLE 1 is at logic high, the output at Q1 $_{OUT}$  will reflect the input state at the application of the latch command, delayed by the LATCH ENABLE SETUP TIME ( $t_{S}$ ). LATCH **ENABLE 1** NC No connection. -v<sub>s</sub> Negative power supply. -INPUT 1 Inverting input of differential input stage for comparator 1. +INPUT 1 Noninverting input of differential input stage for comparator 1. +INPUT 2 Noninverting input of differential input stage for comparator 2. -INPUT 2 Inverting input of differential input stage for comparator 2. Positive power supply.  $+V_S$ Output at  $Q2_{OUT}$  will track differential changes at the inputs when LATCH ENABLE 2 is at logic low. When LATCH ENABLE 2 is at logic high, the output at  $Q2_{OUT}$  will reflect the input state at the application of LATCH ENABLE 2 the latch command, delayed by the LATCH ENABLE SETUP TIME (to). Q2<sub>OUT</sub> One of two complementary outputs.  $Q2_{\hbox{\scriptsize OUT}}$  will be at logic high if voltage at -INPUT 2 is greater than voltage at +INPUT 2 at LATCH ENABLE 2 is at logic low. One of two complementary outputs. Q2<sub>OUT</sub> will be at logic high if voltage at +INPUT 2 is greater than Q2<sub>OUT</sub> voltage at -INPUT 2 at LATCH ENABLE 2 is at logic low.

### 6.6 Sources of supply.

- 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.
- 6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

STANDARD
MICROCIRCUIT DRAWING
DEFENSE SUPPLY CENTER COLUMBUS
COLUMBUS, OHIO 43216-5000

| SIZE<br><b>A</b> |                     | 5962-92347  |
|------------------|---------------------|-------------|
|                  | REVISION LEVEL<br>C | SHEET<br>16 |

DSCC FORM 2234 APR 97

**9004708 0029534 410** 

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

DATE: 97-06-27

Approved sources of supply for SMD 5962-92347 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing<br>PIN 1/ | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 2/ |
|--------------------------------------------|--------------------------|-----------------------------|
| 5962-9234701MIA                            | 24355 (4)                | AD9696TH/883B               |
| 5962-9234701MPA                            | 24355 (4)                | AD9696TQ/883B               |
| 5962-9234701MXA                            | 24355 (4)                | AD9696TZ/883B               |
| 5962-9234702MEA                            | 24355 (4)                | AD9698TQ/883B               |
| 5962-9234702MYA                            | 24355 (4)                | AD9698TZ/883B               |
| 5962-9234703VPA                            | 24355 (5)                | AD9696TQ/QMLV               |
| 5962-9234703VHA                            | 24355 (5)                | AD9696TL/QMLV               |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information.
- 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

1 of 2

Vendor CAGE Vendor name <u>number</u> and address 24355 (4) Analog Devices, Incorporated RT 1 Industrial Park PO Box 9106 Norwood, MA 02062 Point of contact: 7910 Traid Center Drive Greensboro, NC 27409-9605 24355 (5) Analog Devices, Incorporated RT 1 Industrial Park PO Box 9106 Norwood, MA 02062 Point of contact: 1500 Space Park Drive P.O. Box 58020 Santa Clara, CA 95050-8020

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.

2 of 2

9004708 0029536 293