#### **Features** - 64K×8-bit organization - Single +3.3V power supply - Programming voltage - Vpp=12.2V±0.2V - V<sub>CC</sub>=5.8V±0.2V - Low power consumption - Active: 15mA max. - Standby: 1μA typ. - Fast read access time: 120ns - CMOS and TTL compatible I/O - · Commercial and industrial temperature range - Fast programming algorithm - Read access time: -120ns - Programming time 75µs typ. - High-reliability CMOS technology - Latch-up immunity to 100mA from -1.0V to $V_{CC}$ +1.0V - Two line control (OE & CE) - Standard product identification code - Package type - 28-pin DIP/SOP - 32-pin PLCC - Commercial temperature ranges (0°C to +70°C) ### **General Description** The HT27LC512 chip family is a low-power, 512K bit, +3.3V electrically one-time programmable (OTP) read-only memories (EPROM). Organized into 64K words with 8 bits per word, it features a fast single address location programming, typically at 75µs per byte. Any byte can be accessed in less than 120ns with respect to Spec. This eliminates the need for WAIT states in high-performance microprocessor systems. The HT27LC512 has separate Output Enable $(\overline{\rm CE})$ and Chip Enable $(\overline{\rm CE})$ controls which eliminate bus contention issues. ### **Block Diagram** ## **Pin Assignment** ## **Pin Description** | Pin Name | I/O/C/P | Description | |----------|---------|--------------------------------------| | A0~A15 | I | Address inputs | | DQ0~DQ7 | I/O | Data inputs/outputs | | CE | C | Chip enable | | OE/VPP | C/P | Output enable/program voltage supply | | NC | _ | No connection | ### **Absolute Maximum Ratings** | Operation Temperature Commercial | 0°C to +70°C | |-------------------------------------------------------------------------|------------------------------------| | Storage Temperature | 65°C to 125°C | | Applied VCC Voltage with Respect to GND | 0.6V to 7.0V | | Applied Voltage on Input Pin with Respect to GND | 0.6V to 7.0V | | Applied Voltage on Output Pin with Respect to GND | . $-0.6V$ to $V_{\rm CC}$ + $0.5V$ | | Applied Voltage on A9 Pin with Respect to GND | 0.6V to 13.5V | | Applied VPP Voltage with Respect to GND | 0.6V to 13.5V | | Applied READ Voltage (Functionality is guaranteed between these limits) | +3V to +3.6V | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. # **D.C.** Characteristics ## Read operation | Symals of | Parameter | | Test Conditions | Min | т | Max. | Unit | |----------------------------|--------------------------|-------------------|----------------------------------------------------------------------------------------------|------|------|----------------------|------| | Symbol | Parameter | $\mathbf{v_{cc}}$ | Conditions | Min. | Тур. | Max. | Onit | | $V_{\mathrm{OH}}$ | Output High Level | 3.3V | $I_{OH}$ = $-0.4$ mA | 2.4 | _ | | v | | $ m V_{OL}$ | Output Low Level | 3.3V | I <sub>OL</sub> =2.0mA | _ | _ | 0.45 | v | | $V_{\mathrm{IH}}$ | Input High Level | 3.3V | _ | 2.0 | _ | V <sub>CC</sub> +0.5 | v | | $ m V_{IL}$ | Input Low Level | 3.3V | _ | -0.3 | _ | 0.8 | V | | $I_{LI}$ | Input Leakage Current | 3.3V | V <sub>IN</sub> =0 to 3.6V | -5 | _ | 5 | μА | | $I_{ m LO}$ | Output Leakage Current | 3.3V | V <sub>OUT</sub> =0 to 3.6V | -10 | _ | 10 | μА | | $I_{CC}$ | VCC Active Current | 3.3V | $\overline{\text{CE}}$ =V <sub>IL</sub> , f=5MHz, I <sub>OUT</sub> =0mA | _ | _ | 15 | mA | | $I_{\mathrm{SB1}}$ | Standby Current (CMOS) | 3.3V | $\overline{\text{CE}}$ = $V_{\text{CC}}\pm0.3V$ | _ | 1.0 | 10 | μА | | $ m I_{SB2}$ | Standby Current (TTL) | 3.3V | $\overline{\text{CE}}$ = $V_{\text{IH}}$ | | _ | 0.6 | mA | | $\mathbf{I}_{\mathrm{PP}}$ | VPP Read/Standby Current | 3.3V | $\overline{\text{CE}} = \overline{\text{OE}} = V_{\text{IL}}, V_{\text{PP}} = V_{\text{CC}}$ | | | 100 | μА | ### **Programming operation** | Symbol | Parameter | T | est Conditions | Min. | т | Max. | Unit | |-------------------|-----------------------|----------------------------|----------------------------------------------------|------------------|------|----------------------|------| | | rarameter | V <sub>CC</sub> Conditions | | 141111. | Тур. | Max. | Unit | | $V_{\mathrm{OH}}$ | Output High Level | 5.8V | I <sub>OH</sub> =-0.4mA | 2.4 | _ | | V | | $V_{\mathrm{OL}}$ | Output Low Level | 5.8V | I <sub>OL</sub> =2.1mA | _ | _ | 0.45 | V | | $V_{\mathrm{IH}}$ | Input High Level | 5.8V | _ | $0.7 V_{\rm CC}$ | _ | V <sub>CC</sub> +0.5 | V | | $ m V_{IL}$ | Input Low Level | 5.8V | _ | -0.5 | _ | 0.8 | V | | ${ m I_{LI}}$ | Input Load Current | 5.8V | $V_{\mathrm{IN}}=V_{\mathrm{IL}}, V_{\mathrm{IH}}$ | _ | _ | 5.0 | μA | | $V_{\mathrm{H}}$ | A9 Product ID Voltage | 5.8V | _ | 11.5 | _ | 12.5 | V | | $I_{CC}$ | VCC Supply Current | 5.8V | _ | _ | _ | 40 | mA | | $I_{\mathrm{PP}}$ | VPP Supply Current | 5.8V | $\overline{\mathrm{CE}}$ = $V_{\mathrm{IL}}$ | _ | _ | 10 | mA | # Capacitance | G1 -1 | D | Т | est Conditions | ъл: | m | ъл | T7:4 | |--------------------|--------------------|------|----------------------|------|------|------|------| | Symbol | Parameter | Vcc | Conditions | Min. | Тур. | wax. | Unit | | $c_{ m in}$ | Input Capacitance | 3.3V | $V_{IN}$ =0 $V$ | _ | 8 | 12 | pF | | $C_{ m OUT}$ | Output Capacitance | 3.3V | V <sub>OUT</sub> =0V | _ | 8 | 12 | pF | | $C_{\mathrm{VPP}}$ | VPP Capacitance | 3.3V | V <sub>PP</sub> =0V | _ | 18 | 25 | pF | # A.C. Characteristics ## Read operation | Symbol | Parameter | Te | st Conditions | -13 | Unit | | |----------------------------|------------------------------------------------------------|-------------------|---------------------------------------------------------------|------|------|------| | Symbol | rarameter | $\mathbf{v_{cc}}$ | Conditions | Min. | Max. | Onit | | ${ m t}_{ m ACC}$ | Address to Output Delay | 3.3V | $\overline{\text{CE}} = \overline{\text{OE}} = V_{\text{IL}}$ | _ | 120 | ns | | $\mathbf{t}_{\mathrm{CE}}$ | Chip Enable to Output Delay | 3.3V | $\overline{\mathrm{OE}}$ = $\mathrm{V_{IL}}$ | _ | 120 | ns | | $\mathbf{t}_{\mathrm{OE}}$ | Output Enable to Output Delay | 3.3V | $\overline{ ext{CE}}$ = $V_{ ext{IL}}$ | _ | 45 | ns | | ${ m t}_{ m DF}$ | CE or OE High to Output Float,<br>Whichever Occurred First | 3.3V | _ | _ | 40 | ns | | toH | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | 3.3V | _ | 0 | _ | ns | # **Programming operation** $Ta=+25^{\circ}C\pm5^{\circ}C$ | Symbol | Parameter | Te | st Conditions | Min. | т | Morr | Unit | | |----------------------------|----------------------------------------|-------------------|---------------|--------|------|------|------|--| | Symbol | rarameter | $\mathbf{v_{cc}}$ | Conditions | WIIII. | Тур. | Max. | Onit | | | $t_{AS}$ | Address Setup Time | 5.8V | _ | 2 | _ | _ | μs | | | $t_{OES}$ | CE/VPP Setup Time | 5.8V | _ | 2 | _ | _ | μs | | | toeh | OE/VPP Hold Time | 5.8V | <u> </u> | 2 | _ | _ | μs | | | $ m t_{DS}$ | Data Setup Time | 5.8V | <u> </u> | 2 | _ | _ | μs | | | $ m t_{AH}$ | Address Hold Time | 5.8V | <u>—</u> | 0 | _ | _ | μs | | | $\mathbf{t}_{\mathrm{DH}}$ | Data Hold Time | 5.8V | <u> </u> | 2 | _ | _ | μs | | | $ m t_{DFP}$ | Output Enable to Output Float<br>Delay | 5.8V | _ | 0 | _ | 130 | ns | | | $\mathbf{t}_{\mathrm{PW}}$ | PGM Program Pulse Width | 5.8V | <u> </u> | 30 | 75 | 105 | μs | | | tvcs | VCC Setup Time | 5.8V | _ | 2 | _ | _ | μs | | | $\mathbf{t}_{\mathrm{DV}}$ | Data Valid From CE | 5.8V | _ | _ | _ | 150 | ns | | | $t_{ m VR}$ | OE/VPP Recovery Time | 5.8V | _ | 2 | | _ | μs | | ### Test waveforms and measurements ### **Output test load** Note: $C_L$ =100pF including jig capacitance # **Product Identification Code** | Code | Pins | | | | | | | | | | Hex | |--------------|------|----|-----|-----|-----|-----|-----|-----|-----|-----|------| | Code | A0 | A1 | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ0 | Data | | Manufacturer | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1C | | Device Type | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 | | Continuation | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | | Continuation | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 7F | 5 6th May '99 ## **Functional Description** #### Operation mode All the operation modes are shown in the table following. | Mode | <del>CE</del> | OE/VPP | A0 | A9 | Output | |-----------------------|-----------------------|-------------------|-------------------|--------------------|-----------------------------| | Read | $ m V_{IL}$ | $ m V_{IL}$ | X (2) | X | $\mathbf{Dout}$ | | Output Disable | $ m V_{IL}$ | $V_{\mathrm{IH}}$ | X | X | High Z | | Standby (TTL) | $ m V_{IH}$ | X | X | X | High Z | | Standby (CMOS) | $ m V_{CC^{\pm}}0.3V$ | X | X | X | High Z | | Program | $ m V_{IL}$ | $V_{\mathrm{PP}}$ | X | X | $\mathrm{D_{IN}}$ | | Program Verify | $ m V_{IL}$ | $ m V_{IL}$ | X | X | $\mathrm{D}_{\mathrm{OUT}}$ | | Product Inhibit | $V_{\mathrm{IH}}$ | $V_{\mathrm{PP}}$ | X | X | High Z | | Manufacturer Code (3) | $ m V_{IL}$ | $ m V_{IL}$ | $ m V_{IL}$ | V <sub>H</sub> (1) | 1C | | Device Code (3) | $ m V_{IL}$ | $ m V_{IL}$ | $V_{\mathrm{IH}}$ | V <sub>H</sub> (1) | 83 | Notes: (1) $V_H = 12.0V \pm 0.5V$ (2) X=Either V<sub>IH</sub> or V<sub>IL</sub> (3) For Manufacturer Code and Device Code, $A1=V_{IH}$ , When $A1=V_{IL}$ , both codes will read 7F #### Programming of the HT27LC512 When the HT27LC512 is delivered, the chip has all 512K bits in the "ONE", or HIGH state. "ZEROs" are loaded into the HT27LC512 through the procedure of programming. The programming mode is entered when $12.2\pm0.2V$ is applied to the $\overline{OE}/VPP$ pin and $\overline{CE}$ is at $V_{IL}$ . For programming, the data to be programmed is applied with 8 bits in parallel to the data pins. The programming flowchart in Figure 3. shows the fast interactive programming algorithm. The interactive algorithm reduces programming time by using 30 $\mu$ s to 105 $\mu$ s programming pulses and giving each address only as many pulses as is necessary in order to reliably program the data. After each pulse is applied to a given address, the data in that address is verified. If the data is not verified, additional pulses are given until it is verified or until the maximum number of pulses is reached. This process is repeated while sequencing through each address of the HT27LC512. This part of the programming algorithm is carried at $V_{\rm CC}$ =5.8V to assure that each EPROM bit is programmed to a sufficiently high threshold voltage. This ensures that all bits have sufficient margin. After the final address is completed, the entire EPROM memory is read at $V_{\rm CC}=V_{\rm PP}=5.25\pm0.25V$ to verify the entire memory. #### Program inhibit mode Programming of multiple HT27LC512 in parallel with different data is also easily accomplished by using the Program Inhibit Mode. Except for $\overline{CE}$ , all like inputs of the parallel HT27LC512 may be common. A TTL low-level program pulse applied to an HT27LC512 $\overline{CE}$ input with $\overline{OE}/VPP=12.2\pm0.2V$ will program that HT27LC512. A high-level $\overline{CE}$ input inhibits the other HT27LC512 from being programmed. #### Program verify mode 6 Verification should be performed on the programmed bits to determine whether they were correctly programmed. The verification should be performed with $\overline{\text{OE}}/\text{VPP}$ and $\overline{\text{CE}}$ at $V_{IL}$ . Data should be verified at $t_{DV}$ after the falling edge of $\overline{\text{CE}}$ . 6th May '99 #### Auto product identification The Auto Product Identification mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by the programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C±5°C ambient temperature range that is required when programming the HT27LC512. To activate this mode, the programming equipment must force $12.0\pm0.5V$ on the address line A9 of the HT27LC512. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from $V_{IL}$ to $V_{IH}$ , when A1= $V_{IH}$ . All other address lines must be held at $V_{IH}$ during Auto Product Identification mode. Byte 0 (A0=V $_{\rm IL}$ ) represents the manufacturer code, and byte 1 (A0=V $_{\rm IH}$ ), the device code. For HT27LC512, these two identifier bytes are shown in the Mode Select Table. All identifiers for the manufacturer and device codes will possess odd parity, with the MSB (DQ7) defined as the parity bit. When A1=V $_{\rm IL}$ , the HT27LC512 will read out the binary code of 7F, continuation code, to signify the unavailability of manufacturer ID codes. #### Read mode The HT27LC512 has two control functions, both of which must be logically satisfied in order to obtain data at outputs. Chip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{CE}$ ). Data is available at the outputs ( $t_{OE}$ ) after the falling edge of $\overline{OE}$ , assuming the $\overline{CE}$ has been LOW and addresses have been stable for at least $t_{ACC}$ - $t_{OE}$ . #### Standby mode The HT27LC512 has CMOS standby mode which reduces the maximum VCC current to $10\mu A$ . It is placed in CMOS standby when $\overline{CE}$ is at $V_{CC}\pm 0.3V$ . The HT27LC512 also has a TTL- standby mode which reduces the maximum VCC current to 0.6mA. It is placed in TTL-standby when $\overline{CE}$ is at $V_{IH}$ . When in standby mode, the outputs are in a high-impedance state, independent of the $\overline{OE}$ input. #### Two-line output control function To accommodate multiple memory connections, a two-line control function is provided to allow for: - Low memory power consumption - Assurance that output bus contention will not occur. It is recommended that $\overline{CE}$ be decoded and used as the primary device-selection function, while $\overline{OE}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device. #### System considerations During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1µF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between VCC and VPP to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7µF bulk electrolytic capacitor should be used between VCC and VPP for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array. Figure 1. A.C. waveforms for read operation Figure 2. Programming waveforms Note: Either 105µs or 30µs pulse. Figure 3. Fast programming flowchart