#### **Features** - Organization - 131,072 words $\times$ 32 bits $\times$ 2 banks - Fully synchronous - All signals referenced to positive edge of clock - Internal pipeline operation - Column address can be changed every clock cycle - Two internal banks controlled by BA (bank select) - High speed - 150/133/100 MHz - -6.5/7/9 ns clock access time - 1024 refresh cycles, 16 ms refresh interval (Auto or Self) - Auto precharge and Auto refresh modes - Two color registers ### Pin arrangement - Burst read, single write operation - LVTTL compatible I/O - 3.3V power supply - JEDEC standard package, pinout and function - 100-pin LQFP and TQFP - Read/write data masking - Programmable burst length (1/2/4/8/full page) - Programmable burst sequence (sequential/interleaved) - Programmable CAS latency (1/2/3) - · Graphics features - SMRS cycle - Block write (8 columns), write per bit #### Pin designation | Pin(s) | Description | |------------------------------------|------------------------------| | DQM0 to DQM3 | Output disable/write mask | | A0 to A8 | Address inputs | | BA | Bank select input | | DQ0 to DQ31 | Input/output | | RAS | Row address strobe | | CAS | Column address strobe | | WE | Write enable | | CS | Chip select | | V <sub>CC</sub> , V <sub>CCQ</sub> | Power $(3.3V \pm 0.3V)$ | | $V_{SS}$ , $V_{SSQ}$ | Ground | | CLK | Clock input | | CKE | Clock enable | | DSF | Special function enable | | VREF | SSTL reference voltage input | #### Selection guide | | Symbol | -150 | -133 | -100 | Unit | |--------------------------------------------|------------------|------|------|------|------| | Bus frequency | f <sub>max</sub> | 150 | 133 | 100 | MHz | | Maximum clock access time | t <sub>AC</sub> | 6.5 | 7 | 9 | ns | | Minimum address setup time | t <sub>AS</sub> | 2 | 2.5 | 2.5 | ns | | Minimum address hold time | t <sub>AH</sub> | 1.5 | 1.5 | 1.5 | ns | | Minimum row cycle time | t <sub>RC</sub> | 60 | 67.5 | 78 | ns | | Maximum operating current | I <sub>CC1</sub> | 300 | 275 | 185 | mA | | Maximum CMOS standby current, self refresh | I <sub>CC6</sub> | 3 | 3 | 3 | mA | DID 11-60002-A. 10/22/98 ALLIANCE SEMICONDUCTOR 405 Copyright ©1998 Alliance Semiconductor. All rights reserved. #### Functional description The AS4LC256K32SO is a high performance 8 megabit CMOS Synchronous Graphics Random Access Memory (SGRAM) organized as 131,072 words × 32 bits × 2 banks. Very high bandwidth is achieved using a pipelined architecture where all inputs and outputs are referenced to the rising edge of a common clock. Programmable burst mode can be used to read up to a full page of data without selecting a new column address. The two internal banks can be alternately accessed (read or write) at the maximum clock frequency for seamless interleaving operations. This provides a significant advantage over asynchronous EDO and fast page mode devices. This SGRAM product also features a programmable mode register, allowing users to select read latency as well as burst length and type (sequential or interleaved). Lower latency improves first data access in terms of CLK cycles, while higher latency improves maximum frequency of operation. This feature enables flexible performance optimization for a variety of applications. DRAM commands and functions are decoded from control inputs. Basic commands are as follows: - Mode register set - Select column, write - Auto precharge with read/write - Special mode register set - De-activate bank - Select column, read - Self refresh - Deactivate all banks - Deselect, power down - Block write - Select row, activate bank - CBR refresh - Write per bit The 8 Mb SGRAM device is available in a 100-pin LQFP or 100-pin TQFP. It operates with a power supply of $3.3V \pm 0.3V$ . Multiple power and ground pins are provided for low switching noise and EMI. Inputs and outputs are LVTTL compatible. #### Logic block diagram 406 ALLIANCE SEMICONDUCTOR | | A. A | | | | | |----------------------------------|-------------------|-------------------|---------|----------------|------| | Recommended operating conditions | | | | | | | Parameter | Symbol | Min | Nominal | Max | Unit | | C | $V_{CC}, V_{CCQ}$ | 3.0 | 3.3 | 3.6 | V | | Supply voltage | GND | 0.0 | 0.0 | 0.0 | V | | To good cooling | $V_{IH}$ | 2.0 | - | $V_{CC} + 0.3$ | V | | Input voltage | $V_{ m IL}$ | -0.5 <sup>†</sup> | - | 0.8 | V | | Output voltage <sup>‡</sup> | V <sub>OH</sub> | 2.4 | - | - | V | | Output voitage | $V_{OL}$ | _ | _ | 0.4 | V | | Ambient operating temperature | $T_{A}$ | 0 | | 70 | C | $<sup>{}^{\</sup>dagger}V_{IL}$ min = -1.5V for pulse widths less than 5 ns. $Recommended\ operating\ conditions\ apply\ throughout\ this\ document\ unless\ otherwise\ specified.$ ## Absolute maximum ratings | Parameter | Symbol | Min | Max | Unit | |-------------------------------|------------------------------|------|------|------| | Input voltage | $V_{\rm in}$ , $V_{\rm out}$ | -1.0 | +4.6 | V | | Power supply voltage | $V_{CC}, V_{CCQ}$ | -1.0 | +4.6 | V | | Storage temperature (plastic) | $T_{STG}$ | -55 | +150 | C | | Power dissipation | $P_{\mathrm{D}}$ | _ | 1 | W | | Short circuit output current | I <sub>out</sub> | - | 50 | mA | Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. $<sup>^{\</sup>ddagger}I_{OH}=$ -2mA, and $I_{OL}=$ 2mA ### DC electrical characteristics | | | | | -1 | 50 | -1 | 33 | -1 | 00 | | | |-------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|-----|-----|-----|-------|-------| | Parameter | Symbol | Test conditions | | Min | Max | Min | Max | Min | Max | Unit | Notes | | Input leakage current | $I_{IL}$ | $0V \le V_{in} \le V_{CC}$ ,<br>Pins not under test = $0V$ | | -3 | +3 | -3 | +3 | -3 | +3 | μА | | | Output leakage current | $I_{OL}$ | $D_{OUT}$ disabled, $0V \le V_{out} \le V_{CCQ}$ | | -3 | +3 | -3 | +3 | -3 | +3 | μА | | | Operating current | T | $t_{RC} \ge min, IOL = 0mA,$ | CL = 3 | _ | 300 | - | 275 | _ | 185 | mA | 1 | | (one bank active) | I <sub>CC1</sub> | burst length = 1 | CL = 2 | | 275 | - | 250 | _ | 175 | IIIA | | | Precharge standby current | $I_{CC2P}$ | $\text{CKE} \leq V_{\text{IL}}(\text{max})$ , $t_{\text{CK}} = 15 \text{ ns}$ | | _ | 3 | - | 3 | - | 3 | mA | | | (power down mode) | $I_{CC2PS}$ | CKE & CLK $\leq$ V <sub>IL</sub> (max), t <sub>CK</sub> = $\infty$ | | - | 3 | - | 3 | - | 3 | mA | | | Precharge standby current (non power down mode) | I <sub>CC2N</sub> | $\begin{split} \text{CS} &\geq V_{IH}(\text{min})\text{, CKE} \geq V_{IH}(\text{min})\text{,} \\ t_{CC} &= 15\text{ ns; input signals changed} \\ \text{once during } 30\text{ ns} \end{split}$ | | - | 45 | ı | 45 | I | 45 | mA | | | (non power down mode) | I <sub>CC2NS</sub> | $\begin{aligned} &\text{CLK} \leq V_{IL}(\text{max})\text{, CKE} \geq V_{IH}(\text{min})\text{,} \\ &\text{t}_{CK} = \infty\text{; input signals stable} \end{aligned}$ | | - | 20 | ı | 20 | ı | 20 | mA | | | Active standby current | I <sub>CC3P</sub> | $CKE \le V_{IL}(max)$ , $t_{CK} = 15 \text{ ns}$ | | - | 3 | - | 3 | - | 3 | mA | | | (power down mode) | $I_{CC3PS}$ | CLK, CKE $\leq$ V <sub>IL</sub> (max), t <sub>CK</sub> = $\infty$ | | _ | 3 | - | 3 | - | 3 | mA | | | Active standby current (non power down mode, | I <sub>CC3N</sub> | $\begin{split} \text{CKE} &\geq V_{IH}(\text{min}) \text{, CS} \geq V_{IH}(\text{min}) \text{,} \\ t_{CK} &= 15 \text{ ns; input signals changed} \\ \text{once during } 30 \text{ ns} \end{split}$ | | - | 50 | - | 50 | I | 50 | mA | | | one bank active) | I <sub>CC3NS</sub> | $\begin{aligned} &\text{CKE} \geq V_{IH}(\text{min})\text{, CLK} \geq V_{IL}(\text{max})\text{,} \\ &\text{t}_{CK} = \infty\text{; input signals stable} \end{aligned}$ | | - | 25 | - | 25 | = | 25 | mA | | | Operating current | _ | $I_{OL}=0$ mA, Page burst | CL = 3 | - | 225 | - | 200 | _ | 190 | | | | (burst mode) | I <sub>CC4</sub> | All banks activated $t_{CCD} = t_{CCD}(min)$ | CL = 2 | _ | 175 | _ | 150 | - | 140 | mA | 1,2 | | Refresh current | $I_{CC5}$ | $t_{RC} \ge t_{RC}(min)$ | CL = 3 | - | 180 | _ | 150 | _ | 150 | mA | 3 | | nerresir current | *CC5 | ckC = ckC(mm) | CL = 2 | - | 150 | _ | 130 | _ | 130 | 11111 | | | Self refresh current | ICC6 | CKE ≤ 0.2 V | | _ | 3 | - | 3 | - | 3 | mA | | <sup>\*</sup> CL = CAS latency This parameter depends on output loading and cycle rates. Measured with outputs open, inputs only change one time during $t_{CK}$ (min). <sup>2</sup> Assumed t<sub>CCD</sub> (min) $<sup>3 \</sup>quad \ \, Refresh\ period = 16ms$ ## AC parameters common to all waveforms | | | CAS | - 1 | 50 | -1 | 33 | -1 | .00 | | | |------------------|------------------------------------------|---------|-----|------|------|------|-----|------|------|-------| | Symbol | Parameter | latency | Min | Max | Min | Max | Min | Max | Unit | Notes | | t <sub>RRD</sub> | Row active to row active delay | | 6.5 | _ | 7.5 | _ | 10 | _ | ns | 1 | | t <sub>RCD</sub> | RAS to CAS delay time | | 20 | _ | 22.5 | _ | 30 | _ | ns | 1 | | t <sub>RP</sub> | Row precharge | | 20 | - | 22.5 | - | 30 | - | ns | 1 | | t <sub>RAS</sub> | Row active | | 40 | 120K | 45 | 120K | 60 | 120K | ns | 1 | | t <sub>RC</sub> | Row cycle time | | 60 | - | 67.5 | _ | 90 | - | ns | 1 | | t <sub>CDL</sub> | Last data in to new column address delay | | 1 | _ | 1 | _ | 1 | _ | CLK | 2 | | $t_{ m RDL}$ | Last data in to row precharge | | 1 | _ | 1 | - | 1 | _ | CLK | 2 | | t <sub>BDL</sub> | Last data in to burst stop | | 1 | _ | 1 | _ | 1 | _ | CLK | 2 | | t <sub>CCD</sub> | Column address to column address delay | | 1 | _ | 1 | _ | 1 | _ | CLK | 3 | | | CLV | 3 | 6.7 | - | 7.5 | - | 10 | _ | | 4 | | $t_{CK}$ | CLK cycle time | 2 | 10 | _ | 12 | _ | 15 | 1000 | ns | 4 | | | CIV. | 3 | _ | 6.5 | - | 7.0 | - | 9.0 | | 4,5 | | t <sub>AC</sub> | CLK to valid output delay | 2 | _ | 7.5 | - | 10 | - | 12 | ns | 4,5 | | t <sub>OH</sub> | Output data hold time | | 3.5 | _ | 3.5 | _ | 3.5 | - | ns | | | t <sub>CH</sub> | CLK high pulse width | | 3.0 | _ | 3.0 | _ | 3.5 | _ | ns | 6 | | t <sub>CL</sub> | CLK low pulse width | | 2.5 | - | 3.0 | - | 3.5 | - | ns | 6 | | t <sub>S</sub> | Input setup time | | 2.0 | _ | 2.5 | _ | 2.5 | _ | ns | 6 | | t <sub>H</sub> | Input hold time | | 1.5 | - | 1.5 | _ | 1.5 | _ | ns | 6 | | t <sub>SLZ</sub> | CLK to output in low Z | | 3 | _ | 3 | _ | 3 | - | ns | 5 | | t <sub>SHZ</sub> | CLK to output in high Z | | 3.5 | 6.7 | 3.5 | 7.5 | 3.5 | 10 | ns | | <sup>1</sup> Minimum clock cycles = (Minimum time / clock cycle time) rounded up <sup>2</sup> Minimum delay required to complete write. <sup>3</sup> Column address change allowed every cycle. <sup>4</sup> Parameters dependent on CAS latency. <sup>5~</sup> If clock rising time > 1ns, (tr/2-0.5)ns should be added to parameter. <sup>6</sup> If (tr and tf) > 1ns, [(tr+tf)/2-1]ns should be added to parameter. | Operating modes | } | | - | | *************************************** | | | | | | | | | |------------------------------------|------------------------|--------------------|---------|----|-----------------------------------------|-----|----|-----|-----|----|------|-----------|------| | Command | | CKE <sub>n-1</sub> | $CKE_n$ | CS | RAS | CAS | WE | DSF | DQM | ВА | A8 | A7-A0 | Note | | Mode register set | | Н | Х | L | L | L | L | L | Χ | | Ор | code | 1,2 | | Special mode register set | | Н | Х | L | L | L | L | Н | Х | | Ор | code | | | Auto refresh | | Н | Н | L | L | L | Н | Х | Х | X | Х | Х | 3 | | | Entry | Н | L | L | L | L | Н | Х | Х | X | Х | X | 3 | | Self refresh | Exit | L | Н | L | Н | Н | Н | X | X | X | X | X | 3 | | | EXIT | L | п | Н | X | X | X | X | Χ | X | X | X | 3 | | Bank activate | | - н | Х | L | L | Н | Н | L | Χ | V | | w address | | | Dank activate | w/ WPB | - 11 | Λ | ь | L | 11 | 11 | Н | Χ | V | - 10 | w address | | | Read | Auto precharge disable | - н | Х | L | Н | L | Н | Х | Х | V | L | column | 4 | | read | Auto precharge enable | - п | Λ | ь | П | L | П | Λ | Λ | V | Н | address | 4,5 | | Write | Auto precharge disable | - н | Х | L | Н | L | L | L | Х | V | L | column | 4 | | vvrite | Auto precharge enable | - п | Λ | L | П | L | ь | ь | Λ | V | Н | address | 4,5 | | Block write | Auto precharge disable | - H | Х | L | Н | L | L | Н | X | V | L | column | | | DIOCK WITTE | Auto precharge enable | - п | Λ | Ь | П | ь | ь | п | Λ | V | Н | address | | | Burst stop | | Н | Χ | L | Н | Н | L | X | X | Χ | Χ | X | 6 | | Precharge | Selected bank | - н | Х | L | L | Н | L | Х | Х | V | L | - X | | | rrecharge | Both banks | - 11 | ^ | L | L | 11 | ь | ^ | ^ | X | Н | - A | | | | Factory | Н | L | Н | X | Χ | Χ | | Χ | Χ | Χ | X | _ | | Clock suspend or active power down | Entry | П | ь | L | V | V | V | | Χ | Χ | Χ | X | _ | | power down | Exit | L | Н | Χ | X | X | Χ | | Χ | Χ | Χ | X | | | | F., | Н | L | Н | X | X | Χ | | Χ | Χ | X | X | _ | | Precharge power down | Entry | 11 | L | L | Н | Н | Н | | X | X | X | X | _ | | mode | Exit | L | Н | Н | X | X | Χ | | X | X | X | X | _ | | | EXIL | L | п | L | V | V | V | | Х | Х | Х | X | | | DQM | | Н | X | Χ | X | X | X | | V | Χ | Х | X | 7 | | Deselect device | | Н | X | Н | Х | Х | X | X | X | Χ | X | X | | | No operation | | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | Х | | <sup>1</sup> OP = operation code A0~A8. BA see above - 2 MRS can be issued only when both banks are precharged. A new command can be issued 2 clock cycles after MRS. - $3\,$ $\,$ Auto refresh functions similarly to CBR DRAM refresh. However, precharge is automatic. Auto/self refresh can only be issued after both banks are precharged. - 4 A8: bank select address. If low during read, write, row active and precharge, bank A is selected. If high during those states, bank B is selected. Both banks are selected and A8 is ignored if A7 is high during row precharge. - 5 A new read/write command cannot be issued during a burst read/write with auto precharge. It must be issued after the end of the burst. A new row active command can be issued after t<sub>RP</sub> from the end of the burst. - 6 Burst stop command valid at every burst length. - 7 DQM sampled at positive edge of CLK. Data-in may be masked at every CLK (Write DQM latency is 0). Data-out mask is active 2 CLK cycles after issuance. (Read DQM latency is 2). 410 ALLIANCE SEMICONDUCTOR ## Mode register fields #### Register programmed with MRS | Address | BA | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----------|-------|------|----|----|---------|----|----|----|------------|----| | Function | Write | mode | CR | | LT mode | | BT | bu | ırst lengt | h | RFU = 0 during MRS cycle. ### Write burst length | BA | A8 | Mode | |----|----|----------------------------------| | 0 | 0 | Normal | | 1 | 0 | Multiple burst with single write | ### Burst type | A3 | Туре | |----|-------------| | 0 | Sequential | | 1 | Interleaved | #### Color register | A7 | Registers | |----|-----------| | 0 | One color | | 1 | Two color | ### CAS latency | A6 | A5 | A4 | Latency | |----|----|----|-------------------------| | 0 | 0 | 0 | Reserved | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | Χ | X | Reserved | | | | | *********************** | #### Burst length | Durat tengt | Data Kiigai | | | | | | | |-------------|-------------|----|-----------------------|--|--|--|--| | A2 | A1 | A0 | BT = 0 | | | | | | 0 | 0 | 0 | 1 | | | | | | 0 | 0 | 1 | 2 | | | | | | 0 | 1 | 0 | 4 | | | | | | 0 | 1 | 1 | 8 | | | | | | 1 | X | Х | Reserved <sup>†</sup> | | | | | $^{\dagger}$ Burst length = full page when A2~A0 = 1. Burst sequence (burst length = 2) | Initial address | | | | | | |-----------------|------|---|------------|---|--| | AO | Sequ | | Interleave | | | | 0 | 0 | 1 | 0 | 1 | | | 1 | 1 | 0 | 1 | 0 | | Burst sequence (burst length = 4) Initial address | A1 | A0 | Sequential | | | Interleave | | | | | |----|----|------------|---|---|------------|---|---|---|---| | 0 | 0 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | 0 | 1 | 1 | 2 | 3 | 0 | 1 | 0 | 3 | 2 | | 1 | 0 | 2 | 3 | 0 | 1 | 2 | 3 | 0 | 1 | | 1 | 1 | 3 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | Burst sequence (burst length = 8) Initial address | A2 | A1 | A0 | | | | Sequ | ential | | | | | | | Inter | leave | | | | |----|----|----|---|---|---|------|--------|---|---|---|---|---|---|-------|-------|---|---|---| | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | 0 | 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | | 0 | 1 | 0 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | | 0 | 1 | 1 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | | 1 | 0 | 1 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | | 1 | 1 | 0 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | | 1 | 1 | 1 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Pin descrip | tions | | |---------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Name | Description | | CLK | System clock | All operations synchronized to rising edge of CLK. CLK, driven by the system clock, increments the internal burst counter and controls output registers. | | СКЕ | Clock enable | Controls CLK input. If CKE is high, the next CLK rising edge is valid. If CKE is low, the internal clock is suspended from the next clock cycle and the burst address and output states are frozen. If both banks are idle and CKE goes low, the SGRAM will enter power down mode from the next clock cycle. When in power down mode and CKE is low, no input commands will be acknowledged. To exit power down mode, raise CKE high before the rising edge of CLK. | | CS | Chip select | Enables or disables device operation by masking or enabling all inputs except CLK, CKE, DQM. Input commands are ignored when $\overline{\text{CS}}$ = High. | | A0~A8 | Address | Row and column addresses are multiplexed. Row address: A0~A8 during Active command. Column address: A0~A7 when CAS is active; A8 enables/disables Auto Prechage. | | BA | Bank select | Memory cell array is organized in 2 banks. BA selects which internal bank will be active. BA is latched during bank activate, read, write, mode register set, and precharge operations. Asserting BA low selects Bank A; BA high selects Bank B. | | RAS | Row address strobe | Enables row access and precharge operation. When $\overline{RAS}$ is low, row address is latched at the rising edge of CLK. | | CAS | Column address strobe | Enables column access. When $\overline{\text{CAS}}$ is low, column address is latched at the rising edge of CLK. | | WE | Write enable | Enables write operation and row precharge operation. When $\overline{WE}$ is low, input data is latched starting from $\overline{CAS}$ . | | DQM0~3 | Output disable/ write mask | Controls I/O buffers. When DQM is high, output buffers are disabled during a read operation and input data is masked during a write operation. DQM latency is 2 clocks for Read and 0 clocks for Write. | | DQ0~DQ31 | Data input/output | Data inputs/outputs are multiplexed. Input mask for Writer-per-bit; column address mask when block write is active. | | DSF | Special function variable | Enables block write, write-per-bit, and/or special mode register load. | | $V_{\rm DD}/V_{\rm SS}$ | Power supply/ground | Power and ground for core logic and input buffers. | | $V_{\rm DDQ}/V_{\rm SSQ}$ | Data output power/ground | Power and ground for data output buffers. | DID 11-60002-A, 10/22/98 ALLIANCE SEMICONDUCTOR | Device operat | ion | | |----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Command | Pin settings | Description | | | | The following sequence is recommended prior to normal operation. | | Power up | | <ol> <li>Apply power, start clock, and hold all inputs high.</li> <li>After power-up, pause for a minimum of 100µs. Drive CKE high prior to a positive clock edge; all others NOP.</li> <li>Precharge both banks.</li> <li>Perform a minimum of 2 auto refresh cycles to stabilize internal circuitry.</li> <li>Perform Mode Register Set command to initialize mode register.</li> </ol> | | Mode register set | $\overline{CS} = \overline{RAS} = \overline{CAS} = \overline{WE} =$ low; $A0 \sim A8 = \text{opcode}$ | The mode register stores the user selected opcode for the SGRAM operating modes. The $\overline{\text{CAS}}$ latency, burst length, burst type, test mode and other vendor specific functions are selected/programmed during the Mode Register Set command cycle. The default setting of the mode register is not defined after power-up. Therefore, it is recommended that the power-up and mode register set cycle be executed prior to normal SGRAM operation. Refer to the Mode Register Set table and timing for details. | | Special mode<br>register set | | Use this command to load the mask and color registers used in block write and masked write cycles. Control information is applied to address inputs; data to be written to color or mask registers is applied to DQs. If $A6=1$ , and all other inputs are 0, color register 0 receives DQ data. If $A6=A7=Mode$ Register $M7=1$ , color register 1 receives DQ data. If $A5=1$ and all other address inputs are 0, mask register receives DQ data. | | Device deselect<br>and no operation<br>(NOP) | $\overline{\text{CS}} = \text{high}$ | The SGRAM is deselected when $\overline{\text{CS}}$ is high. $\overline{\text{CS}}$ high disables the command decoder such that $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ and address inputs are ignored. Device deselection is also considered a NOP. The SGRAM also performs a NOP when $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and $\overline{\text{WE}}=$ high. Since the NOP performs no operation, it may be used as a wait state in performing normal SGRAM functions. | | Bank activation | $\overline{CS} = \overline{RAS} = low; \overline{CAS} = \overline{WE} = high; A0~A8 = row address; BA = bank select$ | The SGRAM is configured with two internal banks. Use the Bank Activate command to select a row in one of the two idle banks. Initiate a read or write operation after $t_{\text{RCD}}(\text{min})$ from the time of bank activation. | | Bank activation<br>with WPB | | Write-per-bit is activated during a Bank Activation command. All write or block write cycles to the selected bank/row are masked based on the mask register. | | Burst read | $\overline{\text{CS}} = \overline{\text{CAS}} = \text{A8} = \text{low};$<br>$\overline{\text{RAS}} = \overline{\text{WE}} = \text{high}; \text{BA} = \text{bank select}, \text{A0}{\sim}\text{A7} = \text{column address}$ | Use the Burst Read command to access a consecutive burst of data from an active row in an active bank. Burst read can be initiated on any column address of an active row. The burst length, sequence and latency are determined by the mode register setting. The first output data appears after the CAS latency from the read command. The output goes into a high impedance state at the end of the burst (BL = 1,2,4,8) unless a new burst read is initiated to form a gapless output data stream. Terminate the burst with a burst stop command, precharge command to the same bank or another burst read/write. | | Burst write | $\overline{\text{CS}} = \overline{\text{CAS}} = \overline{\text{WE}} = \text{A10} = \\ \text{low; } \overline{\text{RAS}} = \text{high; A0} \sim \text{A8} \\ = \text{column address}$ | Use the Burst Write command to write data into the SGRAM on consecutive clock cycles to adjacent column addresses. The burst length and addressing mode is determined by the mode register opcode. Input the initial write address in the same clock cycle as the Burst Write command. Terminate the burst with a burst stop command, precharge command to the same bank or another burst read/write. DQM can also be used to mask the input data. | 414 # ALLIANCE SEMICONDUCTOR | Command | Pin settings | Description | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Block write | | Use block write to write a single data value to a block of eight consecutive column locations addressed by A7-A3. A Special Mode Register Set command must occur before a block write to assign this data to the color register. Input data on DQs is used to mask specified column/byte combinations within the block. | | DQM operation | | Use DQM to mask input and output data. It disables the output buffers in a read operation and masks input data in a write operation. The output data is tri-stated 2 clocks after DQM assertion (2 clock latency). Input data is masked on the same clock as DQM assertion (0 clock latency). | | Burst stop | $\overline{CS} = \overline{WE} = \text{low}; \ \overline{RAS} = \overline{CAS} = \text{high}$ | Use burst stop to terminate burst operation. This command may be used to terminate all legal burst lengths. | | Bank precharge | $\overline{\text{CS}} = \text{A8} = \overline{\text{RAS}} = \overline{\text{WE}} = 1$<br>low; $\overline{\text{CAS}} = \text{high}$ ; $\overline{\text{BA}} = 1$<br>bank select; $A0 \sim A7 = 1$<br>don't care | The Bank Precharge command precharges the bank specified by BA. The precharged bank is switched from active to idle state and is ready to be activated again. Assert the precharge command after $t_{RAS}(min)$ of the bank activate command in the specified bank. The precharge operation requires a time of $t_{RP}(min)$ to complete. | | Precharge all | $\overline{\text{CS}} = \overline{\text{RAS}} = \overline{\text{WE}} = \text{low};$<br>$\overline{\text{CAS}} = \text{A8} = \text{high}; \text{BA} = \text{bank select}; \text{A0}{\sim}\text{A7} = \text{don't care}$ | The Precharge All command may be used to precharge both banks simultaneously. If A8 is high, BA is a don't care and both banks are simultaneously precharged. If A8 is low, BA specifies which bank is to be precharged. Both banks are switched to the idle state on precharge completion. | | Auto precharge | $\overline{CS} = \overline{CAS} = \overline{WE} \text{ (write)} = \\ low; \overline{RAS} = \overline{WE} \text{ (read)} = \\ A8 = \text{high; BA} = \text{bank} \\ \text{select; A0} \sim A7 = \text{column} \\ \text{address}$ | During auto precharge, the SGRAM adjusts internal timing to satisfy $t_{RAS}(min)$ and $t_{RP}$ for the programmed CAS latency and burst length. Couple the auto precharge with a burst read/write operation by asserting A8 to a high state at the same time the burst read/write commands are issued. At auto precharge completion, the specified bank is switched from active to idle state. Note that no new commands can be issued until the specified bank achieves the idle state. | | Clock suspend/<br>power down<br>mode entry | CKE = low | When CKE is low, the internal clock is frozen or suspended from the next clock cycle and the state of the output and burst address are frozen. If both banks are idle and CKE goes low, the SGRAM enters power down mode at the next clock cycle. When in power down mode, no input commands are acknowledged as long as CKE remains low. To exit power down mode, raise CKE high before the rising edge of CLK. | | Clock suspend/<br>power down<br>mode exit | CKE = high | Resume internal clock operation by asserting CKE high before the rising edge of CLK. Subsequent commands can be issued one clock cycle after the end of the Exit command. | ALLIANCE SEMICONDUCTOR | Command | Pin settings | Description | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Auto refresh | $\overline{\text{CS}} = \overline{\text{RAS}} = \overline{\text{CAS}} = \text{low};$ $\overline{\text{WE}} = \text{CKE} = \text{high};$ $A0 \sim BA = \text{don't care}$ | SGRAM storage cells must be refreshed every $64 \mathrm{ms}$ to maintain data integrity. Use the Auto Refresh command to accomplish the refreshing of all rows in both banks of the SGRAM. The row address is provided by an internal counter which increments automatically. Auto refresh can only be asserted when both banks are idle and the device is not in the power down mode. The time required to complete the auto refresh operation is $t_{RC}(\min)$ . Use NOPs in the interim until the auto refresh operation is complete. This is the most common refresh mode. It is typically performed once every 15.6us or in a burst of $1024$ auto refresh cycles every $64 \mathrm{ms}$ . Both banks will be in the idle state after this operation. | | Self refresh | $\overline{CS} = \overline{RAS} = \overline{CAS} = CKE = low; \overline{WE} = high; A0~BA = don't care$ | Self refresh is another mode for refreshing SGRAM cells. In this mode, refresh address and timing are provided internally. Self refresh entry is allowed only when both banks are idle. The external clock and all input buffers with the exception of CKE are disabled in this mode. Exit self refresh by restarting the external clock and then asserting CKE high. NOP's must follow for a time of $t_{RC}$ (min) for the SGRAM to reach the idle state where normal operation is allowed. If burst auto refresh is used in normal operation, burst $1024$ auto refresh cycles immediately after exiting self refresh. | ### Mode register set command waveform MRS can be issued only when both banks are idle. ### Precharge waveforms Precharge can be asserted after $t_{RAS}$ (min). The selected bank will enter the idle state after $t_{RP}$ . The earliest assertion of the precharge command without losing any burst data is show below. #### Auto precharge waveforms $\ensuremath{\mathsf{A8}}$ controls the selection of auto precharge during the read or write command cycle. \*The row active command of the precharge bank can be issued after t<sub>RP</sub> from this point. The new read/write command of another activated bank can be issued from this point. At burst read/write with auto precharge, CAS interrupt of the same/another bank is illegal. 418 ALLIANCE SEMICONDUCTOR ## Read/write interrupt timing DQM DQ ### read interrupted by read (BL = 4) D4 $t_{CCD} = \overline{\text{CAS}}$ to $\overline{\text{CAS}}$ delay (= 1 CLK) $t_{\mbox{\footnotesize CCD}} = \overline{\mbox{\footnotesize CAS}}$ to $\overline{\mbox{\footnotesize CAS}}$ delay (= 1 CLK) $t_{\mbox{\footnotesize CDL}} = \mbox{\footnotesize last address}$ in to new column address delay (= 1 CLK) #### write interrupted by read (BL = 4) $t_{\mbox{\footnotesize CCD}} = \overline{\mbox{\footnotesize CAS}}$ to $\overline{\mbox{\footnotesize CAS}}$ delay (= 1 CLK) $t_{\mbox{\footnotesize CDL}} = last$ address in to new column addres delay (= 1 CLK) #### read interrupted by write (CL = 1, BL = 4) To prevent bus contention, maintain a gap between data in and data out. 420 ALLIANCE SEMICONDUCTOR To prevent bus contention, maintain a gap between data in and data out. #### read interrupted by write (CL = 3, BL = 4) To prevent bus contention, maintain a gap between data in and data out. DID 11-60002-A. 10/22/98 ALLIANCE SEMICONDUCTOR ### **Burst termination** Burst operations may be terminated with a Read, Write, Burst Stop, or Precharge command. When Burst Stop is asserted during the read cycle, burst read data is terminated and the data bus goes to Hi-Z after CAS latency. When Burst Stop is asserted during the write cycle, burst write data is terminated and the databus goes to Hi-Z simultaneously. ### Precharge termination A Precharge command terminates a burst read/write operation during the read cycle. The same bank can be activated after meeting t<sub>RP</sub> ### write cycle ## Auto refresh waveform (CL = 3) Enter power down mode by pulling CKE low. All input/output buffers (except CKE buffer) are turned off in power down mode. When CKE goes high, command input must be equal to no operation at next CLK rising edge. 424 ALLIANCE SEMICONDUCTOR DID 11-60002-A. 10/22/98 ALLIANCE SEMICONDUCTOR Interleaved bank read waveform (BL = 4, CL = 3, Autoprecharge) $AP = internal \ precharge \ begins$ 426 ALLIANCE SEMICONDUCTOR (BL = 8, CL = 3) ### Interleaved bank read waveform (BL = 8, CL = 3, Autoprecharge) DID 11-60002-A 10/22/98 ALLIANCE SEMICONDUCTOR DID 11-60**0**02-A 10/**22**/98 $AP = internal \ precharge \ begins$ ALLIANCE SEMICONDUCTOR 430 ALLIANCE SEMICONDUCTOR DID 11-60002-A 10/22/98 ALLIANCE SEMICONDUCTOR 432 ALLIANCE SEMICONDUCTOR ## Block write diagram ## Package dimensions DID 11-60002-A. 10/22/98 ALLIANCE SEMICONDUCTOR #### AC test conditions – Input reference levels of $V_{IH}=2.4V$ and $V_{IL}=0.8V$ – Output reference levels =1.4V Symbol $C_{IN1}$ $C_{\rm IN2}$ $C_{I/O}$ - Input rise and fall times: 1 ns Figure A: Equivalent output load Signals A0 to BA DQ0 to DQ31 | ~~~ | ٠, | |-----------|-------------| | ( ~1 | pacitance | | يهيئ بعيب | pacific ite | Input capacitance I/O capacitance Parameter | j = 1 M | $nz$ , $r_{\alpha} = z$ | $5 \text{ C}, \text{ V}_{CC} = 5.3 \text{ V}$ | |---------------|-------------------------|-----------------------------------------------| | | Max | Unit | | | 5 | pF | | CLK, CKE, DSF | 5 | pF | | | _ | | ## Part numbering system | AS4 | LC | XXXS0 | XX | XX | С | |----------------|----------------|------------------------------------------|-------------|------------------------------------------------------|-------------------------------------------------| | DRAM<br>prefix | LC = 3.3V CMOS | Device number<br>for synchronous<br>DRAM | 1/frequency | Package (device dependent):<br>Q = LQFP<br>TQ = TQFP | Commercial temperature range, $0~\%$ to $70~\%$ | DQM, RAS, CAS, WE, CS, ### Ordering codes | Package/Frequency | 150 MHz | 133 MHz | 100 MHz | |---------------------------------------|----------------------|----------------------|----------------------| | Plastic PQFP, 100-pin,<br>14mm × 20mm | AS4LC256K32S0-150QC | AS4LC256K32S0-133QC | AS4LC256K32S0-100QC | | Plastic TQFP, 100-pin,<br>14mm × 20mm | AS4LC256K32S0-150TQC | AS4LC256K32S0-133TQC | AS4LC256K32S0-100TQC |