### 87C52/87C52-16 #### **FEATURES** - 80C51 architecture - 8k×8 EPROM - 256 × 8 BAM - Three 16-bit counter/timers - Full duplex serial channel - Boolean processor - · Memory addressing capability - 64k ROM and 64k RAM - Power control modes: - Idle mode - Power-down mode - · CMOS and TTL compatible - Two speed ranges: - 3.5 to 12MHz - 3.5 to 16MHz - Military temperature ranges - OTP package available #### DESCRIPTION The Philips 87C52 is a high-performance microcontroller fabricated with Philips high-density CMOS technology. The CMOS 87C52 is functionally compatible with the NMOS SCN8032/8052 microcontrollers. The Philips CMOS technology combines the high-speed and density characteristics of HMOS with the low-power attributes of CMOS. Philips epitaxial substrate minimizes latch-up sensitivity. The 87C52 contains an 8k $\times$ 8 EPROM, a 256 $\times$ 8 RAM, 32 I/O lines, three 16-bit counter/timers, a six-source, two-priority level nested interrupt structure, a serial I/O port for either multi-processor communications, I/O expansion or full duplex UART, and on-chip oscillator and clock circuits. In addition, the 87C52 has two software selectable modes of power reduction – idle mode and power-down mode. The idle mode freezes the CPU while allowing the RAM, timers, serial port, and interrupt system to continue functioning. The power-down mode saves the RAM contents but freezes the oscillator, causing all other chip functions to be inoperative. ### OSCILLATOR CHARACTERISTICS XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier. The pins can be configured for use as an on-chip oscillator, as shown in the logic symbol. To drive the device from an external clock source, XTAL1 should be driven while XTAL2 is left unconnected. There are no require- ments on the duty cycle of the external clock signal, because the input to the internal clock circuitry is through a divide-by-two flip-flop. However, minimum and maximum high and low times specified in the data sheet must be observed. #### DECET A reset is accomplished by holding the RST pin high for at least two machine cycles (24 oscillator periods), while the oscillator is running. To insure a good power-up reset, the RST pin must be high long enough to allow the oscillator time to start up (normally a few milliseconds) plus two machine cycles. At power-up, the voltage on $V_{CC}$ and RST must come up at the same time for a proper start-up. #### DI E MODE In idle mode, the CPU puts itself to sleep while all of the on-chip peripherals stay active. The instruction to invoke the idle mode is the last instruction executed in the normal operating mode before the idle mode is activated. The CPU contents, the on-chip RAM, and all of the special function registers remain intact during this mode. The idle mode can be terminated either by any enabled interrupt (at which time the process is picked up at the interrupt service routine and continued), or by a hardware reset which starts the processor in the same manner as a power-on reset. #### **POWER-DOWN MODE** In the power-down mode, the oscillator is stopped and the instruction to invoke power-down is the last instruction executed. Only the contents of the on-chip RAM are preserved. A hardware reset is the only way to terminate the power-down mode, the control bits for the reduced power modes are in the special function register PCON. ### **DESIGN CONSIDERATIONS** At power-on, the voltage on $V_{CC}$ and RST must come up at the same time for a proper start-up. When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when idle is terminated by reset, the instruction following the one that invokes idle should not be one that writes to a port pin or to external memory. Table 1 shows the state of I/O ports during low current operating modes. ### ORDERING INFORMATION | DESCRIPTION | ORDER CODE | PKG DESIGNATION* | |-------------------------------|---------------------------|------------------| | Ceramic DIP<br>12MHz | 87C52/BQA | GDIP-T40 | | Ceramic DIP<br>16MHz | 87C52-16/BQA | GDIP1-T40 | | Ceramic QFP<br>"J" Bend Leads | 87C52/BMA<br>87C52-16/BMA | CQCC1-J44 | <sup>\*</sup> MIL-STD 1835 or Appendix A of 1995 Military Data Handbook June 10, 1992 853-1483 06942 87C52/87C52-16 ### **PIN CONFIGURATION** Table 1. External Pin Status During Idle and Power-Down Modes | PROGRAM MEMORY | ALE | PSEN | PORT 0 | PORT 1 | PORT 2 | PORT 3 | | | | | |----------------|----------------------------------|----------|----------|----------|----------|----------|--|--|--|--| | Internal | 1 | 1 | Data | Data | Data | Data | | | | | | External | 1 | 1 | Float | Data | Address | Data | | | | | | internal | 0 | 0 | Data | Data | Data | Data | | | | | | External | 0 | 0 | Float | Data | Data | Data | | | | | | | Internal<br>External<br>Internal | Internal | Internal | Internal | Internal | Internal | | | | | ELECTRICAL DEVIATIONS FROM COMMERCIAL SPECIFICATIONS FOR EXTENDED TEMPERATURE RANGE (87C52) DC and AC parameters not included here are the same as in the commercial temperature range table. ### 87C52/87C52-16 ### **QFP PIN FUNCTIONS** ### LOGIC SYMBOL ## 87C52/87C52-16 ### **BLOCK DIAGRAM** # 87C52/87C52-16 ### PIN DESCRIPTION | MNEMONIC | PIN | NO. | TYPE | | |--------------------|-------------------------------------------------|--------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | DIP | LCC/<br>QFP | | NAME AND FUNCTION | | V <sub>SS</sub> | 20 | 22 | 1 | Ground: 0V reference. | | V <sub>CC</sub> | 40 | 44 | ı | Power Supply: This is the power supply voltage for normal, idle, and power-down operation. | | P0 0-0.7 | 39-32 | 43-46 | 1/O | Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification in the 87C52. External pull-ups are required during program verification. | | P1.0-P1.7 | 1-8<br>1<br>2 | 2-9<br>2<br>3 | I/O<br>I<br>I | Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Pins P1.0 and P1.1 also. Port 1 also receives the low-order address byte during program memory verification. Port 1 also serves alternate functions for timer 2: T2 (P1.0): Timer/counter 2 external count input. T2EX (P1.1): Timer/counter 2 trigger input. | | P2.0-P2.7 | 21-28 | 24-31 | 1/0 | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: In.). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV @Ri), port 2 emits the contents of the P2 special function register. | | P3.0-P3.7 | 10-17<br>10<br>11<br>12<br>13<br>14<br>15<br>16 | 11,<br>13-19<br>11<br>13<br>14<br>15<br>16<br>17<br>18<br>19 | 1/0 | Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (See DC Electrical Characteristics: I <sub>II</sub> ). Port 3 also serves the special features of the 80C51 family, as listed below: RXD (P3.0): Serial input port TXD (P3.1): Serial output port INTO (P3.2): External interrupt INTT (P3.3): External interrupt TO (P3.4): Timer 0 external input T1 (P3.5): Timer 1 external input WT (P3.6): External data memory write strobe RD (P3.7): External data memory read strobe | | RST | 9 | 10 | 1 | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ . | | ALE/PROG | 30 | 33 | 1/0 | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. | | PSEN | 29 | 32 | 0 | Program Store Enable: The read strobe to external program memory. When the device is executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. | | EA/V <sub>PP</sub> | 31 | 35 | l | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fatch code from external program memory locations 0000H to 1FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 1FFFH. This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during EPROM programming. | | XTAL1 | 19 | 21 | 1 | Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator circuits. | | XTAL2 | 18 | 20 | 0 | Crystal 2: Output from the inverting oscillator amplifier. | June 10, 1992 7110826 0084887 659 🗯 87C52/87C52-16 ### **ABSOLUTE MAXIMUM RATING1, 2, 3** | PARAMETER | RATING | UNIT | | |----------------------------------------------------------------------------------------------|--------------|------|--| | Operating temperature under bias | -55 to +125 | °C | | | Storage temperature range | -65 to +150 | °C | | | Voltage on EAV <sub>PP</sub> pin to V <sub>SS</sub> | 0 to +13 0 | T v | | | Voltage on any other pin to V <sub>SS</sub> | -0 5 to +6 5 | T v | | | Input, output current on any two pins | ±10 | mA | | | Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5 | w | | ### DC ELECTRICAL CHARACTERISTICS $T_A = -55^{\circ}C \le T_A \le +125^{\circ}C, V_{CC} = 5V \pm 10\%, V_{SS} = 0V$ | SYMBOL | PARAMETER | TEST | | LIMITS | | UNIT | |------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------|------------------|--------------------------|----------------| | | | CONDITIONS | MIN | TYP <sup>4</sup> | MAX | | | V <sub>IL</sub> | Input low voltage, except EA | | -0 5 | | 0 2V <sub>CC</sub> -0 25 | V | | V <sub>IL1</sub> | Input low voltage to EA | | 0 | | 0 2V <sub>CC</sub> -0 45 | V | | V <sub>IH</sub> | Input high voltage, except XTAL1, RST | | 0.2V <sub>CC</sub> +1 1 | | V <sub>CC</sub> +0.5 | V | | V <sub>IH1</sub> | Input high voltage, XTAL1, RST | | 0 7V <sub>CC</sub> +0.2 | | V <sub>CC</sub> +0.5 | V | | V <sub>OL</sub> | Output low voltage, ports 1, 2, 3 | I <sub>OL</sub> = 1.6mA <sup>5</sup> | | | 0.45 | V | | V <sub>OL1</sub> | Output low voltage, port 0, ALE, PSEN | $I_{OL} = 3.2 \text{mA}^5$ | | | 0 45 | V | | V <sub>OH</sub> | Output high voltage, ports 1, 2, 3, ALE, PSEN <sup>6</sup> | I <sub>OH</sub> = -60μA,<br>I <sub>OH</sub> = -25μA<br>I <sub>OH</sub> = -10μA | 2 4<br>0 75V <sub>CC</sub><br>0.9V <sub>CC</sub> | | | V<br>V<br>V | | V <sub>OH1</sub> | Output high voltage (port 0 in external bus mode) | I <sub>OH</sub> = -800μA,<br>I <sub>OH</sub> = -300μA<br>I <sub>OH</sub> = -80μA | 2 4<br>0 75V <sub>CC</sub><br>0.9V <sub>CC</sub> | - | | V<br>V<br>V | | l <sub>IL</sub> | Logical 0 input current, ports 1, 2, 3 | V <sub>IN</sub> = 0 45V | | | -75 | μА | | TL | Logical 1-to-0 transition current, ports 1, 2, 3 | See note 7 | | | -750 | μА | | LI | Input leakage current, port 0 | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | ±10 | μА | | lcc | Power supply current: Active mode @ 16MHz <sup>8</sup> Idle mode @ 16MHz <sup>8</sup> Power-down mode | See note 9 | | 12.8<br>1.5<br>3 | 39<br>7<br>75 | mA<br>mA<br>μA | | R <sub>RST</sub> | Internal reset pull-down resistor | | 50 | | 300 | kΩ | | CIO | Pin capacitance <sup>14</sup> | | | | 10 | pF | ### AC ELECTRICAL CHARACTERISTICS<sup>12</sup> $T_A = -55^{\circ}C \le T_A \le +125^{\circ}C$ , $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V^{10, 11}$ | SYMBOL FIGURE | PARAMETER | 12MHz CLOCK | | 16MHz CLOCK | | VARIABLE CLOCK | | UNIT | | |-----------------------|---------------------------------------------|----------------------------------|-----|-------------|-----|----------------|------------------------|-------------------------|----| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 1/t <sub>CLCL</sub> 2 | Oscillator frqcy: Speed Versions<br>8XC52 E | | | | | 3.5 | 16 | MHz | | | t <sub>LHLL</sub> | 2 | ALE pulse width | 112 | | 68 | - | 2t <sub>CLCL</sub> -55 | | ns | | tAVLL | 2 | Address valid to ALE low | 13 | | 5 | | t <sub>CLCL</sub> -70 | $\vdash$ | ns | | tLLAX | 2 | Address hold after ALE low | 33 | | 12 | | t <sub>CLCI</sub> -50 | | ns | | t <sub>LLIV</sub> | 2 | ALE low to valid instruction in | | 218 | | 132 | OLOL 1 | 4t <sub>CLCl</sub> -115 | ns | | tLLPL | 2 | ALE low to PSEN low | 28 | | 7 | | t <sub>CLCL</sub> -55 | - GEGE *** | ns | | t <sub>PLPH</sub> | 2 | PSEN pulse width | 190 | | 125 | | 3t <sub>CLCL</sub> -60 | | ns | | t <sub>PLIV</sub> | 2 | PSEN low to valid instruction in | | 130 | | 65 | | 3t <sub>CLCL</sub> -120 | ns | June 10, 1992 79 7110826 0084888 595 🚥 87C52/87C52-16 AC ELECTRICAL CHARACTERISTICS<sup>12</sup> (Continued) | SYMBOL FIGURE | FIGURE | PARAMETER | | CLOCK | 16MHz CLOCK | | VARIABLE CLOCK | | UNIT | |-------------------|--------|------------------------------------------|------|-------|-------------|-----|--------------------------|--------------------------|------| | | | | MIN | MAX | MIN | MAX | MIN | МАХ | | | t <sub>PXIX</sub> | 2 | Input instruction hold after PSEN | 0 | | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | 2 | Input instruction float after PSEN | | 58 | | 37 | | t <sub>CLCL</sub> -25 | ns | | taviv | 2 | Address to valid instruction in | | 312 | | 188 | | 5t <sub>CLCL</sub> -120 | ns | | t <sub>PLAZ</sub> | 2 | PSEN low to address float | | 25 | | 25 | | 25 | ns | | Data Memo | ory | | | | | | | | | | t <sub>RLRH</sub> | 3, 4 | RD pulse width | 400 | | 270 | | 6t <sub>CLCL</sub> -100 | | ns | | twwh | 3, 4 | WR pulse width | 400 | | 270 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | 3, 4 | RD low to valid data in | | 232 | | 123 | | 5t <sub>CLCL</sub> -185 | ns | | t <sub>RHDX</sub> | 3, 4 | Data hold after RD | 0 | | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | 3, 4 | Data float after RD | | 82 | | 38 | | 2t <sub>CLCL</sub> -85 | ns | | tLLDV | 3, 4 | ALE low to valid data in | | 496 | | 320 | | 8t <sub>CLCL</sub> -170 | ns | | tavov | 3, 4 | Address to valid data in | | 565 | | 370 | | 9t <sub>CLCL</sub> -185 | ns | | tLLWL | 3, 4 | ALE low to RD or WR low | 185 | 315 | 120 | 250 | 3t <sub>CLCL</sub> -65 | 3t <sub>CLCL</sub> +65 | ns | | t <sub>AVWL</sub> | 3, 4 | Address valid to WR low or RD low | 188 | | 102 | | 4t <sub>CLCL</sub> -145 | | ns | | tovwx | 3, 4 | Data valid to WR transition | 8 | | 5 | | t <sub>CLCL</sub> -75 | | ns | | t <sub>WHQX</sub> | 3, 4 | Data hold after WR | 18 | | 5 | | t <sub>CLCL</sub> -65 | | ns | | t <sub>BLAZ</sub> | 3, 4 | RD low to address float | | 0 | | 0 | | 0 | ns | | twhLH | 3, 4 | RD or WR high to ALE high | 18 | 148 | 5 | 127 | t <sub>CLCL</sub> -65 | t <sub>CLCL</sub> +65 | ns | | External C | lock | | | | | | | | | | tcHCX | 6 | High time | 20 | | 20 | | 20 | | ns | | t <sub>CLCX</sub> | 6 | Low time | 20 | | 20 | | 20 | | ns | | tclcH | 6 | Rise time <sup>13</sup> | | 20 | | 20 | | 20 | ns | | tcHCL | 6 | Fall time <sup>13</sup> | | 20 | | 20 | | 20 | ns | | Shift Regi | ster | | | | | | | | | | t <sub>XLXL</sub> | 5 | Serial port clock cycle time | 1000 | | 740 | | 12t <sub>CLCL</sub> | | ns | | t <sub>QVXH</sub> | 5 | Output data setup to clock rising edge | 700 | | 484 | | 10t <sub>CLCL</sub> -133 | | ns | | txHQX | 5 | Output data hold after clock rising edge | 50 | | 6 | | 2t <sub>CLCL</sub> -117 | | ns | | txHDX | 5 | Input data hold after clock rising edge | 0 | | 0 | | 0 | | ns | | t <sub>XHDV</sub> | 5 | Clock rising edge to input data valid | | 700 | | 484 | | 10t <sub>CLCL</sub> -133 | пѕ | NOTES: On following page. 87C52/87C52-16 #### NOTES: - Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section of this specification is not implied. - This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maxima. 3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise - noted. - Typical ratings are not guaranteed. The values listed are at room temperature, 5V. - Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the Vols of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no single output sinks more than 5mA and no more than two outputs exceed the test conditions - 6. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the 0 9VCC specification when the address bits are stabilizing. - 7. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when VIN is approximately 2V. - I<sub>CC</sub>Max at other frequencies is given by Active mode: I<sub>CC</sub>Max = 0.94 X FREQ + 23.72; Idle mode: I<sub>CC</sub>Max = 0.14 X FREQ +4.32, where FREQ is the external oscillator frequency in MHz. ICCMAX is given in mA. See Figure 9. - See Figures 9 through 12 for I<sub>CC</sub> test conditions. - 10. Parameters are valid over operating temperature range unless otherwise specified. 11. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF. - 12. Tested at 16 MHz only. Guaranteed from 3 5 to 16 MHz to limits calculated from equations specified under variable clock. - 13 This parameter is guaranteed but not tested to the limits specified - 14. C<sub>IO</sub> is tested initially and after any design or process changes which may affect capacitance. #### **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has five characters. The first character is always 't' (= time). The other characters, depending on their positions. indicate the name of a signal or the logical status of that signal. The designations are: - A Address - Clock - D Input data - H Logic level high - Instruction (program memory contents) - L Logic level low, or ALE - P PSEN - Q Output data - RD signal - Time - V Valid - W WR signal - X No longer a valid logic level - Z Float #### Examples: - t<sub>AVLL</sub> = Time for address valid to ALE low. - t<sub>LLPL</sub> = Time for ALE low to PSEN low June 10, 1992 81 7110826 0084890 143 🖿 ## 87C52/87C52-16 ## 87C52/87C52-16 June 10, 1992 87C52/87C52-16 ### **EPROM CHARACTERISTICS** The 87C52 is programmed by using a modified Quick-Pulse Programming™ algorithm it differs from older methods in the value used for V<sub>PP</sub> (programming supply voltage) and in the width and number of the ALE/PROG pulses The 87C52 contains two signature bytes that can be read and used by an EPROM programming system to identify the device. The signature bytes identify the device as an 87C52 manufactured by Philips. Table 2 shows the logic levels for reading the signature byte, and for programming the program memory, the encryption table, and the lock bits. The circuit configuration and waveforms for quick-pulse programming are shown in Figures 14 and 15. Figure 16 shows the circuit configuration for normal program memory verification. ### **Quick-Pulse Programming** The setup for microcontroller quick-pulse programming is shown in Figure 14. Note that the 87C52 is running with a 4 to 6MHz oscillator The reason the oscillator needs to be running is that the device is executing internal address and program data transfers The address of the EPROM location to be programmed is applied to ports 1 and 2, as shown in Figure 14. The code byte to be programmed into that location is applied to port 0 RST, PSEN and pins of ports 2 and 3 specified in Table 2 are held at the 'Program Code Data' levels indicated in Table 2 The ALE/PROG is pulsed low 25 times as shown in Figure 15. To program the encryption table, repeat the 25 pulse programming sequence for addresses 0 through 1FH, using the 'Pgm Encryption Table' levels Do not forget that after the encryption table is programmed, verification cycles will produce only encrypted data. To program the lock bits, repeat the 25 pulse programming sequence using the 'Pgm Lock Bit' levels After one lock bit is programmed, further programming of the code memory and encryption table is disabled. However, the other lock bit can still be programmed. Note that the $EAV_{PP}$ pin must not be allowed to go above the maximum specified $V_{PP}$ level for any amount of time. Even a narrow glitch above that voltage can cause permanent damage to the device. The $V_{PP}$ source should be well regulated and free of glitches and overshoot. June 10. 1992 7110826 0084894 899 | #### **Program Verification** If lock bit 2 has not been programmed, the on-chip program memory can be read out for program verification. The address of the program memory locations to be read is applied to ports 1 and 2 as shown in Figure 16. The other pins are held at the 'Verify Code Data' levels indicated in Table 2. The contents of the address location will be emitted on port 0. External pull-ups are required on port 0 for this operation. If the encryption table has been programmed, the data presented at port 0 will be the exclusive NOR of the program byte with one of the encryption bytes. The user will have to know the encryption table contents in order to correctly decode the verification data. The encryption table itself cannot be read out. ### Reading the Signature Bytes The signature bytes are read by the same procedure as a normal verification of locations 030H and 031H, except that P3 6 and P3 7 need to be pulled to a logic low. The values are (030H) = 15H indicates manufactured by Philips (031H) = 97H indicates 87C52 ### Program/Verify Algorithms Any algorithm in agreement with the conditions listed in Table 2, and which satisfies the timing specifications, is suitable ### **Erasure Characteristics** Erasure of the EPROM begins to occur when the chip is exposed to light with wavelengths shorter than approximately 4,000 angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room level fluorescent lighting) could cause inadvertent erasure. For this and secondary effects, it is recommended that an opaque label be placed over the window. For elevated temperature or environments where solvents are being used, apply Kapton tape Fluorglas part number 2345-5, or equivalent. The recommended erasure procedure is exposure to ultraviolet light (at 2537 angstroms) to an integrated dose of at least 15W-s/cm<sup>2</sup> Exposing the EPROM to an ultraviolet lamp of 12,000µW/cm<sup>2</sup> rating for 20 to 39 minutes, at a distance of about 1 inch, should be sufficient Erasure leaves the array in an all 1s state <sup>™</sup>Trademark phrase of Intel Corporation ### 87C52/87C52-16 **EPROM PROGAMMING MODES** Table 2. | MODE | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.7 | P2.6 | P3.7 | P3.6 | |----------------------|-----|------|----------|--------------------|------|------|------|------| | Read signature | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | Program code data | 1 | 0 | 0* | V <sub>PP</sub> | 1 | 0 | 1 | 1 | | Verify code data | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | Pgm encryption table | 1 | 0 | 0* | V <sub>PP</sub> | 1 | 0 | 1 | 0 | | Pgm lock bit 1 | 1 | 0 | 0* | V <sub>PP</sub> | 1 | 1 | 1 | 1 | | Pgm lock bit 2 | 1 | 0 | 0* | V <sub>PP</sub> | 1 | 1 | 0 | 0 | NOTES: Valid low for that pin, '1' = valid high for that pin. 12.75V ± 0.25V. 5V ± 10% during programming and verification. ALE/PROG receives 25 programming pulses while V<sub>PP</sub> is held at 12.75V. Each programming pulse is low for 100µs (± 10µs) and high for a minimum of 10µs. 87C52/87C52-16 # **EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS** $T_A = 21^{\circ}C$ to +27°C, $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V$ (See Figure 17) | SYMBOL | PARAMETER | LIM | ITS | UNIT | |---------------------|-----------------------------------|---------------------|---------------------|--------------| | | | MIN | MAX | 1 | | V <sub>PP</sub> | Programming supply voltage | 12.5 | 13.0 | V | | lpp | Programming supply current | | 50 | mA | | 1/t <sub>CLCL</sub> | Oscillator frequency | 4 | 6 | MHz | | tAVGL | Address setup to PROG low | 48t <sub>CLCL</sub> | | | | t <sub>GHAX</sub> | Address hold after PROG | 48t <sub>CLCL</sub> | | <del> </del> | | tovgL | Data setup to PROG low | 48t <sub>CLCL</sub> | | <u> </u> | | t <sub>GHDX</sub> | Data hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>EHSH</sub> | P2.7 (ENABLE) high to VPP | 48t <sub>CLCL</sub> | | | | tSHGL | V <sub>PP</sub> setup to PROG low | 10 | | | | t <sub>GHSL</sub> | V <sub>PP</sub> hold after PROG | 10 | | μs | | t <sub>GLGH</sub> | PROG width | 90 | 110 | μs | | t <sub>AVQV</sub> | Address to data valid | | | μs | | t <sub>ELQZ</sub> | ENABLE low to data valid | | 48t <sub>CLCL</sub> | <u> </u> | | t <sub>EHQZ</sub> | Data float after ENABLE | 0 | 48t <sub>CLCL</sub> | | | t <sub>GHGL</sub> | PROG high to PROG low | 10 | 48t <sub>CLCL</sub> | μs | ## 87C52/87C52-16