#### USB2240/USB2241 # Ultra Fast USB 2.0 Multi-Format Flash Media Controller #### PRODUCT FEATURES **Datasheet** #### **General Description** The SMSC USB2240/USB2241 is a USB 2.0 compliant, high speed Mass Storage Class Peripheral Controller intended for reading and writing to more than 20 popular flash media formats from the xD Picture Card<sup>TM</sup> (xD)<sup>1</sup>, Memory Stick<sup>TM</sup> (MS), Secure Digital (SD), and MultiMediaCard<sup>TM</sup> (MMC) families. The SMSC USB2240/USB2241 is a fully integrated, single chip solution capable of ultra high performance operation. Average sustained transfer rates exceeding 35MB/s are possible if the media and host can support those rates. #### **General Features** - 36-pin QFN lead-free RoHS compliant package - Targeted for applications in which single or "combo" media sockets are used - Hardware-controlled data flow architecture for all selfmapped media - Pipelined hardware support for access to non-selfmapped media #### **Hardware Features** - Single Chip Flash Media Controller with multiplexed interface for use with "combo" card sockets - Memory Stick Specification 1.43 - Memory Stick Pro Format Specification 1.02 - Memory Stick Pro-HG Duo Format Specification 1.01 Memory Stick, MS Duo, HS-MS, MS Pro-HG, MS Pro - xD Picture Card 1.2 - Secure Digital 2.0 - HS-SD, HC-SD, TransFlash™ and reduced form factor media - MultiMediaCard Specification 4.2 - 1/4/8 bit MMC - SDIO and MMC Streaming Mode support - Extended configuration options - xD player mode operation - Socket switch polarities, etc. - Media Activity LED - GPIO configuration and polarity - Up to 8 GPIOs for special function use: LED indicators, power control to memory devices, etc. The number of actual GPIO's depends on the implementation configuration used. - One GPIO with up to 200 mA drive. - On Board 24MHz Crystal Driver Circuit - Optional external 24MHz clock input - Internal Card Power FET - 200mA - "Fold-back" short circuit current protected - 8051 8-bit microprocessor - 60MHz single cycle execution - 64KB ROM; 14KB RAM - Internal Regulator for 1.8V core operation - Optimized pinout improves signal routing, easing implementation and allowing for improved signal integrity. #### **Mask Programmable Features** - VID/PID/Language ID - 28-character Manufacturer ID and Product string - 12-hex digit (max) Serial Number string - Customizable Vendor specific data LED blink interval or duration #### **Software Features** - Optimized for low latency interrupt handling - Reduced memory footprint - Please see the USB2240/USB2241 Software Release Notes for additional Software Features #### **Applications** - Flash Media Card Reader/Writer - Printers - Desktop and Mobile PCs - Consumer A/V - Media Players/Viewers - Vista ReadyBoost™ - Compatible with Microsoft Vista, Windows XP, Windows ME, Windows 2K SP4, Apple OSx, and Linux Mass Storage Class Drivers <sup>1.)</sup> xD Picture Card not applicable to USB2241 #### **ORDER NUMBER:** USB2240/USB2241-AEZG-XX for 36 pin, QFN Lead-Free RoHS Compliant Package "XX" in the order number indicates the internal ROM firmware revision level. Please contact your SMSC sales representative for more information. 80 ARKAY DRIVE, HAUPPAUGE, NY 11788 (631) 435-6000, FAX (631) 273-3123 #### Copyright $\ensuremath{\texttt{@}}$ 2008 SMSC or its subsidiaries. All rights reserved. Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.smsc.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. # **Table of Contents** | Chapter 1 | Acronyms | |-------------------------------------|----------------------------------------------------------------------------------------------------------| | Chapter 2 | Block Diagram | | | Pin Table 9 n Package xD/SD/MS Interfaces Multiplexed 9 | | Chapter 4 | Pin Configuration | | 5.1 Pin De | Pin Descriptions13escriptions13Type Descriptions17 | | | Pin Reset State Table18n Reset States19 | | 7.1 Maxim<br>7.2 Recor<br>7.3 DC El | DC Parameters21num Guaranteed Ratings21mmended Operating Conditions22ectrical Characteristics23citance25 | | | AC Specifications | | Chapter 9 | Package Outline | | Chapter 10 | GPIO Usage | # **List of Figures** | Figure 2.1 | USB2240 Block Diagram | . 7 | |------------|-------------------------------------------------|-----| | | USB2241 Block Diagram | | | Figure 4.1 | USB2240 36-Pin QFN Diagram | 11 | | Figure 4.2 | USB2241 36-Pin QFN Diagram | 12 | | Figure 6.1 | Pin Reset States | 18 | | Figure 6.2 | Legend for Pin Reset States Table | 18 | | Figure 7.1 | Supply Rise Time Model | 22 | | Figure 8.1 | Typical Crystal Circuit | 26 | | Figure 8.2 | Formula to Find Value of C1 and C2 | 26 | | Figure 9.1 | USB2240/USB2241 36-QFN, 6x6mm Body, 0.5mm Pitch | 27 | ### **List of Tables** | Table 3.1 | USB2240 36-Pin QFN Package | 9 | |------------|---------------------------------------------|----| | Table 3.2 | USB2241 36-Pin QFN Package | 10 | | Table 5.1 | USB2240/USB2241 36-Pin QFN Pin Descriptions | 13 | | Table 5.2 | Buffer Type Descriptions | 17 | | Table 6.1 | USB2240/USB2241 36-Pin Reset States Table | 19 | | Table 7.1 | Pin Capacitance | 25 | | Table 10.1 | GPIO Usage (ROM Rev 0x00) | 28 | SD: Secure Digital SDC: Secure Digital Controller MMC: MultiMediaCard MS: Memory Stick MSC: Memory Stick Controller xD: xD Picture Card \*Note: In order to develop, make, use, or sell readers and/or other products using or incorporating any of the SMSC devices made the subject of this document or to use related SMSC software programs, technical information and licenses under patent and other intellectual property rights from or through various persons or entities, including without limitation media standard companies, forums, and associations, and other patent holders may be required. These media standard companies, forums, and associations include without limitation the following: Sony Corporation (Memory Stick, Memory Stick Pro); SD3 LLC (Secure Digital); MultiMedia Card Association (MultiMediaCard); the SSFDC Forum (SmartMedia); the Compact Flash Association (Compact Flash); and Fuji Photo Film Co., Ltd., Olympus Optical Co., Ltd., and Toshiba Corporation (xD-Picture Card). SMSC does not make such licenses or technical information available; does not promise or represent that any such licenses or technical information will actually be obtainable from or through the various persons or entities (including the media standard companies, forums, and associations), or with respect to the terms under which they may be made available; and is not responsible for the accuracy or sufficiency of, or otherwise with respect to, any such technical information. SMSC's obligations (if any) under the Terms of Sale Agreement, or any other agreement with any customer, or otherwise, with respect to infringement, including without limitation any obligations to defend or settle claims, to reimburse for costs, or to pay damages, shall not apply to any of the devices made the subject of this document or any software programs related to any of such devices, or to any combinations involving any of them, with respect to infringement or claimed infringement of any existing or future patents related to solid state disk or other flash memory technology or applications ("Solid State Disk Patents"). By making any purchase of any of the devices made the subject of this document, the customer represents, warrants, and agrees that it has obtained all necessary licenses under then-existing Solid State Disk Patents for the manufacture, use and sale of solid state disk and other flash memory products and that the customer will timely obtain at no cost or expense to SMSC all necessary licenses under Solid State Disk Patents; that the manufacture and testing by or for SMSC of the units of any of the devices made the subject of this document which may be sold to the customer, and any sale by SMSC of such units to the customer, are valid exercises of the customer's rights and licenses under such Solid State Disk Patents; that SMSC shall have no obligation for royalties or otherwise under any Solid State Disk Patents by reason of any such manufacture, use, or sale of such units; and that SMSC shall have no obligation for any costs or expenses related to the customer's obtaining or having obtained rights or licenses under any Solid State Disk Patents SMSC MAKES NO WARRANTIES, EXPRESS, IMPLIED, OR STATUTORY, IN REGARD TO INFRINGEMENT OR OTHER VIOLATION OF INTELLECTUAL PROPERTY RIGHTS. SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES AGAINST INFRINGEMENT AND THE LIKE. No license is granted by SMSC expressly, by implication, by estoppel or otherwise, under any patent, trademark, copyright, mask work right, trade secret, or other intellectual property right. \*\*To obtain this software program the appropriate SMSC Software License Agreement must be executed and in effect. Forms of these Software License Agreements may be obtained by contacting SMSC. # **Chapter 2 Block Diagram** Figure 2.1 USB2240 Block Diagram Figure 2.2 USB2241 Block Diagram # **Chapter 3 Pin Table** # 3.1 36-Pin Package xD/SD/MS Interfaces Multiplexed Table 3.1 USB2240 36-Pin QFN Package | Table 5.1 COB2240 CO Fin Q. 141 acrage | | | | | | | | |----------------------------------------|------------------------------|-------------------------------|-----------------------------------|--|--|--|--| | | xD/MS/SD INTERFACE (18 PINS) | | | | | | | | xD_D3 /<br>SD_D1 /<br>MS_D5 | SD_D1 / SD_D0 / | | xD_D0 /<br>SD_D6 /<br>MS_D7 | | | | | | xD_nWP /<br>SD_CLK /<br>MS_BS | xD_ALE /<br>SD_D5 /<br>MS_D1 | xD_CLE /<br>SD_CMD /<br>MS_D0 | xD_D7 /<br>SD_D4 /<br>MS_D2 | | | | | | xD_D6 /<br>SD_D3 /<br>MS_D3 | xD_D5 / SD_D2 | xD_nRE | xD_nWE | | | | | | xD_D4 / GPIO6<br>(SD_WP) / MS_SCLK | xD_nB/R | xD_nCE | GPIO12 (MS_INS) | | | | | | GPIO14 (xD_nCD) | GPIO15 (SD_nCD) | | | | | | | | | USB INTERF | ACE (7 PINS) | | | | | | | USB+ | USB- | RBIAS | VDDA33 | | | | | | VDD18PLL | XTAL1 (CLKIN) | XTAL2 | | | | | | | | MISC ( | 7 Pins) | | | | | | | nRESET | GPIO2 / RXD / SDA | GPIO4 | GPIO7 / TXD / SCK /<br>MS_SKT_SEL | | | | | | TEST | GPIO1 (LED1) | GPIO10 (CRD_PWR) | | | | | | | | DIGITAL, POWER (4 PINS) | | | | | | | | (3) VDD33 | (1) VDD18 | | | | | | | | | TOTAL 36 | | | | | | | ### Table 3.2 USB2241 36-Pin QFN Package | | MS/SD INTERFACE (14 PINS) | | | | | | |-------------------|---------------------------|----------------------------|-----------------------------------|--|--|--| | SD_D1 /<br>MS_D5 | SD_D0 /<br>MS_D4 | SD_D7 /<br>MS_D6 | SD_D6 /<br>MS_D7 | | | | | SD_CLK /<br>MS_BS | SD_D5 /<br>MS_D1 | SD_CMD /<br>MS_D0 | SD_D4 /<br>MS_D2 | | | | | SD_D3 /<br>MS_D3 | SD_D2 | GPIO6 (SD_WP) /<br>MS_SCLK | GPIO12 (MS_INS) | | | | | GPIO14 | GPIO15 (SD_nCD) | | | | | | | | USB INTERF | ACE (7 PINS) | | | | | | USB+ | USB- | RBIAS | VDDA33 | | | | | VDD18PLL | XTAL1 (CLKIN) | XTAL2 | | | | | | | MISC ( | 11 Pins) | | | | | | nRESET | GPIO2 / RXD / SDA | GPIO4 | GPIO7 / TXD / SCK /<br>MS_SKT_SEL | | | | | TEST | GPIO1 (LED1) | GPIO10 (CRD_PWR) | (4) NC | | | | | | DIGITAL, POWER (4 PINS) | | | | | | | (3) VDD33 | (1) VDD18 | | | | | | | | TOTAL 36 | | | | | | # **Chapter 4 Pin Configuration** Indicates pins on the bottom of the device. Figure 4.1 USB2240 36-Pin QFN Diagram Indicates pins on the bottom of the device. Figure 4.2 USB2241 36-Pin QFN Diagram # **Chapter 5 Pin Descriptions** This section provides a detailed description of each signal. The signals are arranged in functional groups according to their associated interface. The "n" symbol in the signal name indicates that the active, or asserted, state occurs when the signal is at a low voltage level. When "n" is not present before the signal name, the signal is asserted at the high voltage level. The terms assertion and negation are used exclusively. This is done to avoid confusion when working with a mixture of "active low" and "active high" signals. The term assert, or assertion, indicates that a signal is active, independent of whether that level is represented by a high or low voltage. The term negate, or negation, indicates that a signal is inactive. ### 5.1 Pin Descriptions Table 5.1 USB2240/USB2241 36-Pin QFN Pin Descriptions | NAME | SYMBOL | 36-PIN<br>QFN | BUFFER<br>TYPE | DESCRIPTION | |----------------------|-----------|-------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | х | D INTERFA | CE (APPLIES | ONLY TO USB2240) | | xD Data | xD_D[7:0] | 20<br>23<br>25<br>30<br>4<br>5<br>7 | I/O12PD | The bi-directional data signal has an internal weak pull-down resistor. | | xD Write<br>Protect | xD_nWP | 9 | O12PD | This pin is an active low write protect signal for the xD device. This pin has a weak pull-down resistor that is permanently enabled. | | xD Address<br>Strobe | xD_ALE | 10 | O12PD | This pin is an active high Address Latch Enable signal for the xD device. This pin has a weak pull-down resistor that is permanently enabled. | | xD Command<br>Strobe | xD_CLE | 11 | O12PD | This pin is an active high Command Latch Enable signal for the xD device. This pin has a weak pull-down resistor that is permanently enabled. | | xD Read<br>Enable | xD_nRE | 16 | O12PU | This pin is an active low read strobe signal for xD device. When using the internal FET, this pin has an internal weak pull-up resistor that is tied to the output of the internal Power FET, and is controlled by the SM_PU bit of the SM_CTL register. If an external FET is used (Internal FET is disabled), then the internal pull-up is not available (external pull-ups must be used). | ### Table 5.1 USB2240/USB2241 36-Pin QFN Pin Descriptions (continued) | NAME | SYMBOL | 36-PIN<br>QFN | BUFFER<br>TYPE | DESCRIPTION | |---------------------------|--------------------|------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | xD Write<br>Enable | xD_nWE | 12 | O12PU | This pin is an active low write strobe signal for xD device. | | | | | | When using the internal FET, this pin has an internal weak pull-up resistor that is tied to the output of the internal Power FET, and is controlled by the SM_PU bit of the SM_CTL register. | | | | | | If an external FET is used (Internal FET is disabled), then the internal pull-up is not available (external pull-ups must be used). | | xD Busy or<br>Data Ready | xD_nB/R | 17 | IPU | This pin is connected to the BSY/RDY pin of the xD device. | | | | | | When using the internal FET, this pin has an internal weak pull-up resistor that is tied to the output of the internal Power FET, and is controlled by the SM_PU bit of the SM_CTL register. | | | | | | If an external FET is used (Internal FET is disabled), then the internal pull-up is not available (external pull-ups must be used). | | xD Card<br>Detection GPIO | GPIO14<br>(xD_nCD) | 19 | I/O12 | This is a GPIO designated as the xD card detection pin. | | xD Chip Enable | xD_nCE | 15 | O12PU | This pin is the active low chip enable signal to the xD device. | | | | | | When using the internal FET, this pin has an internal weak pull-up resistor that is tied to the output of the internal Power FET, and is controlled by the SM_PU bit of the SMC_CTL register. | | | | | | If an external FET is used (Internal FET is disabled), then the internal pull-up is not available (external pull-ups must be used). | | | | MEN | ORY STICK | INTERFACE | | MS System<br>Data In/Out | MS_D[7:0] | 8<br>7<br>4<br>5<br>23<br>20<br>10 | I/O12PD | These pins are the bi-directional data signals for the MS device. In serial mode, the most significant bit (MSB) of each byte is transmitted first by either MSC or MS device on MS_D0. MS_D0, MS_D2, and MS_D3 have weak pull-down resistors. MS_D1 has a pull down resistor if in parallel mode, otherwise it is disabled. In 4 or 8 bit parallel mode, there is a weak pull-down resistor on all MS_D7 - 0 signals. The resistors are controlled by MSC_SYSTEM_0, MSC_MODE_CTL and MSC_PRO_HG registers. | | MS Bus State | MS_BS | 9 | O12 | This pin is connected to the BS pin of the MS device. | | | | | | It is used to control the Bus States 0, 1, 2 and 3 (BS0, BS1, BS2 and BS3) of the MS device. | | MS System<br>CLK | MS_SCLK | 30 | O12 | This pin is an output clock signal to the MS device. | | | | | | The clock frequency is software configurable. | Table 5.1 USB2240/USB2241 36-Pin QFN Pin Descriptions (continued) | NAME | SYMBOL | 36-PIN<br>QFN | BUFFER<br>TYPE | DESCRIPTION | |---------------------------------------------|--------------------|------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MS Card<br>Insertion GPIO | GPIO12<br>(MS_INS) | 24 | IPU | This is a GPIO designated as the Memory Stick <sup>TM</sup> card detection pin. | | | | SEC | JRE DIGITAL | INTERFACE | | SD Data | SD_D[7:0] | 7<br>8<br>10<br>20<br>23<br>25<br>4<br>5 | I/O12PU | The bi-directional signals should have weak pull-up resistors. The register can be controlled by: SD_MMC_INTF_EN bit of SDC_MODE_CTL | | SD Clock | SD_CLK | 9 | O12 | This is an output clock signal to SD/MMC device. | | | | | | The clock frequency is software configurable. | | SD Command | SD_CMD | 11 | I/O12PU | This is a bi-directional signal that connects to the CMD signal of SD/MMC device. The bi-directional signal should have an internal weak pull-up resistor. The pull-up register can be controlled by: SD_MMC_INTF_EN bit of SDC_MODE CTL | | SD Write<br>Protected GPIO | GPIO6<br>(SD_nWP) | 30 | I/O12 | This is a GPIO designated as the Secure Digital card mechanical write detect pin. | | SD Card Detect<br>GPIO | GPIO15<br>(SD_nCD) | 26 | I/O12 | This is a GPIO designated as the Secure Digital card detection pin. | | | | | USB INTER | FACE | | USB Bus Data | USB+<br>USB- | 2 3 | I/O-U | These pins connect to the USB bus data signals. | | USB<br>Transceiver<br>Bias | RBIAS | 35 | I-R | A 12.0k , 1.0% resistor is attached from VSSA to this pin in order to set the transceiver's internal bias currents. | | 24MHz Crystal<br>or external<br>clock input | XTAL1<br>(CLKIN) | 33 | ICLKx | This pin can be connected to one terminal of the crystal or can be connected to an external 24 clock when a crystal is not used. | | 24MHz Crystal | XTAL2 | 32 | OCLKx | This is the other terminal of the crystal, or left open when an external clock source is used to drive XTAL1/CLKIN. It may not be used to drive any external circuitry other than the crystal circuit. | | | | | MISC | | | General<br>Purpose I/O | GPIO1<br>(LED1) | 1 | I/O12 | This pin may be used either as input, edge sensitive interrupt input, or output. | | | | | | In addition, as an output, the GPIO1 can be used output controlled by the LED1_GPIO1 register. | ### Table 5.1 USB2240/USB2241 36-Pin QFN Pin Descriptions (continued) | NAME | SYMBOL | 36-PIN<br>QFN | BUFFER<br>TYPE | DESCRIPTION | |-------------------------------------|---------------------------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General<br>Purpose I/O | GPIO2 /<br>RXD /<br>SDA | 27 | I/O12 | GPIO: This pin may be used either as input, edge sensitive interrupt input, or output. | | | SDA | | I | RXD: In addition to the above, the signal can be used as input to the RXD of UART in the device, when the TXD_RXD_SEL bit in UTIL_CONFIG1 register is cleared to "0". | | | | | I/O12 | SDA: This is the data pin when used with an external serial EEPROM. | | General<br>Purpose I/O | GPIO4 | 29 | I/O12 | This pin may be used either as input, edge sensitive interrupt input, or output. | | | | | | For the USB2240 only, this pin can be used as the xD card detection pin. | | General<br>Purpose I/O | GPIO7 /<br>TXD /<br>SCK / | 31 | I/O12 | GPIO: This pin may be used either as input, edge sensitive interrupt input, or output. | | | MS_SKT_SEL | | O12 | TXD: In addition, as an output, the GPIO7 can be used as an output TXD of UART in the device, when the GPIO2/TXD bit in UTL_CONFIG register is set to "1" | | | | | O12 | SCK: This is the clock output when used with an external EEPROM. | | | | | 1 | MS_SKT_SEL: On the positive edge of nRESET, this pin is sampled to determined the Memory Stick socket size. | | | | | | 1 = 8 bit<br>0 = 4 bit | | General<br>Purpose I/O | GPIO10<br>(CRD_PWR) | 21 | I/O200 | GPIO: This pin may be used either as input, edge sensitive interrupt input, or output. | | | | | | CRD_PWR: Card Power drive of 3.3V @ either 100mA or 200mA. | | RESET Input | nRESET | 18 | IS | This active low signal is used by the system to reset the chip. The active low pulse should be at least 1 $\mu$ s wide. | | TEST Input | TEST | 28 | 1 | This signal is used for testing the chip. User should normally tie this pin low externally, if the test function is not used. | | | | DIGI | TAL / ANALO | G / POWER | | +1.8V Core<br>power | VDD18 | 13 | | All VDD18 pins must be connected together on the circuit board. | | | | | | +1.8V core power. This pin must have a 1.0 $\mu$ F (or greater) ±20% (ESR <0.1 $\Omega$ ) capacitor to VSS. | | 3.3V Power &<br>Regulator<br>Input. | VDD33 | 6<br>14<br>22 | | 3.3V Power & Regulator Input. | | 3.3V Analog<br>Power | VDDA33 | 36 | | 3.3V Analog Power | Table 5.1 USB2240/USB2241 36-Pin QFN Pin Descriptions (continued) | NAME | SYMBOL | 36-PIN<br>QFN | BUFFER<br>TYPE | DESCRIPTION | |-------------------|----------|---------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.8V PLL<br>Power | VDD18PLL | 34 | | This pin is the 1.8V Power for the PLL.<br>+1.8V Filtered analog power for internal PLL. This pin must have a 1.0 $\mu$ F(or greater) ±20% (ESR <0.1 $\Omega$ ) capacitor to VSS. | | Ground | VSS | SLUG | | Ground Reference | ### 5.2 Buffer Type Descriptions **Table 5.2 Buffer Type Descriptions** | BUFFER | DESCRIPTION | |---------|-----------------------------------------------------------------------------------------------| | 1 | Input. | | IPU | Input with internal weak pull-up resistor. | | IS | Input with Schmitt trigger. | | I/O12 | Input/Output buffer with 12mA sink and 12mA source. | | I/O200 | Input/Output buffer 12mA with FET disabled, 100/200mA source only with FET enabled. | | I/O12PD | Input/Output buffer with 12mA sink and 12mA source, with an internal weak pull-down resistor. | | I/O12PU | Input/Output buffer with 12mA sink and 12mA source with a pull-up resistor. | | O12 | Output buffer with 12mA source. | | O12PU | Output buffer with 12mA sink and 12mA source, with a pull-up resistor. | | O12PD | Output buffer with 12mA sink and 12mA source, with a pull-down resistor. | | ICLKx | XTAL clock input. | | OCLKx | XTAL clock output. | | I/O-U | Analog Input/Output Defined in USB specification. | | I-R | RBIAS. | # **Chapter 6 Pin Reset State Table** Figure 6.1 Pin Reset States | LEGEND | | |--------|-----------------------------------------------------------------------| | yes | hardware enables function | | | hardware disables function | | Z | hardware disables output driver | | pu | hardware enables pullup | | pd | hardware enables pulldown | | hw | hardware controls function, but state is protocol dependent | | (fw) | firmware controls function through registers | | VDD | hardware supplies power through pin, applicable only to CARD_PWR pins | | none | hardware disables pad | Figure 6.2 Legend for Pin Reset States Table \_ . . Table 6.1 USB2240/USB2241 36-Pin Reset States Table | 2.6 | Table 6.1 USB2240/USB2241 36-Pin Reset States Table | | | | | | | | | | | | | | | | | | |-----------------|-----------------------------------------------------|-----------------------------------|----------|-------------|-----------|-----------------------|----------|-------------|-----------------------------|------------|----------|-------------|-----------------------------|------------|----------|-------------|-----------|------------| | (05-08-08) | | | RI | ESET STA | Po | st-Reset S<br>xD Mode | tate | | Post-Reset State<br>SD Mode | | | | Post-Reset State<br>MS Mode | | | | | | | 08) | PIN | PIN NAME | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | | | 8 | xD_D0/SD_D6/MS_D7 | none | z | | | xD_D0 | hw | pd | yes | SD_D6 | hw | pu | yes | MS_D7 | hw | pd | yes | | | 7 | xD_D1/SD_D7/MS_D6 | none | Z | | | xD_D1 | hw | pd | yes | SD_D7 | hw | pu | yes | MS_D6 | hw | pd | yes | | | 5 | xD_D2/SD_D0/MS_D4 | none | z | | | xD_D2 | hw | pd | yes | SD_D0 | hw | pu | yes | MS_D4 | hw | pd | yes | | | 4 | xD_D3/SD_D1/MS_D5 | none | Z | | | xD_D3 | hw | pd | yes | SD_D1 | hw | pu | yes | MS_D5 | hw | hw | yes | | | 30 | xD_D4/GPIO(SD_WP)/MS_SCLK | SD_WP | 0 | | | xD_D4 | hw | pd | yes | SD_WP | (fw) | (fw) | (fw) | MS_SCLK | hw | hw | | | DAT/ | 25 | xD_D5/SD_D2 | none | Z | | | xD_D5 | hw | pd | yes | SD_D2 | hw | pu | yes | none | z | | | | 19<br>DATASHEET | 23 | xD_D6/SD_D3/MS_D3 | none | Z | | | xD_D6 | hw | pd | yes | SD_D3 | hw | pu | yes | MS_D3 | hw | pd | yes | | -11 | 20 | xD_D7/SD_D4/MS_D2 | none | Z | | | xD _D7 | hw | pd | yes | SD_D4 | hw | pu | yes | MS_D2 | hw | pd | yes | | | 9 | xD_nWP/SD_CLK/MS_BS | none | Z | | | xD_nWP | (fw) | pd | | SD_CLK | hw | 1 | yes | MS_BS | hw | hw | | | | 10 | xD_ALE/SD_D5/MS_D1 | none | z | | | xD_ALE | hw | pd | | SD_D5 | hw | pu | yes | MS_D1 | hw | hw | yes | | | 11 | xD_CLE/SD_CMD/MS_D0 | none | z | | | xD_CLE | hw | pd | | SD_CMD | hw | pu | yes | MS_D0 | hw | pd | yes | | | 19 | GPIO14 (xD_nCD) | GPIO | z | pu | yes | GPIO | (fw) | (fw) | (fw) | | | | | | | | | | SN | 26 | GPIO15 (SD_nCD) | GPIO | Z | pu | yes | GPIO | (fw) | (fw) | (fw) | | | | | | | | | | SMSC U | 24 | GPIO12 (MS_INS) | GPIO | z | pu | yes | GPIO | (fw) | (fw) | (fw) | | | | | | | | | | ISB22 | 27 | GPIO2 / RXD / SDA | GPIO | 0 | | | GPIO | (fw) | (fw) | (fw) | RXD | z | pu | yes | | | | | | USB2240/USB2241 | 29 | GPIO4 | GPIO | 0 | | | GPIO | (fw) | (fw) | (fw) | | | | | | | | | | B2241 | 31 | GPIO7 / TXD / SCK /<br>MS_SKT_SEL | GPIO | 0 | | | GPIO | (fw) | (fw) | (fw) | TXD | hw | | | | | | | Table 6.1 USB2240/USB2241 36-Pin Reset States Table (continued) | | RESET STATE | | | Ро | st-Reset S<br>xD Mode | tate | | Post-Reset State<br>SD Mode | | | | Post-Reset State<br>MS Mode | | | | | | |-----|-----------------|----------|-------------|-----------|-----------------------|----------|-------------|-----------------------------|------------|----------|-------------|-----------------------------|------------|----------|-------------|-----------|------------| | PIN | PIN NAME | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | FUNCTION | OUT-<br>PUT | PU/<br>PD | IN-<br>PUT | | 21 | GPIO10/CARD_PWR | GPIO | z | | | GPIO | (fw) | (fw) | (fw) | PWR | VDD | | | | | | | | 28 | TEST | TEST | z | | yes | TEST | z | | yes | | | | | | | | | | 18 | nRESET | nRESET | z | | yes | nRESET | z | | yes | | | | | | | | | | 1 | GPIO1 (LED1) | GPIO1 | 0 | | | GPIO | (fw) | (fw) | (fw) | | | | | | | | | | 16 | xD_nRE | none | z | | | xD_nRE | hw | (fw) | | none | z | | | none | z | | | | 12 | xD_nWE | none | z | | | xD_nWE | hw | (fw) | | none | z | | | none | z | | - | | 17 | xD_nB/R | none | z | | | xD _nBR | z | (fw) | yes | none | z | | | none | z | | - | | 15 | xD_nCE | none | z | | | xD_nCE | hw | (fw) | | none | z | | | none | z | | - | | 2 | USB+ | USB+ | z | | | USB+ | z | hw | hw | | | | | | | | | | 3 | USB- | USB- | z | | | USB- | z | hw | hw | | | | | | | | | | 35 | RBIAS | | | | | | | | | | | | | | | | | | 33 | XTAL1 (CLKIN) | | | | | | | | | | | | | | | | | | 32 | XTAL2 | | | | | | | | | | | | | | | | | Note: xD signals apply only to USB2240. # **Chapter 7 DC Parameters** ### 7.1 Maximum Guaranteed Ratings | PARAMETER | SYMBOL | MIN | MAX | UNITS | COMMENTS | |-------------------------------------|------------------------------------------|------|-------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Storage<br>Temperature | T <sub>A</sub> | -55 | 150 | °C | | | Lead<br>Temperature | | | 325 | °C | Soldering < 10 seconds | | 3.3V supply voltage | V <sub>DD33,</sub><br>V <sub>DDA33</sub> | -0.5 | 4.0 | V | | | Voltage on<br>USB+ and<br>USB- pins | | -0.5 | (3.3V supply voltage + 2) ≤ 6 | V | | | Voltage on<br>GPIO10 | | -0.5 | V <sub>DD33</sub> + 0.3 | V | When internal power FET operation of this pin is enabled, this pin may be simultaneously shorted to ground or any voltage up to 3.63V indefinitely, without damage to the device as long as $V_{DD33}$ and $V_{DDA33}$ are less than 3.63V and $T_A$ is less than 70°C. | | Voltage on any signal pin | | -0.5 | V <sub>DD33</sub> + 0.3 | V | | | Voltage on<br>XTAL1 | | -0.5 | 4.0 | V | | | Voltage on<br>XTAL2 | | -0.5 | V <sub>DD18</sub> + 0.3 | V | | - Note 7.1 Stresses above the specified parameters may cause permanent damage to the device. This is a stress rating only and functional operation of the device at any condition above those indicated in the operation sections of this specification is not implied. - Note 7.2 When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when the AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. When this possibility exists, it is suggested that a clamp circuit be used. Figure 7.1 Supply Rise Time Model ### 7.2 Recommended Operating Conditions | PARAMETER | SYMBOL | MIN | MAX | UNITS | COMMENTS | |----------------------------------|-------------------------------------------|------|--------------------|-------|-------------------------------------------------------------------------------------------------------| | Operating<br>Temperature | T <sub>A</sub> | 0 | 70 | °C | | | 3.3V supply voltage | V <sub>DD33</sub> ,<br>V <sub>DDA33</sub> | 3.0 | 3.6 | V | (Note 7.3) | | 3.3V supply rise time | t <sub>RT</sub> | 0 | 400 | μS | | | Voltage on<br>USB+ and USB- pins | | -0.3 | 5.5 | V | If any 3.3V supply voltage drops below 3.0V, then the MAX becomes: (3.3V supply voltage) + 0.5 ≤ 5.5 | | Voltage on any signal pin | | -0.3 | V <sub>DD33</sub> | V | | | Voltage on XTAL1 | | -0.3 | V <sub>DDA33</sub> | V | | | Voltage on XTAL2 | | -0.3 | V <sub>DD18</sub> | V | | **Note 7.3** A 3.3V regulator with an output tolerance of 1% must be used if the output of the internal power FET's must support a 5% tolerance. ### 7.3 DC Electrical Characteristics | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |-------------------------------|-------------------|----------------------------|-----|-----|-------|--------------------------------------------------------| | I, IPU, IPD Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILI</sub> | | | 0.8 | V | TTL Levels | | High Input Level | V <sub>IHI</sub> | 2.0 | | | V | | | Pull Down | PD | | 72 | | μΑ | | | Pull Up | PU | | 58 | | μΑ | | | IS Type Input Buffer | | | | | | | | Low Input Level | V <sub>ILI</sub> | | | 0.8 | V | TTL Levels | | High Input Level | V <sub>IHI</sub> | 2.0 | | | V | | | Hysteresis | V <sub>HYSI</sub> | | 420 | | mV | | | ICLK Input Buffer | | | | | | | | Low Input Level | V <sub>ILCK</sub> | | | 0.5 | V | | | High Input Level | V <sub>IHCK</sub> | 1.4 | | | V | | | Input Leakage | I <sub>IL</sub> | -10 | | +10 | μΑ | $V_{IN}$ = 0 to $V_{DD33}$ | | Input Leakage | | | | | | | | (All I and IS buffers) | | | | | | | | Low Input Leakage | I <sub>IL</sub> | -10 | | +10 | μА | V <sub>IN</sub> = 0 | | High Input Leakage | I <sub>IH</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = V <sub>DD33</sub> | | O12 Type Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA @<br>V <sub>DD33</sub> = 3.3V | | High Output Level | V <sub>OH</sub> | V <sub>DD33</sub><br>- 0.4 | | | V | I <sub>OH</sub> = -12mA @<br>V <sub>DD33</sub> = 3.3V | | Output Leakage | I <sub>OL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 to V <sub>DD33</sub><br>(Note 7.4) | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | COMMENTS | |----------------------------------------------------------------------------|----------------------------------------|----------------------------|-----|-----|----------|----------------------------------------------------------| | I/O12, I/O12PU & I/O12PD Type<br>Buffer | | | | | | | | Low Output Level | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 12mA @<br>V <sub>DD33</sub> = 3.3V | | High Output Level | V <sub>OH</sub> | V <sub>DD33</sub><br>- 0.4 | | | V | I <sub>OH</sub> = -12mA @<br>V <sub>DD33</sub> = 3.3V | | Output Leakage | I <sub>OL</sub> | -10 | | +10 | μΑ | V <sub>IN</sub> = 0 to V <sub>DD33</sub><br>(Note 7.4) | | Pull Down | PD | | 72 | | μΑ | | | Pull Up | PU | | 58 | | μΑ | | | IO-U<br>(Note 7.5) | | | | | | | | I-R<br>(Note 7.6) | | | | | | | | I/O200<br>Integrated Power FET for<br>GPIO10 | | | | | | | | High Output Current Mode<br>Short Circuit Current Limit 200mA | I <sub>OUT</sub><br>I <sub>SC200</sub> | 200 | | TBD | mA<br>mA | Vdrop <sub>FET</sub> = 0.46V<br>Vout <sub>FET</sub> = 0V | | Low Output Current Mode<br>Short Circuit Current Limit 100mA<br>(Note 7.7) | I <sub>OUT</sub><br>I <sub>SC100</sub> | 100 | | TBD | mA<br>mA | Vdrop <sub>FET</sub> = 0.23V<br>Vout <sub>FET</sub> = 0V | | On Resistance (Note 7.7) | R <sub>DSON</sub> | | | 2.1 | Ω | I <sub>FET</sub> = 70mA | | Output Voltage Rise Time | t <sub>DSON</sub> | | | 800 | μS | C <sub>LOAD</sub> = 10μF | | Supply Current Unconfigured | I <sub>CCINIT</sub> | | 80 | 90 | mA | | | Supply Current Active | I <sub>CC</sub> | | 110 | 140 | mA | | | Full Speed | | | 135 | 165 | mA | | | High Speed | I <sub>CC</sub> | | 133 | 100 | IIIA | | | Supply Current Standby | I <sub>CSBY</sub> | | 350 | 700 | μΑ | | - **Note 7.4** Output leakage is measured with the current pins in high impedance. - Note 7.5 See The USB 2.0 Specification, Chapter 7, for USB DC electrical characteristics - Note 7.6 RBIAS is a 3.3V tolerant analog pin. - Note 7.7 Output current range is controlled by program software. - Note 7.8 The assignment of each Integrated Card Power FET to a designated Card Connector is controlled by both firmware and the specific board implementation. Firmware will default to the settings listed in Table 10.1, "GPIO Usage (ROM Rev 0x00)," on page 28. - **Note 7.9** The 3.3V supply should be at least at 75% of its operating condition before the 1.8V supply is allowed to ramp up. ### 7.4 Capacitance $T_A = 25$ °C; fc = 1MHz; $V_{DD}$ , $V_{DDP} = 1.8V$ **Table 7.1 Pin Capacitance** | | | LIMITS | | | | | |-------------------------|-------------------|--------|-----|-----|------|-----------------------------------------------------------------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | TEST CONDITION | | Clock Input Capacitance | C <sub>XTAL</sub> | | | 2 | pF | All pins (except USB pins and pins under test) are tied to AC ground. | | Input Capacitance | C <sub>IN</sub> | | | 10 | pF | | | Output Capacitance | C <sub>OUT</sub> | | | 20 | pF | | # **Chapter 8 AC Specifications** ### 8.1 Oscillator/Clock Crystal: Parallel Resonant, Fundamental Mode, 24 MHz ± 100ppm. External Clock: 50% Duty cycle $\pm$ 10%, 24/48 MHz $\pm$ 100ppm, Jitter < 100ps rms. Figure 8.1 Typical Crystal Circuit Note: $C_B$ equals total board/trace capacitance. $$\frac{(C_1 + C_{S1}) \times (C_2 + C_{S2})}{(C_1 + C_{S1} + C_2 + C_{S2})} = C_L$$ Figure 8.2 Formula to Find Value of $C_1$ and $C_2$ #### Revision 2.6 (05-08-08) 3 TERMINAL #1 IDENTIFIER E2 EXPOSED PAD 4X 45°X0.6 MAX (OPTIONAL) 36X 0.2 MIN -**BOTTOM VIEW TOP VIEW** COMMON DIMENSIONS SYMBOL MIN NOM MAX NOTE REMARK 27 DATASHEET 0.80 1.00 **OVERALL PACKAGE HEIGHT** Α1 0.02 0.05 STANDOFF SIDE VIEW MOLD CAP THICKNESS A2 0.60 0.80 A3 0.20 REF LEADFRAME THICKNESS \_ D/E 5.85 6.00 6.15 X/Y BODY SIZE D1/E1 5.55 5.95 X/Y MOLD CAP SIZE D2/E2 4.20 2 X/Y EXPOSED PAD SIZE $\stackrel{ extstyle L}{=}$ FULL RADIUS IS OPTIONAL 4.00 4.10 0.50 0.60 0.75 TERMINAL LENGTH L GE E2' 0.25 TERMINAL WIDTH b 0.18 0.30 2 \_---LAND PATTERN DIMENSIONS 0.50 BSC TERMINAL PITCH \_\_\_\_ SYMBOL MAX **NOTES:** GD/GE 4.60 1. ALL DIMENSIONS ARE IN MILLIMETERS. D2'/E2' 4.10 2. POSITION TOLERANCE OF EACH TERMINAL AND EXPOSED PAD IS $\pm\,0.05$ mm 0.28 0.90 0.50 THE USER MAY MODIFY THE PCB LAND PATTERN DIMENSIONS BASED ON THEIR EXPERIENCE AND/OR PROCESS CAPABILITY SMSC USB2240/USB2241 Χ Υ RECOMMENDED PCB LAND PATTERN Figure 9.1 USB2240/USB2241 36-QFN, 6x6mm Body, 0.5mm Pitch TERMINAL TIP. WITHIN THE AREA INDICATED. AT MAXIMUM MATERIAL CONDITION. DIMENSIONS "b" APPLIES TO PLATED 3. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED TERMINALS AND IT IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM THE 4. COPLANARITY ZONE APPLIES TO EXPOSED PAD AND TERMINALS. ### Table 10.1 GPIO Usage (ROM Rev 0x00) | NAME | ACTIVE LEVEL | SYMBOL | DESCRIPTION AND NOTE | |--------|--------------|------------------------|----------------------------------------------------------------------------------------------| | GPIO1 | Н | LED1 | LED indicator | | GPIO2 | Н | RXD / SDA | Receive Port of Debugger / Serial EEPROM Data | | GPIO4 | USER | GPIO | User defined | | GPIO6 | L | SD_WP | SD Write Protect | | GPIO7 | Н | TXD / SCK / MS_SKT_SEL | Transmit Port of Debugger / Serial EEPROM Clock / Memory Stick Socket (1 = 8 bit; 0 = 4 bit) | | GPIO10 | L | CRD_PWR | Card Power Control | | GPIO12 | L | MS_INS | Memory Stick Card Insertion | | GPIO14 | L | xD_nCD | xD card detect | | GPIO15 | L | SD_nCD | Secure Digital card detect |