# N-Channel Synchronous MOSFETs With Break-Before-Make

#### **FEATURES**

- 0- to 30-V Operation
- Under-Voltage Lockout
- Shoot Through Resistant
- Fast Switching Times
- SO-16 Package

- Driver Impedance—3 Ω
- 30-V MOSFETs
- High Side: 0.028 Ω @ V<sub>DD</sub> = 4.5 V
   Low Side: 0.008 Ω @ V<sub>DD</sub> = 4.5 V
   Switching Frequency: 250 kHz to 1 MHz

#### **DESCRIPTION**

The Si4732CY n-channel synchronous MOSFET with break-before-make (BBM) is a high speed driver designed to operate in high frequency dc-dc switch-mode power supplies. It's purpose is to simplify the use of n-channel MOSFETs in high frequency buck regulators. This device is designed to be

used with any single output PWM IC or ASIC to produce a highly efficient, low cost, synchronous rectifier converter.

The LITTLE FOOT *Plus* <sup>™</sup> Drivers Si4732DY is packaged in Vishay-Siliconix's high-performance SO-16 package.

#### **FUNCTIONAL BLOCK DIAGRAM**



Order Number: Si4732CY (without tape and reel) Si4732CY-T1 (with tape and reel)



| ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> = 25°C UNLESS OTHERWISE NOTED) |                                    |                                   |                               |      |  |
|-------------------------------------------------------------------------|------------------------------------|-----------------------------------|-------------------------------|------|--|
| Parameter                                                               |                                    | Symbol                            | Steady State                  | Unit |  |
| Logic Supply                                                            |                                    | V <sub>DD</sub>                   | 7                             |      |  |
| Logic Inputs                                                            |                                    | V <sub>IN</sub>                   | -0.7 to V <sub>DD</sub> + 0.3 | V    |  |
| Drain Voltage                                                           |                                    | V <sub>D1</sub>                   | 30                            | V    |  |
| Bootstrap Voltage                                                       |                                    | V <sub>BOOT</sub>                 | V <sub>S1</sub> + 7           |      |  |
|                                                                         | T <sub>A</sub> = 25 <sup>®</sup> C | I <sub>D1</sub>                   | 5.3                           |      |  |
| 0 1 0 1 7 1 1 2 2 2 2                                                   | T <sub>A</sub> = 70 <sup>®</sup> C |                                   | 4.25                          |      |  |
| Continuous Drain Current (T <sub>J</sub> = 150®C) <sup>a</sup>          | T <sub>A</sub> = 25 <sup>®</sup> C |                                   | 11                            | Α    |  |
|                                                                         | T <sub>A</sub> = 70 <sup>®</sup> C | I <sub>D2</sub>                   | 8.85                          |      |  |
| Maximum Power Dissipation <sup>a</sup>                                  |                                    | P <sub>D</sub>                    | 1.2                           | W    |  |
|                                                                         | Driver                             |                                   | -65 to 125                    |      |  |
| Operating Junction and Storage Temperature Range                        | MOSFETs                            | T <sub>j</sub> , T <sub>stg</sub> | -65 to 150                    | °C   |  |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING CONDITIONS |                   |                                          |      |  |
|----------------------------------|-------------------|------------------------------------------|------|--|
| Parameter                        | Symbol            | Steady State                             | Unit |  |
| Drain Voltage                    | V <sub>D1</sub>   | 0 to 30                                  |      |  |
| Logic Supply                     | $V_{DD}$          | 4.5 to 5.5                               | V    |  |
| Input Logic High Voltage         | V <sub>IH</sub>   | 0.6 x V <sub>DD</sub> to V <sub>DD</sub> | V    |  |
| Input Logic Low Voltage          | V <sub>IL</sub>   | -0.3 to 0.3 x V <sub>DD</sub>            |      |  |
| Bootstrap Capacitor              | C <sub>BOOT</sub> | 100 n to 1 μ                             | F    |  |
| Ambient Temperature              | T <sub>A</sub>    | -40 to 85                                | °C   |  |

| THERMAL RESISTANCE RATINGS                      |              |                    |         |         |      |
|-------------------------------------------------|--------------|--------------------|---------|---------|------|
| Parameter                                       |              | Symbol             | Typical | Maximum | Unit |
| High-Side Junction-to-Ambient <sup>a</sup>      |              | R <sub>thJA1</sub> | 85      | 105     |      |
| Low-Side Junction-to-Ambient <sup>a</sup>       |              | R <sub>thJA2</sub> | 68      | 85      |      |
| High-Side Junction-to-Foot (Drain) <sup>b</sup> | Steady State | R <sub>thJF1</sub> | 26      | 33      | °C/W |
| Low-Side Junction-to-Foot (Drain) <sup>b</sup>  |              | R <sub>thJF2</sub> | 16      | 20      |      |

#### Notes

Surface mounted on 1" x1" FR4 board, 0.062" thick, 2-oz copper double sided.

Junction-to-foot thermal impedance represents the effective thermal impedance of all heat carrying leads in parallel and is intended for use in conjunction with the thermal impedance of the PC board pads to ambient (R<sub>thJF</sub> + R<sub>thPCB-A</sub>). It can also be used to estimate chip temperature if power dissipation and the lead temperature of a heat carrying (drain) lead is known.



# Vishay Siliconix

|                                                      |                       | Test Conditions Unless Specified $T_A = 25 ^{\circ}\text{C}$ $4.5 \text{V} < \text{V}_{DD} < 5.5 \text{V},  4.5 \text{V} < \text{V}_{D1} < 30 \text{V}$ |     |      | Limits |      |              |
|------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|--------|------|--------------|
| Parameter                                            | Symbol                |                                                                                                                                                         |     | Min  | Тура   | Max  | Unit         |
| Power Supplies                                       |                       | •                                                                                                                                                       | •   |      | •      |      |              |
| Logic Voltage                                        | $V_{DD}$              |                                                                                                                                                         |     | 4.5  |        | 5.5  | V            |
| 1 (0 (0) (1)                                         | I <sub>DD(EN)</sub>   | $V_{DD} = 4.5 \text{ V}, V_{CLK, SYNC} = 4.5 \text{ V}$ $V_{DD} = 4.5 \text{ V}, V_{CLK, SYNC} = 0 \text{ V}$                                           |     | 280  | 500    |      |              |
| Logic Current (Static)                               | I <sub>DD(DIS)</sub>  |                                                                                                                                                         |     |      | 220    | 500  | μΑ           |
| 1i- O (Di-)                                          | I <sub>DD1(DYN)</sub> | V <sub>DD</sub> = 5 V, f <sub>clk</sub> = 250 kHz                                                                                                       |     |      | 20     |      | <del>.</del> |
| Logic Current (Dynamic)                              | I <sub>DD2(DYN)</sub> | V <sub>DD</sub> = 5 V, f <sub>clk</sub> = 1                                                                                                             | MHz |      | 70     |      | mA           |
| Logic Input                                          |                       |                                                                                                                                                         |     |      |        |      | •            |
| Logic Input Voltage—High<br>(VCLK, SYNC)             | V <sub>HIGH</sub>     | V <sub>DD</sub> = 4.5 V                                                                                                                                 |     | 2.7  | 2.3    |      | V            |
| Logic Input Voltage—Low<br>(V <sub>CLK, SYNC</sub> ) | V <sub>LOW</sub>      |                                                                                                                                                         |     | -0.3 | 2.25   | 0.8  | '            |
| Protection                                           |                       |                                                                                                                                                         |     |      |        |      |              |
| Break-Before-Make Reference                          | $V_{BBM}$             | V <sub>DD</sub> = 5.5 V                                                                                                                                 |     |      | 2.4    |      | V            |
| Under-Voltage Lockout                                | $V_{UVLO}$            | - V <sub>DD</sub> = 4.5 V                                                                                                                               |     | 3.75 | 4      | 4.25 |              |
| Under-Voltage Lockout Hysteresis                     | $V_{H}$               |                                                                                                                                                         |     |      | 0.4    |      |              |
| MOSFETs                                              |                       |                                                                                                                                                         |     |      |        |      |              |
| Drain-Source Voltage                                 | V <sub>DS</sub>       | I <sub>D</sub> = 250 μA                                                                                                                                 |     | 30   |        |      | V            |
| D : 0                                                | r <sub>DS(on)1</sub>  | $V_{DD} = 4.5 \text{ V}, I_D = 10 \text{ A}$<br>$T_A = 25^{\circ}\text{C}$                                                                              | Q1  |      | 23     | 28   |              |
| Drain-Source On-State Resistance <sup>a</sup>        | r <sub>DS(on)2</sub>  |                                                                                                                                                         | Q2  |      | 5.5    | 8    | mΩ           |
| Diada Farward Valtage                                | V <sub>SD1</sub>      | I <sub>S</sub> = 2 A, V <sub>GS</sub> = 0 V                                                                                                             | Q1  |      | 0.7    | 1.1  | V            |
| Diode Forward Voltage <sup>a</sup>                   | V <sub>SD2</sub>      |                                                                                                                                                         | Q2  |      | 0.7    | 1.1  |              |
| Dynamic <sup>b</sup>                                 |                       |                                                                                                                                                         |     |      |        |      |              |
| Driver CLK to S1/D2 Off Delay                        | t <sub>d(off)</sub>   | f <sub>s</sub> = 1 MHz, I <sub>D</sub> = 10 A<br>V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.6 V                                                       |     |      | 34     | 60   |              |
| Driver CLK to S1/D2 Fall Time                        | t <sub>f</sub>        |                                                                                                                                                         |     |      | 2.8    | 10   | 1            |
| Driver CLK to S1/D2 On Delay                         | t <sub>d(on)</sub>    |                                                                                                                                                         |     |      | 81     | 150  | ns           |
| Driver CLK to S1/D2 Rise Time                        | t <sub>r</sub>        |                                                                                                                                                         |     |      | 18.4   | 40   | 1 '''        |
| Source-Drain Reverse Recovery<br>Time—Q <sub>2</sub> | t <sub>rr</sub>       | I <sub>F</sub> 2.7 A, di/dt = 100 A/μs                                                                                                                  |     |      | 50     | 80   | 1            |

#### Notes

a. Pulse test: pulse width ≤300 ms, duty cycle ≤2%.
b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.



### **TIMING DIAGRAMS**



### **SWITCHING TEST SET-UP**





# Vishay Siliconix

#### **PIN CONFIGURATION**



| TRUTH TABLE |     |                |                |  |
|-------------|-----|----------------|----------------|--|
| Sync EN     | CLK | Q <sub>1</sub> | $\mathbf{Q_2}$ |  |
| н           | Н   | ON             | OFF            |  |
| Н           | L   | OFF            | ON             |  |
| L           | Н   | ON             | OFF            |  |
| L           | L   | OFF            | OFF            |  |

| PIN DESCRIPTION |                   |                                                                      |  |  |
|-----------------|-------------------|----------------------------------------------------------------------|--|--|
| Pin             | Symbol            | Description                                                          |  |  |
| 1, 2            | D <sub>1</sub>    | High-Side MOSFET Drain                                               |  |  |
| 3               | GND               | Signal Ground                                                        |  |  |
| 4               | CLK               | Input Logic Signal                                                   |  |  |
| 5               | SYNC EN           | Synchronous Enable                                                   |  |  |
| 6, 7, 8         | S <sub>2</sub>    | Low-Side MOSFET Source                                               |  |  |
| 9, 10, 11, 12   | D <sub>2</sub>    | Low-Side MOSFET Drain                                                |  |  |
| 13              | V <sub>DD</sub>   | Logic Supply; Decoupling to GND (with a Dap is strongly recommended) |  |  |
| 14              | C <sub>BOOT</sub> | Bootstrap Capacitor for Upper MOSFET                                 |  |  |
| 15, 16          | S <sub>1</sub>    | High-Side MOSFET Source                                              |  |  |

#### **APPLICATION CIRCUIT**



# **Vishay Siliconix**

#### **New Product**



#### **DEVICE OPERATION**

The Vishay Siliconix MOSFET plus driver product is optimized for dc-dc conversion in all aspects—driver design through MOSFET optimization. The integrated packaged allows the PCB designer to ignore the MOSFET driving current loops and focus on one board layout aspect—output current loop. It also allows for simplicity when adding additional phases to a system.

The MOSFET driver is designed to eliminate any shoot-through currents in the output MOSFET stage by integrating a break-before-make circuit topology. When the low-side MOSFET is to be turned on, there is an internal reference voltage,  $V_{BBM},$  that the  $S_1$  node needs to be below before the low-side MOSFET is turned on. When the high-side MOSFET is to be turned on, there is an optimized delay time (based on the MOSFET pair used) that will ensure that the low-side is turned off, and minimize the body diode conduction. In addition, the low impedance MOSFET drivers are optimized with the MOSFET gate impedance to help ensure an "off" state gate voltage during any shoot-through conditions when the high-side MOSFET is turned on.

The MOSFETs are designed to meet a specific set of conditions to provide the best performance possible. These requirements are as follows.

- 1. The size of the MOSFET is selected to provide a good compromise between power dissipation and size.
- The high-side MOSFET is designed to minimize the r<sub>DS(on)</sub>-Q<sub>g</sub> figure-of-merit and to have a low R<sub>g</sub> for short switching times.
- 3. The low-side MOSFET is designed to have the optimum  $r_{DS(on)}$ , low  $R_g$  for short switching times, and low  $Q_{gd}/Q_{gs}$  ratio to eliminate shoot-through conditions.

#### **Switch Timing**

The Si4732CY has a built-in delay time that is optimized for the MOSFET pair. When the CLK signal goes low, the high-side driver will turn off, and the output will start to ramp down,  $t_{\rm f}$ . After a total delay,  $t_{\rm d(off)}$ , the low-side driver turns on to provide the synchronous rectification.

When the CLK goes high, the low-side driver turns off; as the body diode starts to conduct, the high-side MOSFET turns on after a total delay,  $t_{d(on)}$ . The output then ramps up,  $t_r$ .

#### TYPICAL CHARACTERISTICS (25°C UNLESS NOTED)

#### **Representative Safe Operating Curve**

The following guidelines are meant to allow the designer the quickest and simplest method to working with the Vishay Siliconix MOSFET plus driver products.

 The Si4732CY has a limited maximum output current capability, depending on the frequency, duty cycle and ambient temperature. The following graph shows the limitation



#### **Typical Performance**

2. The following chart shows experimental results based on a specific set of operating conditions.





# **Vishay Siliconix**

#### TYPICAL CHARACTERISTICS (25°C UNLESS NOTED)



 The dissipation of the heat generated by the MOSFET plus driver product is highly dependent on the board thermal impedance and the R<sub>thJF</sub> of the SO-16 package. When all of these factors are put together, a set of efficiency curves are developed as shown. This experimental result is based on a spreading copper area on the board of one and a half square inches.



#### **BOARD DESIGN GUIDELINES**

The performance characteristics shown above was done using a board that follows a suggested layout of the device and surrounding components. The basic design rules are as follows.

- Minimize the distance of the V<sub>DD</sub> capacitor to the V<sub>DD</sub> pins and ground.
- Place the output inductor close to the S<sub>1</sub> and D<sub>2</sub> pads.
   Using a large copper area around these pads help improve the thermal performance. Adding thermal vias to help dissipate the heat also improves performance.
- 3. Use a large copper area for the  $D_1$  and  $S_2$  pads. Again, using thermal vias in this area will help the thermal performance.



# **BOARD LAYOUT**



**Top Layer Overlay** 



Top Layer



Internal Plane 1



Internal Plane 2



**Bottom Layer** 



**Bottom Layer Overlay**