# FDC 92C39/92C39B 92C39T/92C39BT # ENHANCED FLOPPY DISK INTERFACE CIRCUIT # FEATURES Digital Data Separator Performs complete data separation function for floppy disk drives Separates FM and MFM encoded data No critical adjustments necessary 3½", 5½" and 8" compatible Variable Write Precompensation Internal Crystal Oscillator Circuit Track-Selectable Write Precompensation Retriggerable Head-Load Timer Fully compatible with FDC 179X, FDC 765A and FDC 7265 ## PIN CONFIGURATION # ☐ TTL Compatible; Fully Compatible with the FDC 9229 ☐ 16-Bit Cell Divide Algorithm Improves Performance ☐ Fabricated in Low Power CMOS ☐ Single + 5 Volt Supply #### **FUNCTIONAL DESCRIPTION** The FDC 92C39 is a CMOS integrated circuit designed to complement either the 179X or 765 (8272) type of floppy disk controller chip. It incorporates a digital data separator, write precompensation logic, and a head-load timer in one 0.3-inch wide 20-pin package. A single pin will configure the chip to work with either the 179X or 765 type of controller. The FDC 92C39 provides a number of different dynamically selected precompensation values so that different values may be used when writing to the inner and outer tracks of the floppy disk drive. The FDC 92C39 operates from a +5V supply. The FDC 92C39 is available in four versions: the FDC 92C39/T which is intended for 5¼" drives and the FDC 92C39B/T for 3½", 5¼", and 8" drives. (The /T versions require a TTL clock input.) # **DESCRIPTION OF PIN FUNCTIONS** | PIN NO. | SYMBOL | I/O | DESCRIPTION (This input is | |---------|-----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DSKD | ı | This input is the raw read data received from the drive. (This input is active low.) | | 2 | FDCSEL | ı | This input signal, when low, programs the FDC 92C39 for a 179X type of LSI controller. When FDCSEL is high, the FDC 92C39 is programmed for a 765 (8272) or 7265 floppy disk controller. (See fig. 4.) | | 3 | MINI | ı | The state of this input determines whether the FDC 92C39 is configured to support 8" or 5'4" floppy disk drive interfaces. It is used in conjunction with the DENS input to prescale the clock for the data separator. The state of this input also alters the CLKOUT frequency, the precompensation value, the head load delay time (when in 179X mode) and the HLT/CLK frequency (when in 765 mode). See figs. 2, 3, and 4.) | | 4 | DENS | ı | The state of this input determines whether the FDC 92C39 is configured to support single density (FM) or double density (MFM) floppy disk drive interfaces. It is used in conjunction with the MINI input to prescale the clock for the data separator. The state of this input also alters the CLKOUT frequency when in the 765 mode. (See figs. 2, 3, and 4.) | | 5 | SEPCLK | 0 | A square-wave window clock signal output derived from the DSKD input. | | 6 | SEPD | 0 | This output is the regenerated data pulse derived from the raw data input (DSKD). This signal may be either active low or active high as determined by FDCSEL (pin 2). | | 7 | WDOUT | 0 | The precompensated WRITE DATA stream to the drive. | | 8 | HLT/CLK | 0 | When in the 765 mode (FDCSEL high), this output is the master clock to the floppy disk controller. When in the 179X mode, this signal goes high after the head load delay has occured following the HLD input going high This output is retriggerable. (See fig. 3.) | | 9 | CLKOUT | 0 | This signal is the write clock to the floppy disk controller. Its frequency is determined by the state of the MINI, DENS and FDCSEL input pins. (See fig. 3.) | | 10 | GND | | Ground | | 11 | XTAL 1/CLKIN | 1 | This input is for direct connection to a 16 MHz or 8 MHz single-phase TTL-level clock, or one lead from an 8 MHz or 16 MHz crystal. | | 12 | WDIN | | The write data stream from the floppy disk controller. | | 13 | EARLY | Ī | When this input is high, the current WRITE DATA pulse will be written early to the disk. | | 14 | LATE | 1 | When this input is high, the current WRITE DATA pulse will be written la to the disk. When both EARLY and LATE are low, the current WRITE DATA pulse will be written at the nominal position. | | 15 | HLD | I | This input is only used in 179X mode. A high level at this input causes a high level on the HLT/CLK output after the specified head-load time dela has elapsed. The delay is selected by the state MINI output. (See fig. 3.) In 765 mode this pin must not be forced high. | | 16 | XTAL 2 | I | The second lead from an 8 MHz or 16 MHz crystal is connected to this pin. In those applications, using a TTL clock, this pin should be left floating. | | 17 | P0 | | P2-P0 select the amount of precompensation applied to the write data. | | 18 | P1 | | — (See fig. 2.) | | 19 | P2 | | | | 20 | V <sub>cc</sub> | | +5 VOLT SUPPLY | #### **OPERATION** **Data Separator** The CLKIN input clock is internally divided by the FDC 92C39 to provide an internal clock. The division ratio is selected by the FDCSEL, MINI and DENS inputs depending on the type of drive used. (See fig. 1.) The FDC 92C39 detects the leading (negative) edges of the disk data pulses and adjusts the phase of the internal clock to provide the SEPCLK output. Separate short- and long-term timing correctors assure accurate clock separation. The SEPCLK frequency is nominally ½2 the internal clock frequency. Depending on the internal timing correction, the duration of any SEPCLK half-cycle may vary from a nominal of 16 to a minimum of 12 and a maximum of 21 internal clock cycles. | INPUTS | | | DIVISOR | |--------|------|------|--------------------| | FDCSEL | DENS | MINI | f(CLKIN)/f(INTCLK) | | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 4 | | 1 | 0 | 0 | 2 | | 1 | 0 | 1 | 4 | | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 2 | # **OPERATION (CONT'D)** #### Precompensation The desired precompensation delay is determined by the state of the P0, P1 and P2 inputs of the FDC 92C39 as per fig. 2. Logic levels present on these pins may be changed dynamically as long as the inputs are stable during the time the floppy disk controller is writing to the drive and the inputs meet the minimum setup time with respect to the write data from the floppy disk controller. #### **Head Load Timer** The head load time delay is either 40 ms or 80 ms, depending on the state of MINI. (See fig. 3.) The purpose of this delay is to ensure that the head has enough time to engage properly. The head load timer is only used in the 179X mode; it is non-functional in the 765 or 7265 mode. The FDC 179X initiates the loading of the floppy disk drive head by setting HLD high. The controller then waits the programmed amount of time until the HLT signal from the FDC 92C39 goes high before starting a read or write operation. | MINI | P2 | P1 | P0 | PRECOMP VALUE | |------|----|----|----|---------------| | | 0 | 0 | 0 | 0 ns | | ň | ŏ | Ŏ | 1 | 62.5 ns | | ŏ | Õ | 1 | 0 | 125 ns | | Õ | ŏ | 1 | 1 | 187.5 ns | | ŏ | 1 | 0 | 0 | 250 ns | | ŏ | 1 | Ó | 1 | 250 ns | | ĭ | Ó | 0 | 0 | 0 ns | | 1 | Ó | 0 | 1 | 125 ns | | 1 | Ō | 1 | 0 | 250 ns | | i | Ō | 1 | 1 | 375 ns | | 1 | 1 | 0 | 0 | 500 ns | | 1 | 1 | 0 | 1 | 500 ns | | i i | 1 | 1 | 0 | 625 ns | | 1 | 1 | 1 | 1 | 625 ns | | | | | | | NOTE: All values shown are obtained with a 16 MHz reference clock. Multiply pre-comp values by two for 8 MHz operation. # FIG. 2 WRITE PRECOMPENSATION VALUE SELECTION | | NPUTS | | OUTI | PUTS | | | | |------------------|------------------|------------------|----------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------| | FDCSEL | | MINI | CLKOUT | HLT/CLK | 16 MHZ INPUT CLOCK | 8 MHZ INPUT CLOCK | CONTROLLER | | 0<br>0<br>0<br>0 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 2 MHz<br>1 MHz<br>2 MHz<br>1 MHz | 40 ms*<br>80 ms*<br>40 ms*<br>80 ms* | 8" Double Density<br>51/4" Double Density<br>8" Single Density<br>51/4" Single Density | 51/4" Double Density<br>Not Permitted<br>51/4" Single Density<br>Not Permitted | 179X<br>179X<br>179X<br>179X | | 1<br>1<br>1 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | 500 KHz<br>250 KHz<br>1 MHz<br>500 KHz | 8 MHz<br>4 MHz<br>8 MHz<br>4 MHz | 8" Single Density<br>51/4" Single Density<br>8" Double Density<br>51/4" Double Density | 51/4" Single Density<br>Not Permitted<br>51/4" Double Density<br>Not Permitted | 765 (8272)<br>765 (8272)<br>765 (8272)<br>765 (8272) | NOTE: 31/2" drive users should consult drive specifications to determine if drive data rate equals 5.25" or 8" standards. \*NOTE: All values shown are obtained with a 16 MHz reference clock. Divide all frequencies and multiply all periods by two for 8 MHz operation. FIG. 3 CLOCK/HEAD LOAD TIME DELAY AND FLOPPY DISK DRIVE/CONTROLLER SELECTION #### **MAXIMUM GUARANTEED RATINGS\*** | Operating Temperature Range | 0°C to + 70°C | |---------------------------------------------------------|------------------------| | Storage Temperature Range | 55°C to + 150°C | | Lead Temperature (soldering, 10 sec.) | + 300°C | | Positive Voltage on any I/O Pin, with respect to ground | V <sub>cc</sub> + 0.3V | | Negative Voltage on any I/O Pin, with respect to ground | –0.3V | | Maximum Vcc | | | Power Dissipation | | <sup>\*</sup>Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. NOTE: When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes or "glitches" on their outputs when the AC power is switched on and off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used. #### **ELECTRICAL CHARACTERISTICS** ( $T_A = 0^{\circ}C$ to 70°C, $V_{cc} = 5V \pm 5\%$ ) | PARAMETER | MIN | TYP | MAX | UNIT | CONDITIONS | |----------------------------------------------------------|--------------|-----|--------------------|----------|---------------------------------------------------------------------| | DC CHARACTERISTICS | | | | | CONDITIONS CONDITIONS CONDITIONS CONDITIONS | | NPUT VOLTAGE | 00 | | 0.8 | v | Except CLKIN | | Low Level V <sub>II</sub><br>High Level V <sub>III</sub> | -0.3<br>2.0 | | (V <sub>cc</sub> ) | v | Except CERIN | | | 2.0 | , | (Vcc) | <u>v</u> | | | KTAL/CLKIN INPUT VOLTAGE | 0.0 | | 1.5 | v | | | Low (V <sub>L</sub> ) | - 0.3<br>3.2 | | | v | | | High (V <sub>IH</sub> ) | 3.2 | | (V <sub>cc</sub> ) | | | | DUTPUT VOLTAGE | 1 | | | ,, | A C A company LIII T/CL K | | Low Level V <sub>o</sub> | | | 0.4 | V | $I_{OL} = 1.6$ mA except HLT/CLK<br>$I_{OL} = 0.4$ mA, HLT/CLK only | | High Loyal V | 2.4 | | | v | $I_{OH} = -100 \mu A$ except HLT/CLK | | High Level V <sub>он</sub> | 2.4 | | | • | $I_{OH} = -400 \mu\text{A}, \text{HLT/CLK only}$ | | POWER SUPPLY CURRENT | | | | | | | I <sub>cc</sub> | | | 20 | mA. | | | NPUT LEAKAGE CURRENT | + | | <del></del> | | | | NFUT LEARAGE CURRENT | | | 10 | μА | $V_{IN} = 0$ to $V_{CC}$ | | I <sub>IL</sub> | | | 10 | | + · · · · · · · · · · · · · · · · · · · | | INPUT CAPACITANCE | | TDD | | pF | Except CLKIN | | C <sub>IN</sub> | | TBD | | pF | CLKIN only | #### ELECTRICAL CHARACTERISTICS ( $T_A = 0$ °C to 70°C, $V_{cc} = 5V \pm 5$ %) | PARAMETER | MIN | TYP | MAX | UNIT | Some parathra o not a may occur | | |----------------------------------|------|------------------------------------------------------------------------------------------------|----------|------|---------------------------------|--| | AC ELECTRICAL<br>CHARACTERISTICS | (AI | MIN TYP MAX UNIT CONDITIONS (All times assume XTAL/CLKIN = 16 MHz unless otherwise specified) | | | | | | CLKIN frequency | 3.95 | 16 | 16.2 | MHz | FDC 92C39B | | | | 3.95 | 8 | 8.1 | MHz | FDC 92C39 | | | CLKIN DUTY CYCLE | 40 | | 60 | % | | | | t <sub>cikoh</sub> | 465 | 500 | 515 | ns | FDCSEL = low; MINI = high | | | CIRCII | 215 | 250 | 265 | ns | FDCSEL = low; MINI = low | | | | 90 | 125 | 140 | ns | FDCSEL = high | | | t <sub>wdo</sub> | 150 | 312.5 | 350 | ns | Time Doubles with MINI-1 | | | t. | 50 | | 400 | ns | | | | tonec | 0 | | 400 | ns | | | | t <sub>wae</sub> | 500 | 562.5 | | ns | 9 clock times ± 1 clock time | | | t <sub>woN</sub> | | | p value | | See fig. 2 | | | t <sub>wdL</sub> | | | mp value | | See fig. 2 | | | +woL | 1.0 | | 1 | μs | | | ### **AC TIMING CHARACTERISTICS** #### TYPICAL SYSTEM IMPLEMENTATION—179X FDC OR 979X FDC DRIVE 179X TRK00 TR00 WPRT WPRT INDEX I.P READY READY DIR DIR STEP STEP WRITE WG GATE HLD HLD DALO-DØ-D7 FDC 92C39 DAL7 HI D SEPD RAWRD RAW READ HLT CLK DSKD HLT INTRQ -INTREQ SEPCLK FDCSEL RCLK DRQ DRQ DDEN DENS RE RE WDOUT **WDATA** MINI WE WE WDIN CS cs WD EARLY Α1 Α1 EARLY P2 LATE ΑØ ΑØ LATE MR **TG43** RESET CLKOUT CLK XTAL 1 XTAL 2 16 MHz OR TTL INPUT (XTAL 1 ONLY) LATCH LCUR MOTOR ON SIDE D0-D7 SEL3 SEL2 SEL1 \*The FDC 92C39/B, as all other CMOS integrated circuits, presents a high impedance on all inputs. To avoid soft errors caused by transmission line effects and noise where there is long cabling between the floppy disk drive and the controller board, the use of a (non-inverting) TTL schmidt-trigger input gate or bus transceiver is recommended at the DSKD input to the FDC 92C39/B. Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applications: consequently complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patient rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible.