

# CLP270M

# Application Specific Discretes A.S.D.™

# OVERVOLTAGE AND OVERCURRENT PROTECTION FOR TELECOM LINE

#### **MAIN APPLICATIONS**

Any telecom equipment submitted to transient overvoltages and lightning strikes such as:

- Analog and ISDN line cards
- PABX
- Main Distribution Frames
- Primary protection modules

#### **DESCRIPTION**

The CLP270M is designed to protect telecommunication equipment. It provides both a transient overvoltage protection and an overcurrent protection.

It is housed in a PowerSO-10<sup>TM</sup> package.

#### **FEATURES**

- DUAL BIDIRECTIONAL PROTECTION DEVICE.
- HIGH PEAK PULSE CURRENT: Ipp = 100A (10/1000 μs SURGE) Ipp = 500A (2/10 μs SURGE)
- MAX. VOLTAGE AT SWITCHING-ON: 380V
- MIN. CURRENT AT SWITCHING-OFF: 150mA
- FAILURE STATUS OUTPUT PIN

#### **BENEFITS**

- Both primary and secondary protection levels in one device.
- Voltage and current controlled suppression.
- Surface Mounting with PowerSO-10<sup>TM</sup> package.
- Line card cost reduction thanks to the very low power rating of external components required : balanced resistors, ring relay, low voltage SLIC protection.
- Falls into short circuit if destroyed, still ensuring protection.

#### PRELIMINARY DATASHEET



#### **SCHEMATIC DIAGRAM**



January 1998 - Ed: 5B 1/24

| COMPLIES WITH THE FOLLOWING STANDARDS: | Peak Surge<br>Voltage<br>(V) | Voltage<br>Waveform<br>(μs) | Current<br>Waveform<br>(μs) | Admissible lpp (A) | Necessary<br>Resistor<br>(Ω) |
|----------------------------------------|------------------------------|-----------------------------|-----------------------------|--------------------|------------------------------|
| ITU K20                                | 4000                         | 10/700                      | 5/310                       | 100                | 1                            |
| VDE0433                                | 4000                         | 10/700                      | 5/310                       | 100                | ı                            |
| VDE0878                                | 4000                         | 1.2/50                      | 1/20                        | 100                | ı                            |
| IEC-1000-4-5                           | level 4<br>level 4           | 10/700<br>1.2/50            | 5/310<br>8/20               | 100<br>100         | 1 1                          |
| FCC Part 68, lightning surge type A    | 1500<br>800                  | 10/160<br>10/560            | 10/160<br>10/560            | 200<br>100         | 1 1                          |
| FCC Part 68, lightning surge type B    | 100                          | 9/720                       | 5/320                       | 25                 | 1                            |
| BELLCORE TR-NWT-001089<br>First level  | 2500<br>1000                 | 2/10<br>10/1000             | 2/10<br>10/1000             | 500<br>100         | -                            |
| BELLCORE TR-NWT-001089<br>Second level | 5000                         | 2/10                        | 2/10                        | 500                | -                            |
| CNET I31-24                            | 4000                         | 0.5/700                     | 0.8/310                     | 100                | -                            |

#### **BLOCK DIAGRAM**



#### **APPLICATION NOTE**

#### 1. INTRODUCTION

This device includes a primary protection level and is suitable for main distribution frames and line cards. This protection concept is explained and, in addition, the CLP270M performances are analysed when facing different surges as described in the BELLCORE GR 1089 recommendations.

Fig. 1: Subscriber line protection topology



Figure 1 is a simplified block diagram of a subscriber line protection that is commonly used.

This shows two different topologies:

- A "primary protection" located on the Main Distribution Frame (MDF) eliminates coarsely the high energy environmental disturbances (lightning transients and AC power mains disturbances)
- A "secondary protection" located on the line card includes a primary protection level (first stage) and a residual protection (second stage) which eliminates finely the remaining transients that have not been totally suppressed by the first stage.

#### 2. STMicroelectronics CLP270M CONCEPT

#### 2.1. Evolution of the SLIC protection

Over the years, the silicon protection performances have considerably changed.

The first generation of products like SMTHBTxx and SMTHDTxx offered fixed overvoltage protection against surges on either TIP or RING line in four packages.

The following generation like THBTxx and THDTxx still offered fixed overvoltage protection against surges on both TIP and RING lines in two packages.

The next step was the introduction of the LCP1511D which brought the advantage of full programmable voltage.

Today, the CLP270M combines the features of all the previous generations. In addition to that, it offers an overcurrent detection when operating in speech mode and also a Failure Status output signal.

The figure 2 summarizes the firing modes of the CLP270M which basically hold the SLIC inside its correct voltage and current values.

Programmable thanks to an external resistor external voltage reference

-Iswon

Line card operating

Fig. 2: Line card protection

conditions

#### 2.2 Application circuit: CLP270M in line card.

Fig. 3: CLP270M in line card



Figure 3 above shows the topology of a protected analog subscriber line at the exchange side. The CLP270M is connected to the ring relay via two balanced Rp resistors, and to the Subscriber Line Interface Circuit. A second device is located near the SLIC: it can be either a LCP1511D, a THDT series or a LCDP1511D.

These two devices are complementary and their functions are explained below:

- The first stage based on CLP270M manages the high power issued from the external surges. When used in ringing mode, the CLP270M operates in voltage mode and provides a symmetrical and bidirectional overvoltage protection at +/- 270 V on both TIP and RING lines. When used in speech mode, the CLP270M operates in current mode and the activation current of the CLP270M is adjusted by R<sub>sense</sub>.
- The second stage is the external voltage reference device which defines the firing threshold voltage during the speech mode and also assumes a residual power overvoltage suppression. This protection stage can be either a fixed or programmable breakover device. The THDTxx family acts as a fixed breakover device while the LCP1511D or the LCDP1511D operates as a programmable protection.

Thanks to this topology, the surge current in the line is reduced after the CLP270M. Because the remaining surge energy is low, the power ratings of Rp, the ring relay contacts and the external voltage reference circuit can be downsized. This results in a significant cost reduction.

Fig. 4: Switching by voltage during ringing mode.



#### 2.3. Ringing mode

In ringing mode (Ring relay in position 2), the only protection device involved is the CLP270M.

In normal conditions, the CLP270M operates in region 1 of A1 curve, and is idle.

If an overvoltage occuring between TIP (or RING) and GND reaches the internal overvoltage reference (+/- 270 V), the CLP270M acts and the line is short-circuited to GND. At this time the operating point moves to region 2 for positive surges (region 3 for negative surges). Once the surge current falls below the switch off current I<sub>SWOFF</sub>, the device returns to its initial state (region 1).

For surges occuring between TIP and RING, the CLP270M acts in the same way. This means that the CLP270M ensures a tripolar protection.

When used alone, the CLP270M acts at the internal overvoltage reference level (+/- 270 V). Furthermore, it is possible to adjust this threshold level to a lower voltage by using:

- up to 4 fixed external voltage reference (V<sub>Z1</sub> to V<sub>Z4</sub>) (see fig. 5a, here-below).
- external reference supplies, V<sub>b1</sub> and V<sub>b2</sub> (see fig. 5b, on next page).

Fig. 5a: Method to adjust the reference voltage.



Fig. 5b: Method to adjust the reference voltage.



Fig. 6: Switching by current during speech mode.



### 2.4. Speech mode

In speech mode (Ring relay in position 1), the protection is provided by the combination of both CLP270M and the external voltage reference device.

In normal conditions, the working point of this circuit is located in region 4 of  $\bf A2$  curve: the CLP270M is idle. When a surge occurs on the line, the external voltage reference device clamps at GND or -V<sub>bat</sub> respectively for positive and negative surges.

This generates a current which is detected by R<sub>sense</sub> and causes the protection to act : the line is short-circuited to GND.

The operating point moves to region 5 for positive surges or region 6 for negative surges.

Once the surge current falls below the switching-off current I<sub>SWOFF</sub>, the CLP270M returns to its initial state (region 4).



Fig. 7a and 7b: Switching-on current versus R<sub>sense</sub>.

The choice of the switching-on currents is function of the R<sub>sense</sub> resistors.

In normal operating condition the current (typically below -100 mA) should not activate the protection device CLP270M. Therefore the level of activation is to be chosen just above this limit (-200 mA). This level is adjusted through R<sub>sense</sub>.

Figures 7a and 7b enable the designers to choose the right R<sub>sense</sub> value.

#### **EXAMPLE:**

The choice of  $R_{sense} = 4 \Omega$  ensures a negative triggering of -190 mA min and -320 mA max. In this case, the positive triggering will be 150mA min and 280 mA max.

#### 2.5. Failure Status

The CLP270M has an internal feature that allows the user to get a Failure Status (FS) indication. When the CLP270M is short-circuiting the line to GND, a signal can be managed through pin 1. This signal can be used to turn a LED on in order to provide a surge indication. It may also be used with a logic circuitry to count the number of disturbances appearing on the lines.

If a surge exceeding the maximum ratings of the CLP270M occurs on the line, the device will fail in a short-circuit state.

Fig. 8: Failure Status circuit and diagnostic.



**Fig. 9 :** Operation limits and destruction zone of the CLP270M.



The figure 9 shows two different curves:

- The lower one indicates the maximum guaranted working limits of the CLP270M.
- The upper curve shows the limit above which the CLP270M is completely destructed . In this case, the Fail Diagnostic pin is on.

# 3. CLP270M TEST RESULTS ACCORDING TO BELLCORE 1089 REQUIREMENTS.

# 3.1. BELLCORE GR-1089-CORE requirements:

 Table 1: First level lightning surge.

| Surge | Minimum<br>peak voltage<br>(volts) | Minimum<br>peak current<br>per conductor<br>(Amps) | Maximum rise / Minimum decay time for voltage and current (μs) | Repetitions,<br>each polarity | Test<br>connections<br>per<br>table 4.1 |
|-------|------------------------------------|----------------------------------------------------|----------------------------------------------------------------|-------------------------------|-----------------------------------------|
| 1     | +/- 600                            | 100                                                | 10/1000                                                        | 25                            | А                                       |
| 2     | +/- 1000                           | 100                                                | 10/360                                                         | 25                            | А                                       |
| 3     | +/- 1000                           | 100                                                | 10/1000                                                        | 25                            | А                                       |
| 4     | +/- 2500                           | 500                                                | 2/10                                                           | 10                            | В                                       |
| 5     | +/- 1000                           | 25                                                 | 10/360                                                         | 5                             | В                                       |

 Table 2: Second level lightning surge.

| Surge | Minimum<br>peak voltage<br>(volts) | Minimum<br>peak current<br>per conductor<br>(Amps) | Maximum rise / Minimum decay time for voltage and current (μs) | Repetitions,<br>each polarity | Test<br>connections<br>per<br>table 4.1 |
|-------|------------------------------------|----------------------------------------------------|----------------------------------------------------------------|-------------------------------|-----------------------------------------|
| 1     | +/- 5000                           | 500                                                | 2/10                                                           | 1                             | В                                       |

Tables 1 and 2 summarize the lighting surges required by the bellcore 1089.

Table 3: First level AC power fault (table 4-7 of GR-1089-CORE issue 2, december 1997).

| Test | Voltage<br>(V <sub>RMS</sub> ) | Short circuit<br>current per<br>conductor<br>(Amps) | Duration                                 | Primary<br>protection        | Test connections per table 4.1 |
|------|--------------------------------|-----------------------------------------------------|------------------------------------------|------------------------------|--------------------------------|
| 1    | 50                             | 0.33                                                | 15 minutes                               | Removed                      | Α                              |
| 2    | 100                            | 0.17                                                | 15 minutes                               | Removed                      | Α                              |
| 3    | 200, 400<br>and 600            | 1 (at 600V)                                         | 60 1 s<br>application of<br>each voltage | Removed                      | А                              |
| 4    | 1000                           | 1                                                   | 60 1s<br>applications                    | Operative protector in place | В                              |
| 5    | see figure 4-3                 | see figure 4-3                                      | 60 5s<br>applications                    | Removed                      | see figure 4-3                 |
| 6    | 600                            | 0.5                                                 | 30s                                      | Removed                      | Α                              |
| 7    | 600                            | 2.2                                                 | 2s                                       | Removed                      | Α                              |
| 8    | 600                            | 3                                                   | 1s                                       | Removed                      | Α                              |
| 9    | 1000                           | 5                                                   | 0.5s                                     | Operative protector in place | В                              |

Table 4: Second level AC power fault (table 4-8 of GR-1089-CORE issue 2, december 1997).

| Test | Test for                   | Voltage<br>(V <sub>RMS</sub> ) | Short circuit<br>current per<br>conductor<br>(Amps) | Duration   | Test<br>connections<br>per<br>table 4.1 |
|------|----------------------------|--------------------------------|-----------------------------------------------------|------------|-----------------------------------------|
| 1    | Secondary contact          | 120, 277                       | 25                                                  | 15 minutes | А                                       |
| 2    | Primary contact            | 600                            | 60                                                  | 5 seconds  | А                                       |
| 3    | Short-term fault induction | 600                            | 7                                                   | 5 seconds  | А                                       |
| 4    | Long-term fault induction  | 100-600                        | 2.2<br>(at 600 V)                                   | 15 minutes | А                                       |
| 5    | High impedance induction   |                                |                                                     | 15 minutes |                                         |

57

Table 5: Test connection (table 4-1 of GR-1089-CORE).

| Test | Two-wire interface                                 | Four-wire interface                                                   |
|------|----------------------------------------------------|-----------------------------------------------------------------------|
| А    | 1. Tip to generator, Ring to ground                | Each lead (T, R, T1, R1) to generator with other three leads grounded |
|      | 2. Ring to generator, Tip to ground                | Tip and Ring to generator simultaneously,     T1 and R1 to ground     |
|      | Tip to generator, Ring to generator simultaneously | 3. T1 and R1 to generator simultaneously, Tip and Ring to ground      |
| В    | Tip to generator, Ring to generator simultaneously | T, R, T1, R1 to generator simultaneously                              |



**Table 6:** Application of lightning and AC power fault test voltages (table 4-2 of GR-1089-CORE).

| Test                                                                      | <b>S</b> 1 | S2     | S3     | S4     |
|---------------------------------------------------------------------------|------------|--------|--------|--------|
| T to generator, R to ground (condition A1 of table 4-1)                   | Closed     | Open   | Open   | Closed |
| R to generator, T to ground (condition A2 of table 4-1)                   | Open       | Closed | Closed | Open   |
| T to generator, R to generator simultaneously (condition A3 of table 4-1) | Closed     | Open   | Closed | Open   |

Tables 1 to 6 summarize the surge needs defined by Bellcore regarding both lightning and AC power fault. In case of first level test, the equipment under test shall be operating after the surge. For the second level tests, the equipment under test may be damaged, but no fire or electrical safety hazard may occur.

#### 3.2. First level lightning surge:

#### 3.2.1. ringing mode

Lightning phenomena are the most common surge causes. The purpose of this test is to check the behavior of the CLP270M against these lightning strikes.

Fig. 10: Lightning simulation test.



Figures 11 and 12 show that the remaining overvoltage does not exceed +/- 500 V. The CLP270M switches on within 250ns and withstands the 500A given by the BELLCORE  $2/10\mu s$  generator.

Fig. 11: CLP270M response to a positive surge.



Fig. 12: CLP270M response to a negative surge.



#### 3.2.2. Speech mode

Fig. 13: Lightning test in speech mode.



Fig. 14: CLP270M response to a positive surge.

Fig. 15: CLP270M reponse to a negative surge.





Figures 14 and 15 give the voltage and current behavior during positive and negative 2.5 kV,  $2/10 \mu s$ , 500 A surge tests using a LCP1511D as second stage protection device. The firing threshold values are now adjusted to GND and to -Vbat (-48V) by the action of the second stage protection which acts as an external voltage reference.

As shown on these figures, the maximum remaining voltage does not exceed +8.5V for positive surges and -65V for negative surges.

## 3.3. Second level lightning surge

## 3.3.1. Lightning test in ringing mode

Fig. 16: Lightning test in Ringing mode.



Fig. 17: CLP270M response to a positive surge.



Fig. 18: CLP270M response to a negative surge.



The figures 17 and 18 give the voltage and current behavior during positive and negative 5kV,  $2/10\mu s$ ,500A surge with the CLP270M acting in Ringing mode.

57

#### 3.3.2. Speech mode

Fig. 19: Lightning test in Speech mode.



Fig. 20: CLP270M response to a positive surge.



Fig. 21: CLP270M response to a negative surge.



The figures 20 and 22 give the voltage and current behavior during positive and negative 5kV,  $2/10\mu s$ ,500A surge with the CLP270M acting in speech mode.

The CLP270M withstands the second level lightning surge test without trouble.

#### 3.4. FIRST AND SECOND LEVEL AC POWER FAULT

#### 3.4.1. Ringing mode

Fig. 22: AC power fault test in Ringing mode.



**Fig. 23:** Example of behavior when facing test 3 (400V,  $600\Omega$ ).



Fig. 24: AC power fault test in Speech mode.



**Fig. 25:** Example of behavior when facing test 3 (400V,  $600\Omega$ ).



The figures 23 and 25 give the voltage and current at the CLP270M terminals in Ringing mode and Speech mode. The CLP270M is able to withstand all the first level AC power fault tests as required in the table 4-7 of GR-1089-CORE standard.

For the second level AC power fault tests serial protection as PTC or fuse are needed.

All these curves, lightning and AC power fault represent the behavior of the CLP270M in worst case tests, any how the CLP270M withstands all the others surges of the Bellcore GR1098 standard. For the second level AC power fault test, the use of series protection elements (PTC or fuses) are needed.

# CLP270M

# **ABSOLUTE MAXIMUM RATINGS** (R<sub>SENSE</sub> = 4 $\Omega$ , and T<sub>amb</sub> = 25 °C)

| Symbol                             | Parameter                                              | Test Conditions                                          | Value                | Unit |
|------------------------------------|--------------------------------------------------------|----------------------------------------------------------|----------------------|------|
| Ірр                                | Line to GND peak surge current                         | 10/1000μs (open circuit voltage<br>wave shape 10/1000μs) | 100                  | А    |
|                                    |                                                        | 5/310μs (open circuit voltage wave shape 10/700μs)       | 130                  |      |
|                                    |                                                        | 2/10μs (open circuit voltage wave shape)                 | 500                  |      |
| I <sub>TSM</sub>                   | Non repetitive surge peak                              | tp = 20 ms                                               | 60                   | Α    |
|                                    | on-state current (TIP or RING versus Ground)           | tp = 200 ms                                              | 30                   | Α    |
|                                    | F = 50 Hz                                              | tp = 2 s                                                 | 15                   | Α    |
| T <sub>stg</sub><br>T <sub>j</sub> | Storage temperature range Maximum junction temperature |                                                          | - 40 to + 150<br>150 | ℃    |
| TL                                 | Maximum lead temperature fo                            | r soldering during 10 s                                  | 260                  | °C   |

# **ELECTRICAL CHARACTERISTICS** (R<sub>SENSE</sub> = 4 $\Omega$ , and T<sub>amb</sub> = 25°C)

|                  | <b>.</b>                                                                     | T 10 III                                                                                                                    | Value      |                 |            |      |
|------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------------|------|
| Symbol           | Parameter                                                                    | Test Conditions                                                                                                             | Min.       | Тур.            | Max.       | Unit |
| I <sub>LGL</sub> | Line to GND leakage<br>current                                               | . V <sub>LG</sub> = 240 V<br>. Measured between TIP<br>(or RING) and GND                                                    |            |                 | 10         | μΑ   |
| V <sub>ref</sub> | Overvoltage internal reference                                               | . I <sub>LG</sub> = 1 mA<br>. Measured between TIP<br>(or RING) and GND                                                     | 270        |                 |            | V    |
| $V_{SWON}$       | Line to GND voltage at SW1 or SW2 switching-on                               | . Measured at 50 Hz between TIPL (or RINGL) and GND                                                                         |            |                 | 380        | V    |
| Iswoff           | Line to GND current at<br>SW1 or SW2 switching-off<br>(negative current)     | . Refer to test circuit page 17                                                                                             | 150        |                 |            | mA   |
| Iswon            | Line current at SW1 or SW2 switching-on                                      | . Positive pulse . Negative pulse                                                                                           | 150<br>190 |                 | 280<br>320 | mA   |
| С                | RING to GND capacitance<br>TIP to GND capacitance<br>TIP to RING capacitance | . V <sub>RINGL</sub> = -1 V<br>. V <sub>TIPL</sub> = -48 V<br>. V <sub>GND</sub> = 0 V<br>. F = 1 MHz V <sub>RMS</sub> = 1V |            | 180<br>62<br>57 |            | pF   |

#### **TEST CIRCUIT FOR ISWOFF PARAMETER: GO-NO GO TEST**



This is a GO-NO GO test which allows to confirm the switch-off (I<sub>SWOFF</sub>) level in a functional test circuit. TEST PROCEDURE:

- Adjust the current level at the Iswoff value by short circuiting the D.U.T.
- Fire the D.U.T. with a surge current :  $I_{PP} = 10A$ ,  $10/1000\mu s$ .
- The D.U.T. will come back to the OFF-state within a duration of 50ms max.

**Fig. 26:** Typical relative variation of switching-on current (positive or negative) versus R<sub>SENSE</sub> resistor and junction temperature (see test condition Fig. 28).





**Fig. 27:** Variation of switching-on current versus R<sub>SENSE</sub> at 25°C.



Fig. 28: Iswon MEASUREMENT

- Iswon = I1 when the CLP270M switches on (I1 is progressively increased using R)
- Both TIP and RING sides of the CLP270M are checked
- $R_L = 10 \Omega$ .



Fig. 29: Relative variation of switching-off current versus junction temperature for R<sub>SENSE</sub> between 3 and 10  $\Omega$ .

#### ISWOFF [Tj°C] / ISWOFF [25°C]



57

**Fig. 30:** Relative variation of switching-off current versus R<sub>SENSE</sub> (between 3 and 10  $\Omega$ ).

ISWOFF [Rsense] / ISWOFF [4  $\Omega$ ]



**Fig. 31:** Residual current I1 after the CLP270M. The residual current I1 is defined by its peak value (IP) and its duration  $(\tau)$  @ IP/2 (see below circuit test).

| Curre         | nt surge input                    | Residual current after the CLP270M    |                |  |
|---------------|-----------------------------------|---------------------------------------|----------------|--|
| wa            | veform(μs)<br>I <sub>PP</sub> (A) | Peak<br>current<br>I <sub>P</sub> (A) | waveform t(μs) |  |
| 5/310<br>130A | positive surge negative surge     | 4.2<br>1.1                            | 1<br>0.5       |  |



Fig. 32: Relative variation of switching-on voltage versus dV/dt with an external resistor of 4  $\Omega$ .



Fig. 33: Relative variation of internal reference voltage versus junction temperature ( $I_{LG}=1$ mA).



**Fig. 34:** Typical junction capacitance (TIPL/GND) versus applied voltage.



 $\begin{tabular}{ll} \textbf{Fig. 35:} & \textbf{Maximum non repetitive surge RMS on state current versus overload duration} \ . \end{tabular}$ 



#### **SOLDERING RECOMMENDATION**

The soldering process causes considerable thermal stress to a semiconductor component. This has to be minimized to assure a reliable and extended lifetime PowerSO-10<sup>TM</sup> pack device. of the package can be exposed to a maximum temperature of 260°C for 10 seconds. However a proper soldering of the package could be done at 215°C for 3 seconds. Any solder temperature profile should be within these limits. As reflow techniques are most common in surface mounting, typical heating profiles are given in Figure 36, either for mounting on FR4 or on metal-backed boards. For each particular board, the appropriate heat profile has to be adjusted experimentally. The present proposal is just a starting point. In any case, the following precautions have to be considered:

- always preheat the device
- peak temperature should be at least 30 °C higher than the melting point of the solder alloy chosen
- thermal capacity of the base substrate

Voids pose a difficult reliability problem for large surface mount devices. Such voids under the package result in poor thermal contact and the high thermal resistance leads to component failures. The PowerSO-10 is designed from scratch to be solely a surface mount package, hence symmetry in the x- and y-axis gives the package excellent weight balance. Moreover, the PowerSO-10 offers the unique possibility to control easily the flatness and quality of the soldering process. Both the top and the bottom soldered edges of the package are accessible for visual inspection (soldering meniscus).

Coplanarity between the substrate and the package can be easily verified. The quality of the solder joints is very important for two reasons: (I) poor quality solder joints result directly in poor reliability and (II) solder thickness affects the thermal resistance significantly. Thus a tight control of this parameter results in thermally efficient and reliable solder joints.





#### SUBSTRATES AND MOUNTING INFORMATION

The use of epoxy FR4 boards is quite common for surface mounting techniques, however, their poor thermal conduction compromises the otherwise outstanding thermal performance of the PowerSO-10. Some methods to overcome this limitation are discussed below.

One possibility to improve the thermal conduction is the use of large heat spreader areas at the copper layer of the PC board. This leads to a reduction of thermal resistance to 35 °C for 6 cm<sup>2</sup> of the board heatsink (see fig. 37).

Use of copper-filled through holes on conventional FR4 techniques will increase the metallization and

decrease thermal resistance accordingly. Using a configuration with 16 holes under the spreader of the package with a pitch of 1.8 mm and a diameter of 0.7 mm, the thermal resistance (junction - heatsink) can be reduced to 12°C/W (see fig. 38). Beside the thermal advantage, this solution allows multi-layer boards to be used. However, a drawback of this traditional material prevent its use in very high power, high current circuits. For instance, it is not advisable to surface mount devices with currents greater than 10 A on FR4 boards. A Power Mosfet or Schottky diode in a surface mount power package can handle up to around 50 A if better substrates are used.

Fig 37: Mounting on epoxy FR4 head dissipation by extending the area of the copper layer



Fig 38: Mounting on epoxy FR4 by using copper-filled through holes for heat transfer



577

A new technology available today is IMS - an Insulated Metallic Substrate. This offers greatly enhanced thermal characteristics for surface mount components. IMS is a substrate consisting of three different layers, (I) the base material which is available as an aluminium or a copper plate, (II) a thermal conductive dielectrical layer and (III) a copper foil, which can be etched as a circuit layer. Using this material a thermal resistance of 8°C/W with 40 cm² of board floating in air is achievable (see fig. 39). If even higher power is to be

Fig 39: Mounting on metal backed board



The PowerSO-10 concept also represents an attractive alternative to C.O.B. techniques. PowerSO-10 offers devices fully tested at low and high temperature. Mounting is simple - only conventional SMT is required - enabling the users to get rid of bond wire problems and the problem to

dissipated an external heatsink could be applied which leads to an  $R_{th}$ (j-a) of  $3.5^{\circ}$ C/W (see Fig. 40), assuming that  $R_{th}$  (heatsink-air) is equal to  $R_{th}$  (junction-heatsink). This is commonly applied in practice, leading to reasonable heatsink dimensions. Often power devices are defined by considering the maximum junction temperature of the device. In practice , however, this is far from being exploited. A summary of various power management capabilities is made in table 1 based on a reasonable delta T of 70°C junction to air.

Fig 40: Mounting on metal backed board with an external heatsink applied



control the high temperature soft soldering as well. An optimized thermal management is guaranteed through PowerSO-10 as the power chips must in any case be mounted on heat spreaders before being mounted onto the substrate.

**TABLE 7: THERMAL IMPEDANCE VERSUS SUBSTRATE** 

| PowerSo-10 package mounted on                                        | R <sub>th</sub> (j-a) | P Diss (*) |
|----------------------------------------------------------------------|-----------------------|------------|
| 1.FR4 using the recommended pad-layout                               | 50 °C/W               | 1.5 W      |
| 2.FR4 with heatsink on board (6cm <sup>2</sup> )                     | 35 °C/W               | 2.0 W      |
| 3.FR4 with copper-filled through holes and external heatsink applied | 12 °C/W               | 5.8 W      |
| 4. IMS floating in air (40 cm <sup>2</sup> )                         | 8 °C/W                | 8.8 W      |
| 5. IMS with external heatsink applied                                | 3.5 °C/W              | 20 W       |

(\*) Based on a delta T of 70 °C junction to air.

# **PACKAGE MECHANICAL DATA**



|      | DIMENSIONS |             |      |        |        |        |  |
|------|------------|-------------|------|--------|--------|--------|--|
| REF. | Mi         | Millimeters |      |        | Inches |        |  |
|      | Min.       | Тур.        | Max. | Min.   | Тур.   | Max.   |  |
| Α    | 3.35       |             | 3.65 | 0.131  |        | 0.143  |  |
| A1   | 0.00       |             | 0.10 | 0.00   |        | 0.0039 |  |
| В    | 0.40       |             | 0.60 | 0.0157 |        | 0.0236 |  |
| С    | 0.35       |             | 0.55 | 0.0137 |        | 0.0217 |  |
| D    | 9.40       |             | 9.60 | 0.370  |        | 0.378  |  |
| D1   | 7.40       |             | 7.60 | 0.291  |        | 0.299  |  |
| Е    | 9.30       |             | 9.50 | 0.366  |        | 0.374  |  |
| E1   | 7.20       |             | 7.40 | 0.283  |        | 0.291  |  |
| E2   | 7.20       |             | 7.60 | 0.283  |        | 0.299  |  |

|           | DIMENSIONS  |      |       |        |       |        |
|-----------|-------------|------|-------|--------|-------|--------|
| REF.      | Millimeters |      |       | Inches |       |        |
| · \ _   · | Min.        | Тур. | Max.  | Min.   | Тур.  | Max.   |
| E3        | 6.10        |      | 6.35  | 0.240  |       | 0.250  |
| E4        | 5.90        |      | 6.10  | 0.232  |       | 0.240  |
| е         |             | 1.27 |       |        | 0.05  |        |
| F         | 1.25        |      | 1.35  | 0.0492 |       | 0.0531 |
| Н         | 13.80       |      | 14.40 | 0.543  |       | 0.567  |
| h         |             | 0.50 |       |        | 0.019 |        |
| L         | 1.20        |      | 1.80  | 0.0472 |       | 0.0708 |
| Q         |             | 1.70 |       |        | 0.067 |        |
| а         | 0°          |      | 8°    | 0°     |       | 8°     |

# **MARKING**

| Package                  | Туре            | Marking | Packing       | Base Quantity |
|--------------------------|-----------------|---------|---------------|---------------|
| PowerSO-10 <sup>TM</sup> | CLP270M CLP270M |         | Tube          | 50            |
|                          |                 |         | Tape and reel | 60            |

#### **ORDER CODE**



## FOOT PRINT MOUNTING PAD LAYOUT RECOMMENDED



Dimensions in millimeters

## **SHIPPING TUBE**



#### **HEADER SHAPE**



Dimensions in millimeters

|             | DIMENSIONS (mm) |  |  |
|-------------|-----------------|--|--|
|             | TYP             |  |  |
| Α           | 18              |  |  |
| B           | 12              |  |  |
| C           | 0,8             |  |  |
| Length tube | 532             |  |  |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied.

STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics

© 1998 STMicroelectronics - Printed in Italy - All rights reserved.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

http://www.st.com