# mos integrated circuit $\mu$ PD75P316B # 4-BIT SINGLE-CHIP MICROCOMPUTER #### DESCRIPTION The $\mu$ PD75P316B is a product of the $\mu$ PD75316B with its built-in ROM having been replaced with the one-time PROM. It is most suitable for test production during system development and for production in small amounts since it can operate under the same supply voltage as mask products. The one-time PROM product is capable of writing only once and is effective for production of many kinds of sets in small quantities and early startup. The EPROM product allows programs to be written and rewritten, making it ideal for system evaluation. Functions are described in detail in the following User'S Manual, which should be read when carrying out design work. $\mu$ PD75308 User's Manual: IEM-5016 #### **FEATURES** - Compatible (excluding mask option) with the μPD75312B/75316B (mask products) - · Memory capacity - Program memory (PROM): $16256 \times 8$ bits • Data memory (RAM) : $1024 \times 4$ bits - · Ideal for small set as camera, etc. #### ORDERING INFORMATION | Ordering Code | Package | Internal ROM | Quality Grade | | | |-----------------------|------------------------------------------|---------------|---------------------------|--|--| | μPD75P316BGC-3B9 | 80-pin plastic QFP (□14 mm) | One-time PROM | Standard | | | | $\mu$ PD75P316BGK-BE9 | 80-pin plastic QFP (fine pitch) (□12 mm) | One-time PROM | Standard | | | | $\mu$ PD75P316BKK-T* | 80-pin ceramic WQNF (LCC with window) | EPROM | Not applicable | | | | | | (for | (for function evaluation) | | | Under Development Please refer to "Quality grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications. The $\mu$ PD75P316B EPROM product does not provide a level of reliability suitable for use as a volume production product for customers' devices. The EPROM product should be used solely for function evaluation in experiments or preproduction. In descriptions common to one-time PROM products and EPROM products in this document, the term "PROM" is used. The information in this document is subject to change without notice. ## PIN CONFIGURATION (Top View) - 80-pin plastic QFP (□14 mm) - 80-pin plastic TQFP (fine pitch)(□12 mm) In normal operation, VPP input should be the VDD level. | P00-03 | : Port 0 | |--------|-----------------------| | P10-13 | : Port 1 | | P20-23 | : Port 2 | | P30-33 | : Port 3 | | P40-43 | : Port 4 | | P50-53 | : Port 5 | | P60-63 | : Port 6 | | P70-73 | : Port 7 | | BP0-7 | : Bit Port | | KR0-7 | : Key Return | | SCK | : Serial Clock | | SI | : Serial Input | | SO | : Serial Output | | SB0, 1 | : Serial Bus 0, 1 | | RESET | : Reset Input | | S0-31 | : Segment Output 0-31 | COM0-3: Common Output 0-3 $V_{\text{LC0-2}}$ : LCD Power Supply 0-2 **BIAS** : LCD Power Supply Bias Control : LCD Clock **LCDCL SYNC** : LCD Synchronization TI0 : Timer Input 0 PTO<sub>0</sub> : Programmable Timer Output 0 BUZ : Buzzer Clock **PCL** : Programmable Clock INTO, 1, 4 : External Vectored Interrupt 0, 1, 4 INT2 : External Test Input 2 X1, 2 : Main System Clock Oscillation 1, 2 XT1, 2 : Subsystem Clock Oscillation 1, 2 MD0-3 : Mode Selection $V_{DD}$ : Positive Power Supply Vss : Ground : Programing/Verifying Power $V_{PP}$ **BLOCK DIAGRAM** ZEC # **CONTENTS** | 1. | PIN FUNCTIONS | 5 | |----|-------------------------------------------------|----------| | | 1.1 PORT PINS | 5 | | | 1.2 OTHER PINS | 7 | | | 1.3 PIN INPUT/OUTPUT CIRCUITS | <u>g</u> | | | | | | 2. | DIFFERENCES BETWEEN PRODUCTS IN SERIES | 11 | | | | | | 3. | DATA MEMORY (RAM) | . 12 | | | | | | 4. | PROGRAM MEMORY WRITE AND VERIFY | 14 | | | 4.1 PROGRAM MEMORY WRITE/VERIFY OPERATING MODES | | | | 4.2 PROGRAM MEMORY WRITING PROCEDURE | 15 | | | 4.3 PROGRAM MEMORY READING PROCEDURE | 16 | | | 4.4 ERASURE PROCEDURE(µPD75P316BKK-T-ONLY) | | | | | | | 5. | ELECTRICAL SPECIFICATIONS | . 18 | | | | | | 6. | PACKAGE INFORMATION | . 39 | | | | | | 7. | RECOMMENDED SOLDERING CONDITIONS | 42 | | | | | | ΑP | PENDIX A. DEVELOPMENT TOOLS | . 43 | | | | | | ΛD | PENDLY R RELATED DOCUMENTS | 4.4 | # 1. PIN FUNCTIONS # 1.1 PORT PINS (1/2) | Pin Name | Input/Output | Dual-Fur<br>Pin | | Function | 8-bit I/O | Afer Reset | I/O Circuit<br>Type*1 | |----------------|--------------|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|-----------------------| | P00 | Input | INT | 4 | | | | B | | P01 | Input/output | SCI | < | 4-bit input port (PORT0)<br>Internal pull-up resistor specification by | | | F - A | | P02 | Input/output | SO/S | В0 | software is possible for P01 to P03 as a 3-bit unit. | × | Input | F - B | | P03 | Input/output | SI/SE | 31 | | | | M- c | | P10 | | INT | 0 | With noise elimination circuit | | | | | P11 | | INT | 1 | 4-bit input port (PORT1) | | | | | P12 | Input | INT | 2 | Internal pull-up resistor specification by software is possible as a 4-bit unit. | × | Input | B - C | | P13 | | TIO | ) | | | | | | P20 | | РТО | 0 | | | | | | P21 | , | _ | | 4-bit input/output port (PORT2) | | | | | P22 | Input/output | PCI | _ | Internal pull-up resistor specification by software is possible as a 4-bit unit. | × | Input | E - B | | P23 | | BUZ | Z | | | | | | P30 * <b>2</b> | | LCDCL | MD0 | | | | | | P31 * <b>2</b> | , | SYNC | MD1 | Programmable 4-bit input/output port (PORT3) Input/output settable bit-wise. | | | E - B | | P32 * <b>2</b> | Input/output | MD | 2 | Internal pull-up resistor specification by software is possible as a 4-bit unit. | × | Input | E - B | | P33 * <b>2</b> | | MD | 3 | | | | | | P40 to P43*2 | Input/output | _ | | N-ch open-drain 4-bit input/output port (PORT 4). Data input/output pins for program memory (PROM) write/verify (low-order 4 bits). | | High impedance | M - A | | P50 to P53 *2 | Input/output | _ | | N-ch open-drain 4-bit input/output port (PORT 5) Data input/output pins for program memory (PROM) write/verify (high-order 4 bits). | 0 | High impedance | M - A | | P60 | | KRO | 0 | | | | | | P61 | Input/output | KR' | 1 | Programmable 4-bit input/output port (PORT6). Input/output settable bit-wise. | | | | | P62 | трацопірає | KR | 2 | Internal pull-up resistor specification by software is possible as a 4-bit unit. | | Input | (F) - A | | P63 | | KR | 3 | · · · · · · · · · · · · · · · · · · · | | | | | P70 | | KR4 | 4 | | 0 | | | | P71 | Input/output | KR | 5 | 4-bit input/output port (PORT7). | | | | | P72 | put/output | KR | 6 | Internal pull-up resistor specification by software is possible as a 4-bit unit. | | Input | F - A | | P73 | | KR | 7 | | | | | - \* 1. ( ): Indicates a Schmitt-triggered input. 2 . Direct LED drive capability. $\bigstar$ # 1.1 PORT PINS (2/2) | Pin Name | Input/Output | Dual-<br>Function Pin | Function | 8-bit I/O | After Reset | I/O Circuit<br>TYPE | |----------|--------------|-----------------------|---------------------------------------|-----------|-------------|---------------------| | BP0 | | S24 | | | | | | BP1 | Outroot | S25 | | | | | | BP2 | Output - | S26 | | | | | | BP3 | | S27 | 1-bit output port (BIT PORT) | | * | G - C | | BP4 | | S28 | Dual-function as segment output pins. | × | | G - C | | BP5 | | S29 | | | | | | BP6 | | S30 | | | | | | BP7 | | S31 | | | | | <sup>\*</sup> For BP0 to BP7, $V_{LC1}$ is selected as the input source. The output level depends on BP0 to BP7 and the $V_{LC1}$ external circuit, however. # 1.2 OTHER PINS | Pin Name | Input/Output | Dual-<br>Function Pin | Function | After Reset | I/O Circuit<br>Type *1 | |-----------------|--------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------| | TI0 | Input | P13 | External event pulse input pin for timer/event counter. | _ | B - C | | PTO0 | output | P20 | Timer/event counter output pin | Input | E - B | | PCL | Input/output | P22 | Clock output pin | Input | E - B | | BUZ | Input/output | P23 | Fixed frequency output pin (for buzzer or system clock trimming) | Input | E - B | | SCK | Input/output | P01 | Serial clock input/output pin | Input | F - A | | SO/SB0 | Input/output | P02 | Serial data output pin<br>Serial bus input/output pin | Input | F - B | | SI/SB1 | Input/output | P03 | Serial data input pin<br>Serial bus input/output pin | Input | M- c | | INT4 | Input | P00 | Edge-detected vectored interrupt input pin (rising or falling edge detection). | _ | B | | INT0 | Input | P10 | Edge-detected vectored interrupt input pin (detection | | (B) ( | | INT1 | iliput | P11 | edge selectable) | _ | B - C | | INT2 | Input | P12 | Edge-detected testable input pin (rising edge detection) | _ | B - C | | KR0 to KR3 | Input/output | P60 to P63 | Testable Input/output pins (parallel falling edge detection) | Input | F - A | | KR4 to KR7 | Input/output | P70 to P73 | Testable Input/output pins (parallel falling edge detection) | Input | F - A | | S0 to S23 | Output | _ | Segment signal output pins | *3 | G - A | | S24 to S31 | Output | BP0 to 7 | Segment signal output pins | *3 | G - A | | COM0 to COM3 | Output | _ | Common signal output pins | *3 | G - B | | VLC0 to VLC2 | _ | _ | LCD drive power supply pins | _ | _ | | BIAS | _ | _ | External split cutting output pin | High impedance | _ | | LCDCL*2 | Input/output | P30 | External extension driver drive clock output pin | Input | E - B | | SYNC*2 | Input/output | P31 | External extension driver synchronization clock output pin | Input | E - B | | X1, X2 | Input | _ | Main system clock oscillation crystal/ceramic connection pins. When an external clock is used, the clock is input to X1 and the inverted clock to X2. | _ | _ | | XT1, XT2 | Input | _ | Subsystem clock oscillation crystal connection pins When an external clock is used, the clock is input to XT1 and the inverted clock to XT2. XT1 can be used as a 1-bit input (test) pin. | _ | _ | | RESET | Input | _ | System reset input pin (low-level active). | _ | B | | MD0 to MD3 | Input/output | P30 to P33 | Mode selection pin for program memory (PROM) write/verify. | Input | E - B | | $V_{PP}$ | _ | _ | Program voltage application pin for program memory (PROM) write/verify . Connected to $V_{\rm DD}$ in normal operation. Applies +12.5 V in program memory write/verify. | | _ | | V <sub>DD</sub> | _ | _ | Positive power supply pin | _ | _ | | V <sub>ss</sub> | _ | _ | GND potential pin | _ | _ | - \* 1. : Indicates a Schmitt-triggered input. - 2. Pins provided for future system expansion. Currently used only as pins 30 and 31. - 3. VLcx shown below can be selected for display outputs. S0 to S31: VLC1, COM0 to COM2: VLC2, COM3: VLC0 However, display output levels depend on the display output and VLCX external circuit. ## 1.3 PIN INPUT/OUTPUT CIRCUITS The input/output circuits for each of the pin $\mu$ PD75P316B are shown below in partially simplified form. #### 2. DIFFERENCES BETWEEN PRODUCTS IN SERIES The $\mu$ PD75P316B is a version of the $\mu$ PD75316B with its built-in mask ROM replaced with the one-time PROM or EPROM. When performing debugging or preproduction of an application system using PROM and then volume production using a mask ROM product, etc., these differences should be taken into account in the transition. Table 2-1 shows the differences from the other products in series. For the details of the CPU functions and the built-in hardware, please refer to the $\mu$ PD75308 User's Manual (IEM-5016). **Table 2-1 Differences between Products in Series** | Product Name Comparison Item | | μPD75P316A | μPD75P316B | μPD75312B/75316B | | | |--------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--| | Program memory (bytes) | | • EPROM/one-time PROM<br>• 16256 | • One-time PROM<br>• EPROM<br>• 16256 | • Mask ROM<br>• 12160/16256 | | | | Data memory (x 4 bits | s) | | 1024 | | | | | Pull-up resistors of p | orts 4 and 5 | None | | Incorporation specifiable by mask option | | | | LCD driving power supplying split resistor | | None | | Incorporation specifiable by mask option | | | | No.50 to | | P30/MD0 to | P30 to P33 | | | | | Pin connection | No.57 | V | IC | | | | | Electrical specifications | | The mask ROM products and PROM products have different consumption currents, etc. See the Electrical Specifications section in the relevant Data Sheets for details. | | | | | | Power supply voltage | range | 2.7 to 6.0 V | 2.0 to 5. | 5 V | | | | Package | | 80-pin plastic QFP (14 × 20 mm) 80-pin ceramic WQNF (LCC with window) | *80-pin plastic QFP (□14 mm) *80-pin plastic TQFP (fine pitch)(□12 mm) *80-pin ceramic QWFN (LCC with window) *80-pin plastic QFP (□14 mm) *80-pin plastic TQFP (fine pitch)(□12 mm) | | | | | Other | | The mask ROM products and PROM products have different circuit scales and mask layouts, and therefore differ in terms of noise resistance and noise radiation. | | | | | \* Noise resistance and noise radiation differs between the PROM products and mask ROM products. When investigating a switch from PROM product to mask PROM product in the transition from preproduction to volume production, thorough evaluation should be carried out with the mask ROM CS product (not the ES product). \* \* \* ## 3. DATA MEMORY (RAM) Fig. 3-1 shows the data memory configuration. It consists of a data area and a peripheral hardware area. The data area consists of memory banks 0 to 3 with each bank consisting of 256 words x 4 bits. Peripheral hardware has been assigned to the area of memory bank 15. #### (1) Data area The data area comprises a static RAM. It is used to store program data and as a subroutine, interrupt execution stack memory. Even if the CPU operation is stopped in the standby mode, it is possible to hold the memory content for a long time by battery backup, etc. The data area is operated by memory manipulation instructions. The static RAM has been mapped to memory banks 0, 1, 2 and 3 by 256 x 4 bits each. Bank 0 has been mapped as a data area but is also available as a general register area (000H to 007H) and a stack area (000H to 0FFH) (banks 1, 2 and 3 are available only as a data area). In the static RAM, 1 address consists of 4 bits. It can be operated in units of 8 bits by 8-bit memory manipulation instructions or in bits by bit manipulation instructions, however. In an 8-bit manipulation instruction, an even address should be specified. #### (a) General register area The general register area can be operated either by general register operation instructions or by memory manipulation instructions. Up to eight 4-bit registers are available. That part of the 8 general registers which is not used in the program is available as a data area or a stack area. #### (b) Stack area The stack area is set by an instruction. It is available as a subroutine execution or interrupt service execution save area. #### (2) Peripheral hardware area The peripheral hardware area has been mapped to F80H to FFFH of memory bank 15. It is operated by memory manipulation instructions just as the static RAM. In the peripheral hardware, however, the operable bit unit differs from one address to another. An address to which peripheral hardware has not been assigned is inaccessible since no data memory is built in. Fig. 3-1 Data Memory Map ## 4. PROGRAM MEMORY WRITE AND VERIFY The ROM built into the $\mu$ PD75P316B is a 16256 x 8-bit electrically writable one-time PROM. The table below shows the pins used to program this PROM. There is no address input; instead, a method to update the address by the clock input via the X1 pin is adopted. | Pin Name | Function | |-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | Vpp | Voltage applecation pin for program memory write/verify (normally VDD potential). | | X1, X2 | Address update clock inputs for program memory write/verify. Inverse of X1 pin signal is input to X2 pin. | | MD0 to MD3 | Operating mode selection pin for program memory write/verify. | | P40 to P43 (low-order 4 bits)<br>P50 to P53 (high-order 4 bits) | 8-bit data input/output pins for progrm memory write/verify. | | V <sub>DD</sub> | Supply voltage application pin. Applies 2.0 to 5.5 V in normal operation, and 6 V for program memory write/verify. | #### 4.1 PROGRAM MEMORY WRITE/VERIFY OPERATING MODES The $\mu$ PD75P316B assumes the program memory write/verify mode when +6 V and +12.5 V are applied respectively to the V<sub>DD</sub> and V<sub>PP</sub> pins. The table below shows the operating modes available by the MD0 to MD3 pin setting in this mode. All the remaining pins are at the Vss potential by the pull-down resistor. | Operating Mode Setting | | | | | Operating Mode | | |------------------------|-----------------|-----|-----|-----|----------------|-----------------------------------| | V <sub>PP</sub> | V <sub>DD</sub> | MD0 | MD1 | MD2 | MD3 | Operating Mode | | | | Н | L | Н | L | Program memory address zero-clear | | 10.5.1/ | | L | Н | Н | Н | Write mode | | +12.5 V | +6 V | L | L | Н | Н | Verify mode | | | | Н | х | Н | Н | Program inhibit mode | X: L or H #### 4.2 PROGRAM MEMORY WRITING PROCEDURE The program memory writing procedure is shown below. High-speed write is possible. - (1) Pull down a pin which is not used to Vss via the resistor. The X1 pin is at the low level. - (2) Supply 5 V to the VDD and VPP pins. - (3) 10 $\mu$ s wait. - (4) The program memory address 0 clear mode. - (5) Supply 6 V and 12.5 V respectively to VDD and VPP. - (6) The program inhibit mode. - (7) Write data in the 1-ms write mode. - (8) The program inhibit mode. - (9) The verify mode. If written, proceed to (10); if not written, repeat (7) to (9). - (10) (Number of times written in (7) to (9): X) x 1-ms additional write. - (11) The program inhibit mode. - (12) Update (+1) the program memory address by inputting 4 pulses to the X1 pin. - (13) Repeat (7) to (12) up to the last address. - (14) The program memory address 0 clear mode. - (15) Change the V<sub>DD</sub> and V<sub>PP</sub> pins voltage to 5 V. - (16) Power off. The diagram below shows the procedure of the above (2) to (12). #### 4.3 PROGRAM MEMORY READING PROCEDURE The $\mu$ PD75P316B can read the content of the program memory in the following procedure. It reads in the verify mode. - (1) Pull down a pin which is not used to Vss via the resistor. The X1 pin is at the low level. - (2) Supply 5 V to the VDD and VPP pins. - (3) 10 $\mu$ s wait. - (4) The program memory address 0 clear mode. - (5) Supply 6 V and 12.5 V respectively to VDD and VPP. - (6) The program inhibit mode. - (7) The verify mode. If clock pulses are input to the X1 pin, data is output sequentially 1 address at a time at the period of inputting 4 pulses. - (8) The program inhibit mode. - (9) The program memory address 0 clear mode. - (10) Change the VDD and VPP pins voltage to 5 V. - (11) Power off. The diagram below shows the procedure of the above (2) to (9). ## **4.4 ERASURE PROCEDURE (μPD75P316BKK-T ONLY)** The data programmed in the $\mu$ PD75P316B can be erased by exposure to ultraviolet radiation through the window in the top of the package. Erasure is possible using ultraviolet light with a wavelength of approximately 250 nm. The exposure required for complete erasure is 15 W.s/cm² (UV intensity x erasure time). Erasure takes aproximately 15 to 20 minutes using a commercially available UV lamp (254 nm wavelength, 12 mW/cm² intensity). - Note 1. Program contents may also be erased by extended exposure to direct sunlight or fluorescent light. The contents should therefore be protected by masking the window in the top of the package with light-shielding film. - The light-shielding film provided with NEC's UV EPROM products should be used. - 2. Erasure should normally be carried out at a distance of 2.5 cm or less from the UV lamp. **Remarks** The erasure time may be increased due to deterioration of the UV lamp or dirt on the package window. ## 5. ELECTRICAL SPECIFICATIONS ## ABSOLUTE MAXIMUM RATINGS (Ta = 25 $^{\circ}$ C) | PARAMETER | SYMBOL | TEST CONDITIONS | | RATING | UNIT | |-----------------------|----------------------|----------------------------|--------------|--------------------------|------| | Supply voltage | V <sub>DD</sub> | | | -0.3 to + 7.0 | V | | Input voltage | VII | Except ports 4 & 5 | | $-0.3$ to $V_{DD} + 0.3$ | V | | input voitage | V <sub>I2</sub> | Ports 4 & 5 | | -0.3 to + 11 | V | | Output voltage | Vo | | | $-0.3$ to $V_{DD} + 0.3$ | V | | Output current high | | 1 pin | | -15 | mA | | | Іон | All pins | | -30 | mA | | | | 1 pin | Peak value | 30 | mA | | | | | R.m.s. value | 15 | mA | | Output current low | <b>І</b> он <b>*</b> | | Peak value | 100 | mA | | Output current low | IOH. | Total for ports 0, 2, 3, 5 | R.m.s. value | 60 | mA | | | | T-t-1 f t- 4 C 7 | Peak value | 100 | mA | | | | Total for ports 4, 6, 7 | R.m.s. value | 60 | mA | | Operating temperature | Topt | | | -40 to + 85 | °C | | Storage temperature | T <sub>stg</sub> | | | -65 to + 150 | °C | <sup>\*</sup> The r.m.s. value should be calculated as follows [R.m.s. value] = [Peak value] $x\sqrt{Duty}$ **Note** Product quality may suffer if the absolute maximum rating is exceeded for even a single parameter, or even momentarily. In other words, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions which ensure that the absolute maximum ratings are not exceeded. ## CAPACITANCE (Ta = 25 $^{\circ}$ C, V<sub>DD</sub> = 0 V) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------|--------|---------------------------------------------|------|------|------|------| | Input capacitance | Cin | | | | 15 | pF | | Output capacitance | Соит | f=1 MHz<br>Unmeasured pins returned to 0 V. | | | 15 | pF | | I/O capacitance | Сю | | | | 15 | pF | #### MAIN SYSTEM CLOCK OSCILLATOR CHARACTERISTICS (Ta = -40 to +85°C, VDD = 2.0 to 6.0 V) | RESONATOR | RECOMENDED CONSTANT | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------|---------------------|-------------------------------------------|----------------------------------------------------------------------|------|------|---------------|------| | Ceramic resonator*3 | X1 | Oscillation frequency (fxx)*1 | | 1.0 | | 5.0 <b>*3</b> | MHz | | | C1 | Oscillation stabilization time*2 | After $V_{\text{DD}}$ has reached MIN. of oscillation voltage range. | | | 4 | ms | | | X1 X2 C2 C2 | Oscillation frequency (fxx)*1 | | 1.0 | 4.19 | 5.0 <b>*3</b> | MHz | | Crystal*3 | | Oscillation stabilization | V <sub>DD</sub> =4.5 to 6.0 V | | | 10 | ms | | | | time*2 | | | | 30 | ms | | External<br>clock | X1 X2 μPD74HCU04 | X1 input frequency (fx)*1 | | 1.0 | | 5.0 <b>*3</b> | MHz | | | | X1 input high-/low-level width (txH, txL) | | 100 | | 500 | ns | - \* 1. The oscillation frequency and X1 input frequency are only indications of the oscillator characteristics. See the AC characteristics for instruction execution times. - 2. The oscillation stabilization time is the time required for oscillation to stabilize after VDD reaches the MIN. value of the oscillation voltage range, or the STOP mode is released. - 3. When the oscillation frequency is 4.19 MHz < fxx <= 5.0MHz, PCC = 0011 should not be selected as the instruction execution time. If PCC = 0011 is selected, one machine cycle will be less than 0.95 us, and the MIN. value of 0.95 us in the specification will not be achieved. Note When the main system clock oscillator is used, the following should be noted concerning wiring in the area in the figure enclosed by a dotted line to prevent the influence of wiring capacitance, etc. - · The wiring should be kept as short as possible. - No other signal lines should be crossed. Keep away from lines carrying a high fluctuating current. - The oscillator capacitor grounding point should always be at the same potential as VDD. Do not connect to a ground pattern carrying a high current. - · A signal should not be taken from the oscillator. ## SUBSYSTEM CLOCK OSCILLATOR CHARACTERISTICS (Ta = -40 to +85°C, VDD = 2.0 to 6.0 V) | RESONATOR | RECOMENDED CONSTANT | PARAMETER | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------|---------------------|----------------------------------------------|-------------------------------|------|--------|------|------| | Crystal | XT1 XT2 | Oscillation frequency<br>(fxt) | | 32 | 32.768 | 35 | kHz | | resonator | C1 C2 | Oscillation stabilization | V <sub>DD</sub> =4.5 to 6.0 V | | 1.0 | 2 | s | | | | time* | | | | 10 | s | | External | XT1 XT2 | XT1 input frequency (f <sub>XT</sub> ) | | 32 | | 100 | kHz | | clock | A Spell | XT1 input high-/low-level width (txth, txtl) | | 5 | | 15 | μs | \* This is the time required for oscillation to stabilize after VDD reaches the MIN. value of the oscillation voltage range. Note When the subsystem clock oscillator is used, the following should be noted concerning wiring in the area in the figure enclosed by a dotted line to prevent the influence of wiring capacitance, etc. - The wiring should be kept as short as possible. - No other signal lines should be crossed. Keep away from lines carrying a high fluctuating current. - The oscillator capacitor grounding point should always be at the same potential as VDD. Do not connect to a ground pattern carrying a high current. - A signal should not be taken from the oscillator. The subsystem clock oscillator is a low-amplitude circuit in order to achieve a low consumption current, and is more prone to misoperation due to noise than the main system clock oscillator. Particular care is therefore required with the wiring method when the subsystem clock is used. # (1) V<sub>DD</sub>=2.7 to 6.0 V # DC CHARACTERISTICS (Ta = -40 to +85 °C, V<sub>DD</sub> = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST C | TEST CONDITIONS M | | TYP. | MAX. | UNIT | |-------------------------------|------------------|------------------------------|----------------------------------------------------------------------------|----------------------|------|---------------------|------| | | V <sub>IH1</sub> | Ports 2 and 3 | | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | V | | Input voltage | V <sub>IH2</sub> | Ports 0, 1, 6, 7 and R | ESET | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | high | VIH3 | Ports 4 and 5 | | 0.7 V <sub>DD</sub> | | 10 | V | | | VIH4 | X1, X2, XT1 | | V <sub>DD</sub> -0.5 | | V <sub>DD</sub> | V | | | VIL1 | Ports 2, 3, 4, 5 | orts 0, 1, 6, 7 and RESET | | | 0.3 V <sub>DD</sub> | V | | Input voltage<br>low | V <sub>IL2</sub> | Ports 0, 1, 6, 7 and R | | | | 0.2 V <sub>DD</sub> | V | | | VIL3 | X1, X2, XT1 | | | | 0.4 | V | | | V <sub>0H1</sub> | Ports 0, 2, 3, 6, 7, | V <sub>DD</sub> = 4.5 to 6.0 V<br>I <sub>OH</sub> = -1 mA | V <sub>DD</sub> -1.0 | | | V | | Output voltage | | and BIAS | Іон = -100 μΑ | V <sub>DD</sub> -0.5 | | | V | | high | V <sub>OH2</sub> | BP0 to BP7 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ $I_{OH} = -100 \ \mu\text{A}$ | V <sub>DD</sub> -2.0 | | | V | | | | (with 2 Іон outputs) | Іон = -30 μΑ | V <sub>DD</sub> -1.0 | | | V | | | | _ | Ports 3, 4, 5<br>V <sub>DD</sub> = 4.5 to 6.0 V<br>I <sub>OL</sub> = 15 mA | | 0.7 | 2.0 | V | | | V <sub>OL1</sub> | Ports<br>0, 2, 3, 4, 5, 6, 7 | V <sub>DD</sub> = 4.5 to 6.0 V<br>I <sub>OL</sub> = 1.6 mA | | | 0.4 | V | | Output voltage low | | | IοL = 400 μA | | | 0.5 | V | | TOW | | SB0, 1 | Open-drain pull-up resistor $\geq$ 1 k $\Omega$ | | | 0.2 V <sub>DD</sub> | V | | | Vol2 | BP0 to BP7 | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ $I_{OL} = 100 \ \mu\text{A}$ | | | 1.0 | V | | | | (with 2 loL outputs) | IoL = 50 μA | | | 1.0 | V | | | IL1H1 | | Other than below | | | 3 | μΑ | | Input leakage<br>current high | ILIH2 | $V_{IN} = V_{DD}$ | X1, X2, XT1 | | | 20 | μΑ | | | Інз | VIN = 10 V | Ports 4 and 5 | | | 20 | μΑ | | Input leakage | ILIL1 | | Other than below | | | -3 | μΑ | | current low | ILIL2 | $V_{IN} = 0 V$ | X1, X2, XT1 | | | -20 | μΑ | | Output leakage | Ігон1 | Vout = Vdd | Other than below | | | 3 | μΑ | | current high | ILOH2 | Vout = 10 V | OUT = 10 V Ports 4 and 5 | | | 20 | μΑ | | Output leakage<br>current low | ILOL | Vout = 0 V | • | | | -3 | μΑ | ## DC CHARACTERISTICS (Ta = -40 to +85 °C, V<sub>DD</sub> = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST C | ONDITIO | NS | | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------|------------------|-----------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------|---------------|------|------|-----------------|------| | Internal pull-up | В | Ports 0, 1, 2, 3, 6, 7 | V <sub>DD</sub> = 5 | V <sub>DD</sub> = 5.0 V ±10% | | 15 | 40 | 80 | kΩ | | resistor | R∟ | (Except P00)<br>V <sub>IN</sub> = 0 V | V <sub>DD</sub> = 3 | V <sub>DD</sub> = 3.0 V ±10% | | 30 | | 200 | kΩ | | LCD drive voltage | VLCD | | | | | 2.0 | | V <sub>DD</sub> | V | | LCD output voltage deviation*1 (common) | Vodc | Io = ±5 μA | VLCD0 = VLCD<br>VLCD1 = VLCD × 2/3 | | | 0 | | ±0.2 | V | | LCD output voltage deviation (segment) | Vods | Io = ±1 μA | | $V_{LCD1} = V_{LCD} \times 2/3$ $V_{LCD2} = V_{LCD} \times 1/3$ $2.7 \text{ V} \le V_{LCD} \le V_{DD}$ | | 0 | | ±0.2 | V | | | | | V <sub>DD</sub> = 5 | V ± | 10% <b>*4</b> | | 4.0 | 12 | mA | | | Iddi | 4.19 MHz* <b>3</b> | V <sub>DD</sub> = 3 | V ± | 10% <b>*5</b> | | 0.5 | 1.5 | mA | | | | crystal oscillation<br>C1 = C2 = 22 pF | HALT | V | DD = 5 V ±10% | | 1 | 3 | mA | | I <sub>DD2</sub> | | | mode | V | DD = 3 V ±10% | | 300 | 900 | μΑ | | Supply current*2 | IDD3 | 00111.*0 | V <sub>DD</sub> = 3 | V ± | 10% | | 30 | 90 | μΑ | | | I <sub>DD4</sub> | 32 kHz* <b>6</b><br>crystal oscillation | HALT<br>mode | | DD = 3 V ±10% | | 7 | 21 | μΑ | | | | | V <sub>DD</sub> = 5 | V ± | 10% | | 1 | 25 | μΑ | | | I <sub>DD5</sub> | XT1 = 0 V<br>STOP mode | V <sub>DD</sub> = | | | | 0.5 | 15 | μΑ | | | | | 3 V ±10 | % | Ta = 25 °C | | 0.5 | 5 | μΑ | - \* 1. The voltage deviation is the difference between the output voltage and the ideal value of the common output $(V_{LCDn}; n = 0, 1, 2)$ . - 2. Excluding the current flowing in the internal pull-up resistor. - 3. Including the case where the subsystem clock is oscillated. - 4. When the processor clock control register (PCC) is set to 0011 for operation in high-speed mode. - 5. When PCC is set to 0000 for operation in low-speed mode. - **6.** When the system clock control register (SCC) is set to 1001, main system clock oscillation is stopped, and the device is operated on the subsystem clock. ## AC CHARACTERISTICS (Ta = -40 to +85 °C, VDD = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST C | TEST CONDITIONS | | TYP. | MAX. | UNIT | |--------------------------------------|-----------------|--------------------------------|--------------------------------|------|------|------|------| | CPU clock<br>cycle time*1 | | Operating on main | V <sub>DD</sub> = 4.5 to 6.0 V | 0.95 | | 64 | μs | | (minimum<br>instruction | tcy | system clock | | 3.8 | | 64 | μs | | execution time<br>= 1 machine cycle) | | Operating on subsystem clock | | 114 | 122 | 125 | μs | | TI0 input | fτι | V <sub>DD</sub> = 4.5 to 6.0 V | | 0 | | 1 | MHz | | frequency | ITI | | | 0 | | 275 | kHz | | TI0 input high-/low- | tтıн, | V <sub>DD</sub> = 4.5 to 6.0 V | | 0.48 | | | μs | | level width | <b>t</b> ⊤ı∟ | | | 1.8 | | | μs | | Interrupt input | | INT0 | | *2 | | | μs | | high-/low-level | tinth,<br>tintl | INT1, 2, 4 | | 10 | | | μs | | Widen | | KR0 to KR7 | | 10 | | | μs | | RESET low-level width | trsl | | | 10 | | | μs | - \* 1. The CPU clock (Φ) cycle time (minimum instruction execution time) is determined by the oscillation frequency of the connected resonator, the system clock control register (SCC), and the processor control register (PCC). The graph on the right shows the characteristic of the cycle time tcy against the supply current - 2. 2tcy or 128/fx depending on the setting of the interrupt mode register (IM0). $\ensuremath{V_{\text{DD}}}$ in the case of main system clock operation. ## **SERIAL TRANSFER OPERATIONS** # 2-Wired and 3-Wired Serial I/O Modes ( $\overline{SCK}$ ... Internal clock output): (Ta = -40 to +85 °C, V<sub>DD</sub> = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST ( | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|--------------|--------------------------------|--------------------------------|-------------|------|------|------| | SCK cycle time | tkcy1 | V <sub>DD</sub> = 4.5 to 6.0 V | | 1600 | | | ns | | SCR Cycle time | LKCYT | | | | | | ns | | SCK high-/low-level | tĸL1 | V <sub>DD</sub> = 4.5 to 6.0 V | | tксү1/2-50 | | | ns | | width | <b>t</b> кн1 | | | tксү1/2-150 | | | ns | | SI setup time (to SCK↑) | tsık1 | | | 150 | | | ns | | SI hold time (from SCK1) | tksı1 | | | 400 | | | ns | | SO output<br>delay time | tkso1 | * RL = 1 kΩ, | V <sub>DD</sub> = 4.5 to 6.0 V | | | 250 | ns | | from SCK | LNSU1 | CL = 100 pF | | | | 1000 | ns | # 2-Wired and 3-Wired Serial I/O Modes (SCK ... External clock input): (Ta = -40 to +85 °C, VDD = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST ( | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|--------|--------------------------------|--------------------------------|------|------|------|------| | CCK and a time | | V <sub>DD</sub> = 4.5 to 6.0 V | | 800 | | | ns | | SCK cycle time | tkcy2 | | | | | | ns | | SCK high-/low-level | tĸL2 | V <sub>DD</sub> = 4.5 to 6.0 V | | 400 | | | ns | | width | tкн2 | | | 1600 | | | ns | | SI setup time (to SCK↑) | tsık2 | | | 100 | | | ns | | SI hold time<br>(from SCK ↑) | tksi2 | | | 400 | | | ns | | SO output | _ | * R <sub>L</sub> = 1 kΩ, | V <sub>DD</sub> = 4.5 to 6.0 V | | | 300 | ns | | delay <u>tim</u> e<br>from SCK↓ | tĸso2 | C <sub>L</sub> = 100 pF | | | | 1000 | ns | <sup>\*</sup> $R_L$ and $C_L$ are the SO output line load resistance and load capacitance. # SBI Mode ( $\overline{SCK}$ ... Internal clock output (Master)): (Ta = -40 to +85 °C, $\overline{VDD}$ = 2.7 to 6.0 $\overline{V}$ ) | PARAMETER | SYMBOL | TEST ( | COI | NDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------------|---------------|--------------------------------|-----|--------------------------------|---------------|------|------|------| | | | V <sub>DD</sub> = 4.5 to 6.0 V | | | 1600 | | | ns | | SCK cycle time | <b>t</b> ксүз | | | | 3800 | | | ns | | SCK high-/low-level | tĸL3 | V <sub>DD</sub> = 4.5 to 6.0 V | | | tксүз/2-50 | | | ns | | width | tкнз | | | | | | | ns | | SB0, 1 setup time<br>(to SCK ↑) | tsık3 | | | | 150 | | | ns | | SB0, 1 hold time<br>(from SCK ↑) | tksi3 | | | | tксүз/2 | | | ns | | SB0, 1 output | | RL = 1 kΩ, * | ۱ ا | / <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 250 | ns | | delay time from<br>SCK↓ | tkso3 | C∟ = 100 pF | | | 0 | | 1000 | ns | | SB0, 1 ↓ from SCK ↑ | tкsв | | • | | tксүз | | | ns | | SCK from SB0, 1 ↓ | tsвк | | | | tксүз | | | ns | | SB0, 1 low-level width | <b>t</b> sbl | | | | <b>t</b> ксүз | | | ns | | SB0, 1 high-level<br>width | tsвн | | | | <b>t</b> ксүз | | | ns | # SBI Mode (SCK ... External clock input (Slave)): (Ta = -40 to +85 °C, VDD = 2.7 to 6.0 V) | PARAMETER | SYMBOL | TEST ( | CC | ONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------------|--------------|--------------------------------|----|------------------------------------------|---------|------|------|------| | SCK cycle time | | V <sub>DD</sub> = 4.5 to 6.0 V | | | 800 | | | ns | | SCR cycle time | tkcy4 | | | | 3200 | | | ns | | SCK high-/low-level | <b>t</b> KL4 | V <sub>DD</sub> = 4.5 to 6.0 V | | | 400 | | | ns | | width | <b>t</b> кн4 | | | | | | | ns | | SB0, 1 setup time (to SCK ↑) | tsik4 | | | | 100 | | | ns | | SB0, 1_hold time<br>(from SCK ↑) | tksi4 | | | | tkcy4/2 | | | ns | | SB0, 1 output | | $R_L = 1 k\Omega$ , * | | $V_{DD} = 4.5 \text{ to } 6.0 \text{ V}$ | 0 | | 300 | ns | | delay time from<br>SCK ↓ | tkso4 | C <sub>L</sub> = 100 pF | | | 0 | | 1000 | ns | | SB0, 1 ↓ from SCK ↑ | tкsв | | | | tkcy4 | | | ns | | SCK ↓ from SB0, 1 ↓ | tsвк | | | | tKCY4 | | | ns | | SB0, 1 low-level width | <b>t</b> sbl | | | | tkcy4 | | | ns | | SB0, 1 high-level width | tsвн | | | | tkcy4 | | | ns | \* $R_L$ and $C_L$ are the SB0, 1 output line load resistance and load capacitance. # (2) $V_{DD}=2.7 \text{ to } 6.0 \text{ V}$ # DC CHARACTERISTICS (Ta = -40 to +85 $^{\circ}$ C, V<sub>DD</sub> = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST C | ONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------------|-------------------|-----------------------------------------------------------------|--------------------------------------------------|----------------------|------|---------------------|------| | | V <sub>IH1</sub> | Ports 2 and 3 | | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | | Input voltage | V <sub>IH2</sub> | Ports 0, 1, 6, 7 and F | RESET | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | V | | high | VIH3 | Ports 4 and 5 | | 0.8V <sub>DD</sub> | | 10 | V | | | V <sub>IH4</sub> | X1, X2, XT1 | | V <sub>DD</sub> -0.3 | | V <sub>DD</sub> | V | | | VIL1 | Ports 2, 3, 4, 5 | rts 2, 3, 4, 5 | | | 0.2 V <sub>DD</sub> | V | | Input voltage<br>Iow | VIL2 | Ports 0, 1, 6, 7 and F | RESET | 0 | | 0.2 V <sub>DD</sub> | V | | | V <sub>IL3</sub> | X1, X2, XT1 | | 0 | | 0.25 | V | | Output voltage | Vон1 | Ports 0, 2, 3, 6, 7<br>and BIAS | Іон = -100 μΑ | V <sub>DD</sub> -0.5 | | | V | | high | V <sub>OH2</sub> | BP0 to BP7 (with<br>2 Іон outputs) | Іон = −10 μΑ | V <sub>DD</sub> -0.4 | | | V | | | | Ports 0, 2, 3, 4, 5<br>6, 7 | IoL = 400 μA | | | 0.5 | V | | Output voltage<br>low | V <sub>OL1</sub> | SB0, 1 | Open–drain, pull-up resistor $\geq$ 1 k $\Omega$ | | | 0.2 V <sub>DD</sub> | ٧ | | | V <sub>OL2</sub> | BP0 to BP7<br>(with 2 loL outputs) | IoL = 10 μA | | | 0.4 | V | | | ILIH1 | | Other than below | | | 3 | μΑ | | Input leakage<br>current high | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$ | X1, X2, XT1 | | | 20 | μΑ | | J | Ілнз | VIN = 10 V | Ports 4 and 5 | | | 20 | μΑ | | Input leakage | ILIL1 | | Other than below | | | -3 | μΑ | | current low | I <sub>LIL2</sub> | VIN = 0 V | X1, X2, XT1 | | | -20 | μΑ | | Output leakage | Ісон1 | $V_{OUT} = V_{DD}$ | Other than below | | | 3 | μΑ | | current high | ILOH2 | Vout = 10 V | Ports 4 and 5 | | | 20 | μΑ | | Output leadage current low | Ігог | Vout = 0 V | | | | -3 | μΑ | | Internal pull-up<br>resistor | R∟ | Ports 0, 1, 2, 3, 6, 7<br>(Except P00)<br>V <sub>IN</sub> = 0 V | V <sub>DD</sub> = 2.5 V ±10% | 50 | | 600 | kΩ | | LCD drive voltage | VLCD | | | 2.0 | | V <sub>DD</sub> | V | ## DC CHARACTERISTICS (Ta = -40 to +85 °C, V<sub>DD</sub> = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST ( | CONDIT | IONS | | MIN. | TYP. | MAX. | UNIT | |----------------------------------------------|------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------|------|------|------|----------| | LCD output voltage deviation *1 (common) | Vodc | Io = ±5 μA | VLCDO : | = VLCD<br>= VLCD × 2 | /3 | 0 | | ±0.2 | <b>V</b> | | LCD output<br>voltage deviation<br>(segment) | Vods | Io = ±1 μA | $\begin{array}{c} V_{\text{LCD2}} = V_{\text{LCD}} \times 1/3 \\ 2.0 \ V \leq V_{\text{LCD}} \leq V_{\text{DD}} \end{array}$ | | | 0 | | ±0.2 | ٧ | | | | | V <sub>DD</sub> = 3 V ±10%*4 | | *4 | | 0.5 | 1.5 | mA | | | Iddi | 4.19 MHz* <b>3</b><br>crystal oscillation | V <sub>DD</sub> = 2.5 V ±10%*4 | | | 0.4 | 1.2 | mA | | | | | C1 = C2 = 22 pF<br>low-speed mode | HALT | V <sub>DD</sub> = 3 | V ±10% | | 300 | 900 | μΑ | | | I <sub>DD2</sub> | | mode | V <sub>DD</sub> = 2 | .5 V ±10% | | 200 | 600 | μΑ | | | | | V <sub>DD</sub> = 3 | 3 V ±10% | 1 | | 40 | 90 | μΑ | | Supply current*2 | IDD3 | 32 kHz* <b>5</b> | V <sub>DD</sub> = 3 | 2.5 V ±10 | 1% | | 25 | 75 | μΑ | | | | crystal oscillation | HALT | V <sub>DD</sub> = 3 | V ±10% | | 7 | 21 | μΑ | | | I <sub>DD4</sub> | | mode | V <sub>DD</sub> = 2 | .5 V ±10% | | 4 | 12 | μΑ | | | | | | | | | 0.5 | 15 | μΑ | | | | XT1 = 0 V | V <sub>DD</sub> = 3 | s V ±10% | Ta = 25°C | | 0.5 | 5 | μΑ | | | I <sub>DD5</sub> | STOP mode | V <sub>DD</sub> = 2 | 2.5 V | | | 0.4 | 15 | μΑ | | | | | ±10% | | Ta = 25°C | | 0.4 | 5 | μΑ | - \* 1. The voltage deviation is the difference between the output voltage and the ideal value of the common output (VLCDn; n = 0, 1, 2). - 2. Excluding the current flowing in the internal pull-up resistor. - 3. Including the case where the subsystem clock is oscillated. - **4.** When PCC is set to 0000 for operation in low-speed mode. - **5.** When the system clock control register (SCC) is set to 1001, main system clock oscillation is stopped, and the device is operated on the subsystem clock. ## AC CHARACTERISTICS (Ta = -40 to +85 °C, VDD = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST C | ONDITIONS | MIN. | TYP. | MAX. | UNIT | |-------------------------------------------------|-----------------|------------------------------|-------------------------------------------------------|------|------|------|------| | | | | V <sub>DD</sub> = 2.7 to 6.0 V | 3.8 | | 64 | μs | | CPU clock cycle time | | Operating on main | V <sub>DD</sub> = 2.0 to 6.0 V | 5 | | 64 | μs | | (minimum instruction execution time = 1 machine | tcy | system clock | Ta = -40 to + 60 °C<br>V <sub>DD</sub> = 2.2 to 6.0 V | 3.4 | | 64 | μs | | cycle)*1 | | Operating on subsystem clock | | 114 | 122 | 125 | μs | | TI0 input<br>frequency | fτι | | | 0 | | 275 | kHz | | TI0 input high-/low-<br>level width | tтін,<br>tтіL | | | 1.8 | | | μs | | | | INT0 | | *2 | | | μs | | Interrupt input<br>high-/low-level | tinth,<br>tintl | INT1, 2, 4 | | 10 | | | μs | | width | | KR0 to KR7 | | 10 | | | μs | | RESET low-level width | trsL | | | 10 | | | μs | - \* 1. The CPU clock (\$\Phi\$) cycle time (minimum instruction execution time) is determined by the oscillation frequency of the connected resonator, the system clock control register (SCC), and the processor clock control register (PCC). The graph on the right shows the characteristic of the cycle time tcy against the supply current VDD in the case of main system clock operation. - 2. 2tcy or 128/fx depending on the setting of the interrupt mode register (IMO). ## **SERIAL TRANSFER OPERATIONS** # 2-Wired and 3-Wired Serial I/O Mode (SCK ... Internal clock output): (Ta = -40 to +85 °C, VDD = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST ( | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------------------------|------------------|--------------------------------|--------------------------------|-------------|------|------|------| | SCK cycle time | tkcy1 | V <sub>DD</sub> = 4.5 to 6.0 V | / <sub>DD</sub> = 4.5 to 6.0 V | | | | ns | | SCK cycle time | LKCY1 | | | | | | ns | | SCK high-/low- | t <sub>KL1</sub> | V <sub>DD</sub> = 4.5 to 6.0 V | <sub>DD</sub> = 4.5 to 6.0 V | | | | ns | | level width | <b>t</b> кн1 | | | tксү1/2-150 | | | ns | | SI setup time<br>(to SCK ↑) | tsıkı | | | 250 | | | ns | | SI hold time<br>(from SCK ↑) | tksı1 | | | 400 | | | ns | | SO output | | Rι = 1 kΩ, | V <sub>DD</sub> = 4.5 to 6.0 V | | | 250 | ns | | delay time from $\overline{\text{SCK}}\downarrow$ | tkso1 | C∟ = 100 pF* | | | 1000 | ns | | # 2-Wired and 3-Wired Serial I/O Mode (SCK ... External clock input): (Ta = -40 to +85 °C, VDD = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST C | ONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------------|--------------------------------------------------------|--------------------------------|--------------------------------|------|------|------|------| | | | V <sub>DD</sub> = 4.5 to 6.0 V | 800 | | | ns | | | SCK cycle time | tkcy2 | | | 3200 | | | ns | | SCK high-/low- | tĸL2 | V <sub>DD</sub> = 4.5 to 6.0 V | | 400 | | | ns | | level width | <b>t</b> кн2 | | | 1600 | | | ns | | SI setup time (to SCK1) | tsık2 | | | 100 | | | ns | | SI hold time<br>(from SCK1) | tksi2 | | 400 | | | ns | | | SO output delay time from SCK↓ tkso2 | _ | R <sub>I</sub> = 1 kO. | V <sub>DD</sub> = 4.5 to 6.0 V | | | 300 | ns | | | $R_L = 1 \text{ k}\Omega$ ,<br>$C_L = 100 \text{ pF*}$ | | | | 1000 | ns | | <sup>\*</sup> $R_L$ and $C_L$ are the SO output line load resistance and load capacitance. # SBI Mode ( $\overline{SCK}$ ... Internal clock output (Master)): (Ta = -40 to +85 °C, V<sub>DD</sub> = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST C | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------------|--------------|--------------------------------|--------------------------------|-------------|------|------|------| | SCK cycle time | tксуз | V <sub>DD</sub> = 4.5 to 6.0 V | | 1600 | | | ns | | SCK cycle time | LKCY3 | | | 3800 | | | ns | | SCK high-/low- | tкıз | V <sub>DD</sub> = 4.5 to 6.0 V | | tксүз/2-50 | | | ns | | level width | <b>t</b> кнз | | | tксүз/2-150 | | | ns | | SB0, 1 setup time (to SCK1) | tsık3 | | | 250 | | | ns | | SB0, 1 hold_time (from SCK1) | tкsіз | | | tксүз/2 | | | ns | | SB0, 1 output | tkso3 | Rι = 1 kΩ, | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 250 | ns | | delay <u>time</u><br>from SCK↓ | LKS03 | C <sub>L</sub> = 100 pF* | | 0 | | 1000 | ns | | SB0, 1 ↓ from SCK↑ | tкsв | | | tксүз | | | ns | | SCK from SB0, 1↓ | tsвк | | | tксуз | | | ns | | SB0, 1 low-level width | tsbl | | | tксүз | | | ns | | SB0, 1 high-level width | tsвн | | | tксүз | | | ns | # SBI Mode (SCK ... External clock input (Slave)): (Ta = -40 to +85 °C, VDD = 2.0 to 6.0 V) | PARAMETER | SYMBOL | TEST | MIN. | TYP. | MAX. | UNIT | | |---------------------------------|--------------|--------------------------------|--------------------------------|---------|------|------|----| | SCK cycle time | 4 | V <sub>DD</sub> = 4.5 to 6.0 V | | 800 | | | ns | | , | tkcy4 | | | 3200 | | | ns | | SCK high-/low- | tĸL4 | V <sub>DD</sub> = 4.5 to 6.0 V | | 400 | | | ns | | level width | <b>t</b> кн4 | | | 1600 | | | ns | | SB0, 1 setup<br>time (to SCK ↑) | tsıĸ4 | | | 100 | | | ns | | SB0, 1 hold time (from SCK 1) | tksi4 | | | tkcy4/2 | | | ns | | SB0, 1 | | R <sub>L</sub> = 1 kΩ, | V <sub>DD</sub> = 4.5 to 6.0 V | 0 | | 300 | ns | | output delay<br>time from SCK ↓ | tkso4 | C <sub>L</sub> = 100 pF* | | 0 | | 1000 | ns | | SB0, 1 ↓ from SCK ↑ | tкsв | | , | tKCY4 | | | ns | | SCK↓ from SB0, 1 ↓ | tsвк | | | tKCY4 | | | ns | | SB0, 1 low-level width | tsbl | | | tKCY4 | | | ns | | SB0, 1 high-level width | tsвн | | | tKCY4 | | | ns | <sup>\*</sup> $R_{L}$ and $C_{L}$ are the SBO, 1 output line load resistance and load capacitance. # AC Timing Test Points (Except X1 and XT1 inputs) # **Clock Timings** # **TI0 Timing** # **Serial Transfer Timing** # 3-wired serial I/O mode: ## 2-wired serial I/O mode: # **Serial Transfer Timing** # Bus release signal transfer: # Command signal transfer: # **Interrupt Input Timing** # **RESET** Input Timing # DATA MEMORY STOP MODE LOW SUPPLY VOLTAGE DATA RETENTION CHARACTERISTICS (Ta = -40 to +85 °C) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------------|---------------|------------------------------|------|---------------------|------|------| | Data retention supply voltage | VDDDR | | 2.0 | | 6.0 | V | | Data retention supply current*1 | Idddr | VDDDR = 2.0 V | | 0.3 | 15 | μΑ | | Release signal setting time | <b>t</b> srel | | 0 | | | μs | | Oscillation stabilization | | Release by RESET | | 2 <sup>17</sup> /fx | | ms | | wait time*2 | <b>t</b> wait | Release by interrupt request | | *3 | | ms | - \* 1. Excluding current flowing in the internal pull-up resistor. - 2. The oscillation stabilization time is the time during which the CPU operation is stopped to prevent unstable operation when oscillation is started. - 3. Depends on the basic interval timer mode register (BTM) setting ( see table below). | втм3 | BTM2 | BTM1 | BTM0 | WAIT TIME<br>(Figure in ( ) is for fx = 4.19 MHz) | | |------|------|------|------|---------------------------------------------------|--| | _ | 0 | 0 | 0 | 2 <sup>20</sup> /fx (Approx. 250 ms) | | | _ | 0 | 1 | 1 | 2 <sup>17</sup> /fx (Approx. 31.3 ms) | | | _ | 1 | 0 | 1 | 2 <sup>15</sup> /fx (Approx. 7.82 ms) | | | _ | 1 | 1 | 1 | 2 <sup>13</sup> /fx (Approx. 1.95 ms) | | # Data Retention Timing (STOP mode release by RESET) ## Data Retention Timing (Standby release signal: STOP mode release by interrupt signal) # DC PROGRAMMING CHARACTERISTICS (Ta = 25 $\pm$ 5 $^{\circ}$ C, Vdd = 6.0 $\pm$ 0.25 V, Vpp = 12.5 $\pm$ 0.3 V, Vss = 0 V) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------------|------------------|----------------------|----------------------|------|---------------------|------| | Input voltage | V <sub>IH1</sub> | Except X1, X2 | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | V | | high | V <sub>IH2</sub> | X1, X2 | V <sub>DD</sub> -0.5 | | V <sub>DD</sub> | V | | Input voltage | | Except X1, X2 | 0 | | 0.3 V <sub>DD</sub> | ٧ | | low | VIL2 | X1, X2 | 0 | | 0.4 | ٧ | | Input leakage<br>current | IL1 | VIN = VIL OR VIH | | | 10 | μΑ | | Output voltage high | Vон | lон = −1 mA | V <sub>DD</sub> -1.0 | | | ٧ | | Outputvoltage<br>low | Vон | loL = 1.6 mA | | | 0.4 | ٧ | | V <sub>DD</sub> supply current | loo | | | | 30 | mA | | V <sub>DD</sub> supply current | IPP | MD0 = VIL, MDI = VIH | | | 30 | mA | Note 1. Ensure that VPP does not exced +13.5 V including overshoot. 2. VDD must be applied before VPP, and cut after VPP. # DC PROGRAMMING CHARACTERISTICS (Ta = 25 $\pm$ 5 $^{\circ}$ C, Vdd = 6.0 $\pm$ 0.25 V, Vpp = 12.5 $\pm$ 0.3 V, Vss = 0 V) | PARAMETER | SYMBOL | *1 | TEST CONDITIONS | MIN. | TYP. | MAX. | UNIT | |-----------------------------------------|-------------------|-------------|---------------------------|-------|------|------|------| | Address setup time*2 (to MD0↓) | tas | tas | | 2 | | | μs | | MD1 setup time (to MD0↓) | t <sub>M1</sub> s | toes | | 2 | | | μs | | Data setup time (to MD0↓) | tos | tos | | 2 | | | μs | | Address hold time*2 (from MD0↑) | <b>t</b> AH | <b>t</b> AH | | 2 | | | μs | | Data hold time (from MD0 <sup>↑</sup> ) | <b>t</b> DH | <b>t</b> DH | | 2 | | | μs | | Data output float delay time from MD0↑ | <b>t</b> DF | <b>t</b> DF | | 0 | | 130 | ns | | V <sub>PP</sub> setup time (to MD3↑) | tvps | tvps | | 2 | | | μs | | V <sub>DD</sub> setup time (to MD3↑) | tvds | tvcs | | 2 | | | μs | | Initial program pulse width | <b>t</b> PW | tpw | | 0.95 | 1.0 | 1.05 | ms | | Additional program pulse width | topw | topw | | 0.95 | | 21.0 | ms | | MD0 setup time (to MD1↑) | tмоs | tces | | 2 | | | μs | | Data output delay time from MD0↓ | tov | tov | MD0=MD1=VIL | | | 1 | μs | | MD1 hold time (from MD0↑) | <b>t</b> м1н | tоен | tмıн+tмır ≥ 50 <i>μ</i> s | 2 | | | μs | | MD1 recovery time (from MD0↓) | t <sub>M1R</sub> | tor | IM1H+IM1R ≥ 50 μS | 2 | | | μs | | Program counter reset time | <b>t</b> PCR | _ | | 10 | | | μs | | X1 input high-/low-level width | txH, txL | _ | | 0.125 | | | μs | | X1 input frequency | fx | _ | | | | 4.19 | MHz | | Initial mode setting time | tı | _ | | 2 | | | μs | | MD3 setup time (to MD1↑) | tмзs | _ | | 2 | | | μs | | MD3 hold time (from MD1↓) | tмзн | _ | | 2 | | | μs | | MD3 setup time (to MD0↓) | tмзsr | _ | Program memory read | 2 | | | μs | | Data output delay time from address*2 | <b>t</b> DAD | tacc | Program memory read | 2 | | | μs | | Data output hold time from address*2 | thad | tон | Program memory read | 0 | | 130 | μs | | MD3 hold time (from MD0↑) | tмзня | _ | Program memory read | 2 | | | μs | | Data output float delay time from MD3↓ | <b>t</b> dfr | _ | Program memory read | 2 | | | μs | <sup>\* 1.</sup> Symbol of corresponding $\mu$ PD27C256A <sup>2.</sup> The internal address signal is incremented by 1 on the 4th rise of the X1 input, and is not connected to a pin. # **Program Memory Write Timing** ## **Program Memory Read Timing** ## 6. PACKAGE INFORMATION # 80 PIN PLASTIC QFP (□14) detail of lead end ## NOTE Each lead centerline is located within 0.13 mm (0.005 inch) of its true position (T.P.) at maximum material condition. S80GC-65-3B9-3 | ITEM | MILLIMETERS | INCHES | |------|------------------------|-------------------------------------------| | А | 17.2±0.4 | 0.677±0.016 | | В | 14.0±0.2 | 0.551+0.009 | | С | 14.0±0.2 | 0.551+0.009 | | D | 17.2±0.4 | 0.677±0.016 | | F | 0.8 | 0.031 | | G | 0.8 | 0.031 | | I | 0.30±0.10 | 0.012 <sup>+0.004</sup> <sub>-0.005</sub> | | I | 0.13 | 0.005 | | J | 0.65 (T.P.) | 0.026 (T.P.) | | K | 1.6±0.2 | 0.063±0.008 | | L | 0.8±0.2 | 0.031+0.009 | | М | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.003}$ | | N | 0.10 | 0.004 | | Р | 2.7 | 0.106 | | Q | 0.1±0.1 | 0.004±0.004 | | S | 3.0 MAX. | 0.119 MAX. | # 80 PIN PLASTIC TQFP (FINE PITCH) ( $\square$ 12) detail of lead end ## NOTE Each lead centerline is located within 0.10 mm (0.004 inch) of its true position (T.P.) at maximum material condition. | ITEM | MILLIMETERS | INCHES | |------|-------------------------------------------|---------------------------| | Α | 14.0±0.2 | $0.551^{+0.009}_{-0.008}$ | | В | 12.0±0.2 | 0.472+0.009 | | С | 12.0±0.2 | 0.472+0.009 | | D | 14.0±0.2 | 0.551+0.009 | | F | 1.25 | 0.049 | | G | 1.25 | 0.049 | | Н | 0.22+0.05 | 0.009±0.002 | | I | 0.10 | 0.004 | | J | 0.5 (T.P.) | 0.020 (T.P.) | | K | 1.0±0.2 | 0.039+0.009 | | L | 0.5±0.2 | 0.020+0.008 | | М | 0.145 <sup>+0.055</sup> <sub>-0.045</sub> | 0.006±0.002 | | N | 0.10 | 0.004 | | Р | 1.05 | 0.041 | | Q | 0.05±0.05 | 0.002±0.002 | | R | 5°±5° | 5°±5° | | S | 1.27 MAX. | 0.050 MAX. | | | | | P80GK-50-BE9-4 # **80 PIN CERAMIC WQFN** #### NOTE Each lead centerline is located within 0.06 mm (0.003 inch) of its true position (T.P.) at maximum material condition. | | | 700KVV-05A-1 | |------|-------------|-------------------------------------------| | ITEM | MILLIMETERS | INCHES | | А | 14.0±0.2 | 0.551±0.008 | | В | 13.6 | 0.535 | | С | 13.6 | 0.535 | | D | 14.0±0.2 | 0.551±0.008 | | F | 1.84 | 0.072 | | G | 3.6 MAX. | 0.142 MAX. | | Н | 0.45±0.10 | 0.018+0.004 | | I | 0.06 | 0.003 | | J | 0.65 (T.P.) | 0.024 (T.P.) | | K | 1.0±0.15 | 0.039 <sup>+0.007</sup> <sub>-0.006</sub> | | Q | C 0.3 | C 0.012 | | R | 0.825 | 0.032 | | S | 0.825 | 0.032 | | Т | R 2.0 | R 0.079 | | U | 9.0 | 0.354 | | U1 | 2.1 | 0.083 | | W | 0.75±0.15 | 0.030 <sup>+0.006</sup> <sub>-0.007</sub> | | Z | 0.10 | 0.004 | | | | | ## 7. RECOMMENDED SOLDERING CONDITIONS This product should be soldered and mounted under the conditions recommended in the table below. For details of recommended soldering conditions for the surface mounting type, refer to the information document "Surface Mount Technology Manual (IEI 1207)". For soldering methods and conditions other than those recommended below, contact our salesman. Table 7-1 Recommended Soldering Conditions ## µPD75P316BGC-3B9: 80-Pin Plastic QFP (□14 mm) | Soldering Method | Recommended Soldering Conditions | Recommended Condition Symbol | |------------------|-----------------------------------------------------------------------------------------------------------|------------------------------| | Infrared reflow | Package peak temperature: 230°C;<br>Duration: 30 sec. max. (at 210°C or above);<br>Number of times: once; | IR35-00-1 | | Pin part heating | Pin part temperature: 300°C max.;<br>Duration: 3 sec. max. (per device side) | _ | ## µPD75P316BGK-BE9: 80-Pin Plastic QFP (□12 mm) | Soldering Method | Recommended Soldering Conditions | Recommended Condition Symbol | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Duration: 30 sec. max.<br>Infrared reflow<br>at 125°C) | Package peak temperature: 235°C;<br>(at 210°C or above);<br>Number of times: once;<br>Timelimit: 7 days*(thereafter 10 hours prebaking required | IR35-00-1 | | Pin part heating | Pin part temperature: 300°C max.;<br>Duration: 3 sec. max. (per device side) | _ | <sup>\*</sup> For the storage period after dry-pack decapsulation, storage conditions are max. 25°C, 65% RH. Note Use of more than one soldering method should be avoided (except in the case of pin part heating). ## APPENDIX A. DEVELOPMENT TOOLS The following development tools are available for system development using the $\mu$ PD75P316B. | | IE-75000-R* <b>1</b><br>IE-75001-R | | 75X series in-circuit emulator | |------------|------------------------------------|--------------|----------------------------------------------------------| | | IE-7500-R-EM*2 | | Emulation board for IE-75000-R and IE-75001-R | | | EP-75308BGC-R | | Emulation probe for μPD75P316BGC. | | vare | | EV-9200GC-80 | Provided with EV-9200GC-80, 80-pin conversion socket. | | Hardwa | EP-75308BGK-R | | μPD75P316BGK emulation probe. | | | | EV-9500GK-80 | Provided with EV-9200GK-80, 80-pin conversion socket. | | | PG-1500 | | PROM programmer | | | PA-75P316BGC | | μPD75P316BGC programmer adapter. Connected with PG-1500. | | | PA-75P316BGK | | μPD75P316BGK programmer adapter. Connected with PG-1500. | | <u>r</u> e | IE control program | | Host Machine | | Software | PG-1500 controller | | PC-9800 series (MS-DOS™ Ver.3.30 to Ver.5.00A*3) | | Soi | RA75X relocatable assembler | | IBM PC/AT™ (PC DOS™ Ver.3.1) | - \* 1. Maintenance product - 2. Not incorporated in the IE-75001-R. - 3. The task swap function, which is provided with Ver.5.00/5.00A, is not available with this software. **+** ## **APPENDIX B. RELATED DOCUMENTS** #### **Device Related Documents** | Document Name | Document Number | | | |-------------------------------|-----------------|--|--| | User's Manual | IEM-5016 | | | | Instruction Application Table | IEM-994 | | | | Application Note | IEM-5035 | | | | Application Note | IEM-5041 | | | | 75X Series Selection Guide | IF-151 | | | # **Development Tools Documents** | | Document Name | Document Number | | |----------|-------------------------------------------|-----------------|---------| | re | IE-75000-R/IE-75001-R User's Manual | EEU-846 | | | | IE-75000-R-EM User's Manual | EEU-673 | | | rdware | EP-75308BGC-R User's Manual | EEU-825 | | | Har | EP-75308BGK-R User's Manual | EEU-838 | | | | PG-1500 User's Manual | EEU-651 | | | Software | RA75X Assembler Package User's Manual | Operation | EEU-731 | | | TIA75X Assembler Fackage Osci s Ivianiaar | Language | EEU-730 | | So | PG-1500 Controller User's Manual | EEU-704 | | ## **Other Documents** | Document Name | Document Number | | | |-----------------------------------------------------------------|-----------------|--|--| | Package Manual | IEI-635 | | | | Surface Mount Technology Manual | IEI-1207 | | | | Quality Grande on NEC Semiconductor Device | IEI-1209 | | | | NEC Semiconductor Device Reliability & Quality Control | IEM-5068 | | | | Electrostatic Discharge(ESD) Test | MEM-539 | | | | Semiconductor Devices Quality Guarantee Guide | MEI-603 | | | | Microcomputer Related Products Guide Other Manufacturers Volume | MEI-604 | | | \* The contents of the above related documents are subject to change without notice. The latest documents should be used for design, etc. [MEMO] No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document. NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others. The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance. Application examples recommended by NEC Corporation Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc. Special : Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc. M4 92.6