# **FEATURES** - I2C Bus Compatible\* - Low Power CMOS Technology - 16 Byte Page Write Buffer - Self-Timed Write Cycle with Auto-Clear - 100,000 Program/Erase Cycles - 100 Year Data Retention - 8 pin DIP, 8 pin SO or 14 pin SO Package - ZERO Power™ Version (CAT24C08Z) Available - Optional High Endurance Device Available # DESCRIPTION The CAT24C08/CAT24C08I is a 8K bit Serial CMOS E2PROM internally organized as 1024x8 bits. Catalyst's advanced CMOS technology substantially reduces device power requirements. The CAT24C08/CAT24C08I features a 16 byte page write buffer. The device operates via the I2C bus serial interface and is available in 8 pin DIP, 8 pin SO and 14 pin SO packages. # PIN CONFIGURATION #### 5022 FHD F01 # **BLOCK DIAGRAM** # **PIN FUNCTIONS** | Pin Name | Function | |------------|----------------------------| | A0, A1, A2 | Device Address Inputs | | SDA | Serial Data/Address | | SCL | Serial Clock | | TEST | Connect to V <sub>SS</sub> | | Vcc | +5V Power Supply | | Vss | Ground | <sup>\*</sup> Catalyst Semiconductor is licensed by Philips Corporation to carry the I2C Bus Protocol. TD 5024 # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias55°C to | +125°C | |-------------------------------------------------------------------------------------|----------| | Storage Temperature65°C to | +150°C | | Voltage on Any Pin with<br>Respect to Ground <sup>(1)</sup> 2.0V to +V <sub>C</sub> | c+2.0V | | V <sub>CC</sub> with Respect to Ground2.0V | to +7.0V | | Package Power Dissipation Capability (Ta = 25°C) | 1.0W | | Lead Soldering Temperature (10 secs) | 300°C | | Output Short Circuit Current(2) | 100mA | # \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. ## **RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Min. | Max. | Units | Reference Test Method | |------------------------|--------------------|---------|------|-------------|-------------------------------| | N <sub>END</sub> (3) | Endurance | 100,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> (3) | Data Retention | 100 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> (3) | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | ILTH <sup>(3)(4)</sup> | Latch-up | 100 | | mA . | JEDEC Standard 17 | ### D.C. OPERATING CHARACTERISTICS CAT24C08 T<sub>A</sub> = 0°C to +70°C, V<sub>CC</sub> = +5V to +10%, unless otherwise specified. CAT24C08l $T_A = -40$ °C to +85°C, $V_{CC} = +5V$ to +10%, unless otherwise specified. | | | Limits | | | | | |----------------------|----------------------------------------|-----------------------|------|-----------------------|-------|------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Units | Test Conditions | | lcc | Power Supply Current | | | 3 | mA | f <sub>SCL</sub> = 100 KHz | | IsB | Standby Current V <sub>CC</sub> = 5.5V | | | 4 | μА | V <sub>IN</sub> = GND or V <sub>CC</sub> | | I <sub>SBZ</sub> (5) | Standby Current V <sub>CC</sub> = 5.5V | | | 0 | μA | V <sub>IN</sub> = GND or V <sub>CC</sub> | | ILI | Input Leakage Current | | | 10 | μА | V <sub>IN</sub> = GND to V <sub>CC</sub> | | llo | Output Leakage Current | | | 10 | μА | Vout = GND to Vcc | | VIL | Input Low Voltage | -1.0 | | V <sub>CC</sub> x 0.3 | V | | | V <sub>IH</sub> | Input High Voltage | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.5 | ٧ | | | VoL | Output Low Voltage | | | 0.4 | ٧ | I <sub>OL</sub> = 3 mA | # CAPACITANCE TA = 25°C, f = 1.0 MHz, V<sub>CC</sub> = 5V | Symbol | Test | Max. | Units | Conditions | |---------------------|-------------------------------------|------|-------|---------------| | C <sub>VO</sub> (3) | Input/Output Capacitance (SDA) | 8 | pF | $V_{VO} = 0V$ | | CIN(3) | Input Capacitance (A0, A1, A2, SCL) | 6 | pF | $V_{IN} = 0V$ | - (1) The minimum DC input voltage is -0.5V. During transitions, inputs may understoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is $V_{CC}$ +0.5V, which may overshoot to $V_{CC}$ + 2.0V for periods of less than 20ns. - (2) Output shorted for no more than one second. No more than one output shorted at a time. - (3) This parameter is tested initially and after a design or process change that affects the parameter. - (4) Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. - (5) Standby Current (I<sub>SBZ</sub>) = 0μA (<900nA) for the CAT24C08Z. ### A.C. CHARACTERISTICS CAT24C08 T<sub>A</sub> = 0°C to +70°C, $V_{CC}$ = +5V ±10%, unless otherwise specified. CAT24C08I T<sub>A</sub> = -40°C to +85°C, $V_{CC}$ = +5V ±10%, unless otherwise specified. ## **Read & Write Cycle Limits** | Symbol | Parameter | Min. | Max | Units | |----------------------|----------------------------------------------------------------|------|-----|-------| | F <sub>SCL</sub> | Clock Frequency | | 100 | KHz | | T <sub>I</sub> (3) | Noise Suppression Time<br>Constant at SCL, SDA Inputs | | 100 | ns | | taa | SCL Low to SDA Data Out<br>and ACK Out | | 3.5 | μs | | t <sub>BUF</sub> (3) | Time the Bus Must be Free Before a New Transmission Can Start | 4.7 | | μs | | thd:sta | Start Condition Hold Time | 4.0 | | μs | | tLOW | Clock Low Period | 4.7 | | μs | | tHIGH | Clock High Period | 4.0 | | μs | | tsu:sta | Start Condition Setup Time<br>(for a Repeated Start Condition) | 4.7 | | μs | | thd:dat | Data In Hold Time | 0 | | ns | | tsu:dat | Data In Setup Time | 250 | | ns | | t <sub>R</sub> (3) | SDA and SCL Rise Time | | 1 | με | | t <sub>F</sub> (3) | SDA and SCL Fall Time | | 300 | ns | | tsu:sto | Stop Condition Setup Time | 4.7 | | μs | | t <sub>DH</sub> | Data Out Hold Time | 300 | | ns | # Power-Up Timing(3)(6) | Symbol | Parameter | Max. | Units | |--------|-----------------------------|------|-------| | tpur | Power-up to Read Operation | 1 | ms | | tpuw | Power-up to Write Operation | 1 | ms | # **Write Cycle Limits** | Symbol | Parameter | Min. | Тур. | Max | Units | |--------|------------------|------|------|-----|-------| | twn | Write Cycle Time | | | 10 | ms | The write cycle time is the time from a valid stop condition of a write sequence to the end of the internal program/erase cycle. During the write cycle, the bus interface circuits are disabled, SDA is allowed to remain high, and the device does not respond to its slave address. #### Notes - (3) This parameter is tested initially and after a design or process change that affects the parameter. - (6) tpuR and tpuW are the delays required from the time VCC is stable until the specified operation can be initiated. # FUNCTIONAL DESCRIPTION The CAT24C08/CAT24C08I supports the I2C Bus data transmission protocol. This Inter-Integrated Circuit Bus protocol defines any device that sends data to the bus to be a transmitter and any device receiving data to be a receiver. The transfer is controlled by the Master device which generates the serial clock and all START and STOP conditions for bus access. The CAT24C08/ CAT24C08l operates as a Slave device. Both the Master device and Slave device can operate as either transmitter or receiver, but the Master device controls which mode is activated. A maximum number of two devices may be connected to the bus as determined by the device address input A2. # PIN DESCRIPTIONS ## SCL: Serial Clock The serial clock input clocks all data transferred into or out of the device. #### SDA: Serial Data/Address The bidirectional serial data/address pin is used to transfer all data into and out of the device. The SDA pin is an open drain output and can be wire-ORed with other open drain or open collector outputs. # A0, A1: These pins are unused by the CAT24C08/CAT24C08I but must be connected to Vss to insure proper operation of the device. This input sets the device address within the slave address bits. It must be connected to either VSS or VCC. # TEST: The test pin is for Catalyst internal use only. The customer should connect this pin to VSS during normal operations. # I<sup>2</sup>C BUS PROTOCOL The following defines the features of the I<sup>2</sup>C bus protocol: - (1) Data transfer may be initiated only when the bus is not busy. - (2) During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock line is high will be interpreted as a START or STOP condition. ### **START Condition** The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT24C08/CAT24C08I monitors the SDA and SCL lines and will not respond until this condition is met. #### **STOP Condition** A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition. ## **DEVICE ADDRESSING** The bus Master begins a transmission by sending a START condition. The Master then sends the address of the particular slave device it is requesting. The four most significant bits of the 8-bit slave address are fixed as 1010 for the CAT24C08/CAT24C08I (see Fig. 5). The next significant bit (A2) is the device address bit and defines which device the Master is accessing. Two CAT24C08/CAT24C08I devices may be individually addressed by the system. The next two bits of the slave address (A1, A0) selects which 2K array of memory is being addressed. The last bit of the slave address specifies whether a Read or Write operation is to be performed. When this bit is set to 1, a Read operation is selected, and when set to 0 a Write operation is selected. After the Master sends a START condition, the CAT24C08/CAT24C08I monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the transmitted slave address. The CAT24C08/CAT24C08I then performs a Read or Write operation depending on the state of the R/W bit. # Acknowledge After a successful data transfer, each receiving device is required to generate an acknowledge. The Acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the eight bits of data. The CAT24C08/CAT24C08l responds with an acknowledge after receiving a START condition and its slave address. If the device has been selected along with a write operation, it responds with an acknowledge after receiving each eight bit byte. When the CAT24C08/CAT24C08l begins a READ mode it transmits eight bits of data, releases the SDA line, and monitors the line for an acknowledge. Once it receives this acknowledge, the CAT24C08/CAT24C08l will continue to transmit data. If no acknowledge is sent by the Master, the device terminates data transmission and waits for a STOP condition. Figure 4. Acknowledge Timing 5020 FHD F06 Figure 5. Slave Address Bits # WRITE OPERATIONS # **Byte Write** In the Byte Write mode, the Master device sends the START condition and the slave address information (with the R/W bit set to zero) to the Slave device. After the Slave generates an acknowledge, the Master sends the byte address that is to be written into the address pointer of the CAT24C08/CAT24C08I, After receiving another acknowledge from the Slave, the Master device transmits the data to be written into the addressed memory location. The CAT24C08/CAT24C08I acknowledges once more and the Master generates the STOP condition, at which time the device begins its internal programming cycle to nonvolatile memory. While this internal cycle is in progress, the device will not respond to any request from the Master device. # Page Write The CAT24C08/CAT24C08I writes up to 16 bytes of data, in a single write cycle, using the Page Write operation. The page write operation is initiated in the same manner as the byte write operation, however instead of terminating after the initial byte is transmitted, the Master is allowed to send up to 15 additional bytes. After each byte has been transmitted the CAT24C08/ CAT24C08I will respond with an acknowledge, and internally increment the four low order address bits by one. The high order bits remain unchanged. If the Master transmits more than 16 bytes prior to sending the STOP condition, the address counter 'wraps around', and previously transmitted data will be overwritten. Once all 16 bytes are received and the STOP condition has been sent by the Master, the internal programming cycle begins. At this point all received data is written to the CAT24C08/CAT24C08I in a single write cycle. # Acknowledge Polling The disabling of the inputs can be used to take advantage of the typical write cycle time. Once the stop condition is issued to indicate the end of the host's write operation, the CAT24C08/CAT24C08l initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the CAT24C08/CAT24C08l is still busy with the write operation, no ACK will be returned. If the CAT24C08/ CAT24C08I has completed the write operation, an ACK will be returned and the host can then proceed with the next read or write operation. Figure 6. Byte Write Timing 5020 FHD F08 Figure 7. Page Write Timing NOTE: IN THIS EXAMPLE n = XXXX 0000(B); X = 1 or 0 2 The READ operation for the CAT24C08/CAT24C08I is initiated in the same manner as the write operation with the one exception that the R/W bit is set to a one. Three different READ operations are possible: Immediate Address READ, Selective READ and Sequential READ. ### Immediate Address Read READ OPERATIONS The CAT24C08/CAT24C08l's address counter contains the address of the last byte accessed, incremented by one. In other words, if the last READ or WRITE access was to address N, the READ immediately following would access data from address N+1. If N=1023, then the counter will 'wrap around' to address 0 and continue to clock out data. After the CAT24C08/CAT24C08I receives its slave address information (with the R/W bit set to one), it issues an acknowledge, then transmits the eight bit byte requested. The master device does not send an acknowledge but will generate a STOP condition. ## Selective Read Selective READ operations allow the Master device to select at random any memory location for a READ operation. The Master device first performs a 'dummy' write operation by sending the START condition, slave address and byte address of the location it wishes to read. After the CAT24C08/CAT24C08I acknowledges the byte address, the Master device resends the START condition and the slave address, this time with the R/W bit set to one. The CAT24C08/CAT24C08I then responds with its acknowledge and sends the eight bit byte requested. The master device does not send an acknowledge but will generate a STOP condition. # Sequential Read The Sequential READ operation can be initiated by either the Immediate Address READ or Selective READ operations. After the CAT24C08/CAT24C08I sends the initial eight bit byte requested, the Master will respond with an acknowledge which tells the device it requires more data. The CAT24C08/CAT24C08I will continue to output an eight bit byte for each acknowledge sent by the Master. The operation will terminate when the Master fails to respond with an acknowledge thus sending the STOP condition. The data being transmitted from the CAT24C08/ CAT24C08l is outputted sequentially with data from address N followed by data from address N+1. The READ operation address counter increments all of the CAT24C08/CAT24C08I address bits so that the entire memory array can be read during one operation. If more than the 1024 bytes are read out, the counter will 'wrap around' and continue to clock out data bytes. Figure 8. Immediate Address Read Timing Figure 9. Selective Read Timing