

# SYNCHRONOUS DRAM MODULE

## MT9LSDT872, MT9LSDT1672

For the latest data sheet, please refer to the Micron Web site: www.micronsemi.com/datasheet.html

### **FEATURES**

- JEDEC-standard 168-pin, dual in-line memory module (DIMM)
- PC133- and PC100-compliant
- Registered inputs with one-clock delay
- Phase-lock loop (PLL) clock driver to reduce loading
- Utilizes 133 MHz and 125 MHz SDRAM components
- ECC-optimized pinout
- 64MB (8 Meg x 72) and 128MB (16 Meg x 72)
- Single  $+3.3V \pm 0.3V$  power supply
- Fully synchronous; all signals registered on positive edge of PLL clock
- Internal pipelined operation; column address can be changed every clock cycle
- Internal SDRAM banks for hiding row access/ precharge
- Programmable burst lengths: 1, 2, 4, 8, or full page
- Auto Precharge and Auto Refresh Modes
- Self Refresh Mode
- 64ms, 4,096-cycle refresh
- LVTTL-compatible inputs and outputs
- Serial Presence-Detect (SPD)

| OPTIONS                                                                                                                                    | MARKING              |
|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| • Package<br>168-pin DIMM (gold)                                                                                                           | G                    |
| • Frequency/CAS Latency* 133 MHz/CL = 2 (7.5ns, 133 MHz SDRAMs) 133 MHz/CL = 3 (7.5ns, 133 MHz SDRAMs) 100 MHz/CL = 2 (8ns, 125 MHz SDRAM) | -13E<br>-133<br>-10E |
| ` '                                                                                                                                        |                      |

<sup>\*</sup>Device latency only; extra clock cycle required due to input register.

## KEY SDRAM COMPONENT TIMING PARAMETERS

| MODULE<br>MARKING | SPEED<br>GRADE | CAS<br>LATENCY | ACCESS<br>TIME | SETUP<br>TIME | HOLD<br>TIME |
|-------------------|----------------|----------------|----------------|---------------|--------------|
| -13E              | -7E            | 2              | 5.4ns          | 1.5ns         | 0.8ns        |
| -133              | -75            | 3              | 5.4ns          | 1.5ns         | 0.8ns        |
| -10E              | -8E            | 2              | 6ns            | 2ns           | 1ns          |

#### PIN ASSIGNMENT (FRONT VIEW) 168-PIN DIMM Ω PIN SYMBOL PIN SYMBOL PIN SYMBOL PIN SYMBOL 43 85 VssDQ0 44 DNU 86 DQ32 128 CKE0 3 DQ1 45 S2# 87 DQ33 129 RFU (S3#) 4 DQMB2 DO<sub>2</sub> 46 88 DO34 130 DOMB6 47 5 DO3 DOMB3 89 DOMB7 DO35 131 6 VDD 48 DNU 90 $V_{DD}$ 132 RFU (A13) 7 DQ4 49 VDD 91 DQ36 133 VDD 8 DQ5 50 NC 92 DQ37 134 NC 9 D06 51 NC 93 DO38 135 NC 10 DQ7 52 CB2 94 CB6 DO39 136 11 DQ8 53 CB3 95 DO40 137 CB7 12 54 96 138 Vss Vss Vss Vss 13 DQ9 55 DQ16 97 DQ41 139 DQ48 14 56 DQ17 140 DQ49 DO10 98 DO42 15 DO11 57 **DO18** 99 DO43 141 DO50 16 DQ12 58 DQ19 100 DO44 142 DQ51 17 DQ13 59 VDD 101 DQ45 143 VDD 144 DQ52 18 $V_{DD}$ 60 DQ20 102 $V_{DD}$ 19 DO14 61 NC 103 DO46 145 NC 20 DQ15 62 NC 104 DO47 146 NC 21 CB0 63 RFU (CKE1) 105 CB4 147 REGE 22 CB1 64 Vss106 CB5 148 Vss149 23 Vss 65 DO21 107 Vss DO53 DQ22 24 NC 66 108 NC 150 DQ54 25 NC 67 DQ23 109 NC 151 DQ55 26 VDD 68 Vss 110 VDD 152 Vss 27 WE# 69 DQ24 111 CAS# 153 DQ56 28 DQMB0 70 DQ25 112 DQMB4 154 DQ57 29 DQMB1 71 DQ26 113 DQMB5 155 DQ58 30 S0# 72 RFU (S1#) 156 DO27 114 DO59 31 73 $V_{DD}$ DNU 115 RAS# 157 Vnn 32 74 DQ28 116 158 Vss Vss DO60 33 A0 75 DQ29 117 Α1 159 DQ61 76 34 A2 **DQ30** 118 Α3 160 DQ62 35 A4 77 DQ31 119 A5 161 DQ63 78 120 162 36 Α6 Vss Α7 Vss 37 Α8 79 121 163 CK3 CK2 A9 80 38 A10 NC 122 BA0 164 NC 39 BA1 81 WP 123 A11 165 SA0 40 Vdd 82 SDA 124 Vdd 166 SA1 41 VDD 83 SCL 125 CK1 167 SA<sub>2</sub> CK0 84 $V_{\text{DD}}$ 126 RFU (A12) 168

**NOTE**: Symbols in parentheses are not used on these modules but may be used for other modules in this product family. They are for reference only.



#### **PART NUMBERS**

| PARTNUMBER       | CONFIGURATION | SYSTEM BUS SPEED |
|------------------|---------------|------------------|
| MT9LSDT872G-13E  | 8 Meg x 72    | 133 MHz          |
| MT9LSDT872G-133  | 8 Meg x 72    | 133 MHz          |
| MT9LSDT872G-10E  | 8 Meg x 72    | 100 MHz          |
| MT9LSDT1672G-13E | 16 Meg x 72   | 133 MHz          |
| MT9LSDT1672G-133 | 16 Meg x 72   | 133 MHz          |
| MT9LSDT1672G-10E | 16 Meg x 72   | 100 MHz          |

NOTE: All part numbers end with a two-place code (not shown), designating component and PCB revisions.

Consult factory for current revision codes. Example:

MT9LSDT1672G-133B1

#### **GENERAL DESCRIPTION**

The MT9LSDT872 and MT9LSDT1672 are high-speed CMOS, dynamic random-access, 64MB and 128MB memories organized in a x72 configuration. These modules use internally configured quad-bank SDRAMs with a synchronous interface (all signals are registered on the positive edge of clock signals CK0).

Read and write accesses to the SDRAM modules are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BAO, BA1 select the bank, A0-A11 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

These modules provide for programmable READ or WRITE burst lengths of 1, 2, 4, or 8 locations, or full page, with a burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence.

These modules use an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the column address to be changed on every

clock cycle to achieve a high-speed, fully random access. Precharging one bank while accessing one of the other three banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation.

These modules are designed to operate in 3.3V, low-power memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible.

SDRAM modules offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between internal banks in order to hide precharge time, and the capability to randomly change column addresses on each clock cycle during a burst access. For more information regarding SDRAM operation, refer to the 64Mb and 128Mb SDRAM data sheets.

### PLL AND REGISTER OPERATION

These modules can be operated in either registered mode (REGE pin HIGH), where the control/address input signals are latched in the register on one rising clock edge and sent to the SDRAM devices on the following rising clock edge (data access is delayed by one clock), or in buffered mode (REGE pin LOW) where the input signals pass through the register/buffer to the SDRAM devices on the same clock. A phase-lock loop (PLL) on the modules is used to redrive the clock signals to the SDRAM devices to minimize system clock loading (CK0 is connected to the PLL, and CK1, CK2 and CK3 are terminated).

#### SERIAL PRESENCE-DETECT OPERATION

These modules incorporate serial presence-detect (SPD). The SPD function is implemented using a 2,048-bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard IIC bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA(2:0), which provide eight unique DIMM/EEPROM addresses.



### SPD CLOCK AND DATA CONVENTIONS

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (Figures 1 and 2).

#### **SPD START CONDITION**

All commands are preceded by the start condition, which is a HIGH-to-LOW transition of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

#### SPD STOP CONDITION

All communications are terminated by a stop condition, which is a LOW-to-HIGH transition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device into standby power mode.



## Figure 1 Data Validity

#### **SPD ACKNOWLEDGE**

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data (Figure 3).

The SPD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a WRITE operation have been selected, the SPD device will respond with an acknowledge after the receipt of each subsequent eight-bit word. In the read mode the SPD device will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode.



Figure 2
Definition of Start and Stop



Figure 3
Acknowledge Response from Receiver



## FUNCTIONAL BLOCK DIAGRAM MT9LSDT872 (64MB) AND MT9LSDT1672 (128MB)





## **PIN DESCRIPTIONS**

| PIN NUMBERS                                                                                                                     | SYMBOL             | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 27, 111, 115                                                                                                                    | WE#, CAS#,<br>RAS# | Input            | Command Inputs: WE#, RAS#, and CAS# (along with S0#, S2#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 42, 79, 125, 163                                                                                                                | CK0-CK3            | Input            | Clock: CK0 is distributed through an on-board PLL to all devices. CK1-CK3 are terminated.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 128                                                                                                                             | CKE0               | Input            | Clock Enable: CKE0 activates (HIGH) and deactivates (LOW) the CKO signal. Deactivating the clock provides POWER-DOWN and SELF REFRESH operation (all banks idle) or CLOCK SUSPEND operation (burst access in progress). CKE0 is synchronous except after the device enters power-down and self refresh modes, where CKE0 becomes asynchronous until after exiting the same mode. The input buffers, including CKO, are disabled during power-down and self refresh modes, providing low standby power. |
| 30, 45                                                                                                                          | S0#, S2#           | Input            | Chip Select: S0#, S2# enable (registered LOW) and disable (registered HIGH) the command decoder. All commands are masked when S0#, S2# are registered HIGH. S0#, S2# are considered part of the command code.                                                                                                                                                                                                                                                                                          |
| 28-29, 46-47,<br>112-113, 130-131                                                                                               | DQMB0-<br>DQMB7    | Input            | Input/Output Mask: DQMB is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked when DQMB is sampled HIGH during a WRITE cycle. The output buffers are placed in a High-Z state (two-clock latency) when DQMB is sampled HIGH during a READ cycle.                                                                                                                                                                                              |
| 122, 39                                                                                                                         | BAO, BA1           | Input            | Bank Address: BAO and BA1 define to which bank the ACTIVE, READ, WRITE or PRECHARGE command is being applied.                                                                                                                                                                                                                                                                                                                                                                                          |
| 33, 117, 34, 118, 35, 119, 36, 120, 37, 121, 38, 123                                                                            | A0-A11             | Input            | Address Inputs: A0-A11 are sampled during the ACTIVE command (row-address A0-A11) and READ/WRITE command (column-address A0-A8/A9, with A10 defining auto precharge) to select one location out of the memory array in the respective bank. A10 is sampled during a PRECHARGE command to determine if both banks are to be precharged (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE REGISTER command.                                                                     |
| 81                                                                                                                              | WP                 | Input            | Write Protect: Serial presence-detect hardware write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 83                                                                                                                              | SCL                | Input            | Serial Clock for Presence-Detect: SCL is used to synchronize the presence-detect data transfer to and from the module.                                                                                                                                                                                                                                                                                                                                                                                 |
| 165-167                                                                                                                         | SA0-SA2            | Input            | Presence-Detect Address Inputs: These pins are used to configure the presence-detect device.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 147                                                                                                                             | REGE               | Input            | Register Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2-5, 7-11, 13-17, 19-20, 55-58, 60, 65-67, 69-72, 74-77, 86-89, 91-95, 97-101, 103-104, 139-142, 144, 149-151, 153-156, 158-161 | DQ0-DQ63           | Input/<br>Output | Data I/Os: Data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 21-22,0 52-53, 105-106,<br>136-137                                                                                              | CB0-CB7            | Input/<br>Output | Check Bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



## PIN DESCRIPTIONS (continued)

| PIN NUMBERS                                                                  | SYMBOL | TYPE             | DESCRIPTION                                                                                                                                                 |
|------------------------------------------------------------------------------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 82                                                                           | SDA    | Input/<br>Output | Serial Presence-Detect Data: SDA is a bidirectional pin used to transfer addresses and data into and data out of the presence-detect portion of the module. |
| 6, 18, 26, 40-41, 49, 59, 73, 84, 90, 102, 110, 124, 133, 143, 157, 168      | VDD    | Supply           | Power Supply: +3.3V ±0.3V.                                                                                                                                  |
| 1, 12, 23, 32, 43, 54, 64, 68, 78, 85, 96, 107, 116, 127, 138, 148, 152, 162 | Vss    | Supply           | Ground.                                                                                                                                                     |
| 63, 114, 126, 129, 132                                                       | RFU    | ı                | Reserved for Future Use: These pins are not connected on this module but are assigned pins on other SDRAM versions.                                         |
| 31, 44, 48                                                                   | DNU    | _                | Do Not Use: These pins are not connected on this module but are assigned pins on the compatible DRAM version.                                               |





## **SERIAL PRESENCE-DETECT MATRIX**

| ВҮТЕ | DESCRIPTION                                                                  | ENTRY (VERSION)  | MT9LSDT872 | MT9LSDT1672 |
|------|------------------------------------------------------------------------------|------------------|------------|-------------|
| 0    | NUMBER OF BYTES USED BY MICRON                                               | 128              | 80         | 80          |
| 1    | TOTAL NUMBER OF SPD MEMORY BYTES                                             | 256              | 08         | 08          |
| 2    | MEMORY TYPE                                                                  | SDRAM            | 04         | 04          |
| 3    | NUMBER OF ROW ADDRESSES                                                      | 12               | 0C         | 0C          |
| 4    | NUMBER OF COLUMN ADDRESSES                                                   | 9 or 10          | 09         | 0A          |
| 5    | NUMBER OF BANKS                                                              | 1                | 01         | 01          |
| 6    | MODULE DATA WIDTH                                                            | 72               | 48         | 48          |
| 7    | MODULE DATA WIDTH (continued)                                                | 0                | 00         | 00          |
| 8    | MODULE VOLTAGE INTERFACE LEVELS                                              | LVTTL            | 01         | 01          |
| 9    | SDRAM CYCLE TIME, <sup>t</sup> CK                                            | 7 (-13E)         | 70         | 70          |
|      | (CAS LATENCY = 3)                                                            | 7.5 (-133)       | 75         | 75          |
|      |                                                                              | 8 (-10E)         | 80         | 80          |
| 10   | SDRAM ACCESS FROM CLOCK, <sup>t</sup> AC                                     | 5.4 (-13E/-133)  | 54         | 54          |
|      | (CAS LATENCY = 3)                                                            | 6 (-10E)         | 60         | 60          |
| 11   | MODULE CONFIGURATION TYPE                                                    | ECC              | 02         | 02          |
| 12   | REFRESH RATE/TYPE                                                            | 15.6µs/SELF      | 80         | 80          |
| 13   | SDRAM WIDTH (PRIMARY SDRAM)                                                  | 8                | 08         | 08          |
| 14   | ERROR-CHECKING SDRAM DATA WIDTH                                              | 8                | 08         | 08          |
| 15   | MIN. CLOCK DELAY FROM BACK-TO-BACK RANDOM COLUMN ADDRESSES, <sup>†</sup> CCD | 1                | 01         | 01          |
| 16   | BURST LENGTHS SUPPORTED                                                      | 1, 2, 4, 8, PAGE | 8F         | 8F          |
| 17   | NUMBER OF BANKS ON SDRAM DEVICE                                              | 4                | 04         | 04          |
| 18   | CAS LATENCIES SUPPORTED                                                      | 2, 3             | 06         | 06          |
| 19   | CS LATENCY                                                                   | 0                | 01         | 01          |
| 20   | WE LATENCY                                                                   | 0                | 01         | 01          |
| 21   | SDRAM MODULE ATTRIBUTES                                                      | -13E/-133        | 1F         | 1F          |
|      |                                                                              | -10E             | 16         | 16          |
| 22   | SDRAM DEVICE ATTRIBUTES: GENERAL                                             | 0E               | 0E         | 0E          |
| 23   | SDRAM CYCLE TIME, <sup>t</sup> CK                                            | 7.5 (-13E)       | 75         | 75          |
|      | (CAS LATENCY = 2)                                                            | 10 (-133/-10E)   | A0         | A0          |
| 24   | SDRAM ACCESS FROM CLK, <sup>t</sup> AC                                       | 5.4(-13E)        | 54         | 54          |
|      | (CAS LATENCY = 2)                                                            | 6 (-10E)         | 60         | 60          |
| 25   | SDRAM CYCLE TIME, <sup>t</sup> CK<br>(CAS LATENCY = 1)                       | -                | 00         | 00          |
| 26   | SDRAM ACCESS FROM CLK, <sup>t</sup> AC<br>(CAS LATENCY = 1)                  | -                | 00         | 00          |
| 27   | MINIMUM ROW PRECHARGE TIME, <sup>t</sup> RP                                  | 15 (-13E)        | 0F         | 0F          |
|      | ,                                                                            | 20 (-133/-10E)   | 14         | 14          |
|      |                                                                              | 14 (-13E)        | 0E         | 0E          |
| 28   | MINIMUM ROW ACTIVE TO ROW ACTIVE,                                            | 14 (-13E)        | 0E         | 0E          |
|      | tRRD                                                                         | 15 (-133)        | OF         | OF          |
|      |                                                                              | 20 (-10E)        | 14         | 14          |
| 29   | MINIMUM RAS#TO CAS# DELAY, <sup>t</sup> RCD                                  | 15 (-13E)        | 0F         | 0F          |
|      |                                                                              | 20 (-133/-10E)   | 14         | 14          |
|      |                                                                              | 37 (-13E)        | 25         | 25          |

NOTE: 1. "1"/"0": Serial Data, "driven to HIGH"/"driven to LOW."





## **SERIAL PRESENCE-DETECT MATRIX (continued)**

| BYTE   | DESCRIPTION                                   | ENTRY (VERSION) | MT9LSDT872 | MT9LSDT1672 |
|--------|-----------------------------------------------|-----------------|------------|-------------|
| 30     | MINIMUM RAS# PULSE WIDTH,                     | 45 (-13E)       | 2D         | 2D          |
|        | (tras module = trc - trp)                     | 44 (-133)       | 2C         | 2C          |
|        |                                               | 50 (-10E)       | 32         | 32          |
| 31     | MODULE BANK DENSITY                           | 64MB/128MB      | 10         | 20          |
| 32     | COMMAND AND ADDRESS SETUPTIME,                | 1.5 (-13E/-133) | 15         | 15          |
|        | <sup>t</sup> AS, <sup>t</sup> CMS             | 2 (-10E)        | 20         | 20          |
| 33     | COMMAND AND ADDRESS HOLD TIME,                | 0.8(13E/133)    | 08         | 08          |
|        | <sup>t</sup> AH, <sup>t</sup> CMH             | 1 (-10E)        | 10         | 10          |
| 34     | DATA SIGNAL INPUT SETUP TIME, <sup>t</sup> DS | 1.5 (-13E/-133) | 15         | 15          |
|        |                                               | 2 (-10E)        | 20         | 20          |
| 35     | DATA SIGNAL INPUT HOLD TIME, <sup>t</sup> DH  | 0.8 (-13E/-133) | 08         | 08          |
|        |                                               | 1 (-10E)        | 10         | 10          |
| 36-61  | RESERVED                                      |                 | 00         | 00          |
| 62     | SPD REVISION                                  | REV. 1.2        | 12         | 12          |
| 63     | CHECKSUMFORBYTES 0-62                         | -13E            | 88         | 99          |
|        |                                               | -133            | C5         | CE          |
|        |                                               | -10E            | 0D         | 16          |
| 64     | MANUFACTURER'S JEDEC ID CODE                  | MICRON          | 2C         | 2C          |
| 65-71  | MANUFACTURER'S JEDEC ID CODE (CONT.)          |                 | FF         | FF          |
| 72     | MANUFACTURING LOCATION                        |                 | 01         | 01          |
|        |                                               |                 | 02         | 02          |
|        |                                               |                 | 03         | 03          |
|        |                                               |                 | 04         | 04          |
|        |                                               |                 | 05         | 05          |
|        |                                               |                 | 06         | 06          |
|        |                                               |                 | 07         | 07          |
|        |                                               |                 | 08         | 08          |
|        |                                               |                 | 09         | 09          |
| 73-90  | MODULE PART NUMBER (ASCII)                    |                 | XX         | XX          |
| 91     | PCB IDENTIFICATION CODE                       | 1               | 01         | 01          |
|        |                                               | 2               | 02         | 02          |
|        |                                               | 3               | 03         | 03          |
|        |                                               | 4               | 04         | 04          |
|        |                                               | 5               | 05         | 05          |
|        |                                               | 6               | 06         | 06          |
|        |                                               | 7               | 07         | 07          |
|        |                                               | 8               | 08         | 08          |
|        |                                               | 9               | 09         | 09          |
| 92     | IDENTIFICATION CODE (CONT.)                   | 0               | 00         | 00          |
| 93     | YEAR OF MANUFACTURE IN BCD                    |                 | XX         | xx          |
| 94     | WEEK OF MANUFACTURE IN BCD                    |                 | XX         | XX          |
| 95-98  | MODULE SERIAL NUMBER                          |                 | XX         | XX          |
| 99-125 | MANUFACTURER-SPECIFIC DATA (RSVD)             |                 | -          | -           |
| 126    | SYSTEM FREQUENCY                              | 100/133 MHz     | 64         | 64          |
| 127    | SDRAM COMPONENT AND CLOCK DETAIL              |                 | 8F         | 8F          |

NOTE: 1. "1"/"0": Serial Data, "driven to HIGH"/"driven to LOW."

2. x = Variable Data.



#### **Commands**

Truth Table 1 provides a quick reference of available commands. This is followed by a written description of each command. For a more detailed description of

commands and operations refer to the 64Mb, 128Mb x4, x8, x16 SDRAM datasheets.

#### TRUTH TABLE 1 - COMMANDS AND DQMB OPERATION

(Note: 1)

| NAME (FUNCTION)                                        | CS# | RAS# | CAS# | WE# | DQMB             | ADDR     | DQs    | NOTES |
|--------------------------------------------------------|-----|------|------|-----|------------------|----------|--------|-------|
| COMMAND INHIBIT (NOP)                                  | Н   | Х    | Χ    | Χ   | Х                | Х        | Χ      |       |
| NO OPERATION (NOP)                                     | L   | Н    | Н    | Н   | Х                | X        | Х      |       |
| ACTIVE (Select bank and activate row)                  | L   | L    | Η    | Η   | Х                | Bank/Row | Х      | 3     |
| READ (Select bank and column, and start READ burst)    | L   | Н    | L    | Н   | L/H <sup>8</sup> | Bank/Col | Х      | 4     |
| WRITE (Select bank and column, and start WRITE burst)  | L   | Н    | L    | L   | L/H <sup>8</sup> | Bank/Col | Valid  | 4     |
| BURST TERMINATE                                        | L   | Н    | Η    | L   | Х                | Х        | Active |       |
| PRECHARGE (Deactivate row in bank or banks)            | L   | L    | Η    | L   | Х                | Code     | Х      | 5     |
| AUTO REFRESH or SELF REFRESH (Enter self refresh mode) | L   | L    | L    | Н   | Х                | Х        | Х      | 6, 7  |
| LOAD MODE REGISTER                                     | L   | L    | L    | L   | Х                | Op-Code  | Χ      | 2     |
| Write Enable/Output Enable                             | _   | _    |      |     | Ĺ                | _        | Active | 8     |
| Write Inhibit/Output High-Z                            | _   | _    | _    | _   | Н                | _        | High-Z | 8     |

**NOTE**: 1. CKE is HIGH for all commands shown except SELF REFRESH.

- 2. A0-A11 define the op-code written to the Mode Register.
- 3. A0-A11 provide row address, and BA0, BA1 determine which bank is made active.
- 4. A0-A8/A9 provide column address; A10 HIGH enables the auto precharge feature (nonpersistent), while A10 LOW disables the auto precharge feature; BA0, BA1 determine which bank is being read from or written to.
- 5. A10 LOW: BA0, BA1 determine which bank is being precharged. A10 HIGH: both banks are precharged and BA0, BA1 are "Don't Care."
- 6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW.
- 7. Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE.
- 8. Activates or deactivates the DQs during WRITEs (zero-clock delay) and READs (two-clock delay).





Figure 4
Mode Register Definition

## Table 1 Burst Definition

| Burst  | Starti     | ingCo      | olumn       | Order of Accesse  | s Within a Burst |
|--------|------------|------------|-------------|-------------------|------------------|
| Length | Address    |            | ss          | Type = Sequential | Type=Interleaved |
|        |            |            | <b>A</b> 0  |                   |                  |
| 2      |            |            | 0           | 0-1               | 0-1              |
|        |            |            | 1           | 1-0               | 1-0              |
|        |            | <b>A</b> 1 | A0          |                   |                  |
|        |            | 0          | 0           | 0-1-2-3           | 0-1-2-3          |
| 4      |            | 0          | 1           | 1-2-3-0           | 1-0-3-2          |
|        | 1          |            | 0           | 2-3-0-1           | 2-3-0-1          |
|        | 1          |            | 1           | 3-0-1-2           | 3-2-1-0          |
|        | A2         | <b>A</b> 1 | A0          |                   |                  |
|        | 0          | 0          | 0           | 0-1-2-3-4-5-6-7   | 0-1-2-3-4-5-6-7  |
|        | 0          | 0          | 1           | 1-2-3-4-5-6-7-0   | 1-0-3-2-5-4-7-6  |
|        | 0          | 1          | 0           | 2-3-4-5-6-7-0-1   | 2-3-0-1-6-7-4-5  |
| 8      | 0          | 1          | 1           | 3-4-5-6-7-0-1-2   | 3-2-1-0-7-6-5-4  |
|        | 1          | 0          | 0           | 4-5-6-7-0-1-2-3   | 4-5-6-7-0-1-2-3  |
|        | 1          | 0          | 1           | 5-6-7-0-1-2-3-4   | 5-4-7-6-1-0-3-2  |
|        | 1          | 1          | 0           | 6-7-0-1-2-3-4-5   | 6-7-4-5-2-3-0-1  |
|        | 1          | 1          | 1           | 7-0-1-2-3-4-5-6   | 7-6-5-4-3-2-1-0  |
| Full   | n = A0-9/8 |            | 9/8         | Cn, Cn+1, Cn+2    |                  |
| Page   |            | ation      |             | Cn+3, Cn+4        | Not supported    |
| (y)    | (100       | ation      | <b>▽</b> y, | Cn-1,             | 110t supported   |
| (y)    |            |            |             | Cn                |                  |

**NOTE**: 1. For full-page accesses: y = 1,024 (128MB), y = 512 (64MB)

- 2. For a burst length of two, A1-A9/A8 select the block of two burst; A0 selects the starting column within the block.
- 3. For a burst length of four, A2-A9/A8 select the block of four burst; A0-A1 select the starting column within the block.
- 4. For a burst length of eight, A3-A9/A8 select the block of eight burst; A0-A2 select the starting column within the block.
- 5. For a full-page burst, the full row is selected and A0-A9/A8 select the starting column.
- Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block.
- For a burst length of one, A0-A9/A8 select the unique column to be accessed, and Mode Register bit M3 is ignored.



### **ABSOLUTE MAXIMUM RATINGS\***

 \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS

(Notes: 1, 2)  $(VDD = +3.3V \pm 0.3V)$ 

| PARAMETER/CONDITION                                                                                 | SYMBOL          | MIN  | MAX                   | UNITS | NOTES |
|-----------------------------------------------------------------------------------------------------|-----------------|------|-----------------------|-------|-------|
| SUPPLY VOLTAGE                                                                                      | V <sub>DD</sub> | 3    | 3.6                   | V     |       |
| INPUT HIGH VOLTAGE: Logic 1; All inputs                                                             | Vih             | 2    | V <sub>DD</sub> + 0.3 | V     | 3     |
| INPUT LOW VOLTAGE: Logic 0; All inputs                                                              | VIL             | -0.5 | 0.8                   | V     | 3     |
| INPUT LEAKAGE CURRENT: Any input $0V \le V_{IN} \le V_{DD}$ (All other pins not under test = $0V$ ) | lı1             | -5   | 5                     | μΑ    | 4     |
| OUTPUT LEAKAGE CURRENT: DQs are disabled; 0V ≤ Vout ≤ Vdd                                           | loz             | -5   | 5                     | μΑ    |       |
| OUTPUT LEVELS: Output High Voltage (lout = -4mA)                                                    | Vон             | 2.4  | _                     | V     |       |
| Output Low Voltage (lout = 4mA)                                                                     | Vol             | _    | 0.4                   | V     |       |

#### NOTE: 1. All voltages referenced to Vss.

- 2. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 3. V<sub>II</sub> overshoot: V<sub>II</sub> (MAX) = V<sub>DD</sub> + 2V for a pulse width ≤ 10ns, and the pulse width cannot be greater than one third of the cycle rate. V<sub>IL</sub> undershoot: V<sub>IL</sub> (MIN) = -2V for a pulse width ≤ 10ns, and the pulse width cannot be greater than one third of the cycle rate.
- 4. Input leakage values based on register electrical characteristics, VDD = 3.6V.



### IDD SPECIFICATIONS AND CONDITIONS

(Notes: 1-4) (V<sub>DD</sub> = +3.3V ±0.3V)

|                                                                                                  |                                                |        |       |       | IVIAA |       |       |               |
|--------------------------------------------------------------------------------------------------|------------------------------------------------|--------|-------|-------|-------|-------|-------|---------------|
| PARAMETER/CONDITION                                                                              |                                                | SYMBOL | SIZE  | -13E  | -133  | -10E  | UNITS | NOTES         |
| OPERATING CURRENT: Active Mode;                                                                  | IDD1                                           | 64MB   | 1,125 | 1,035 | 855   | mA    | 5, 6, |               |
| Burst = 2; READ or WRITE; ${}^{t}RC = {}^{t}RC$ (MIN); C                                         | AS latency = 3                                 |        | 128MB | 1,440 | 1,350 | 1,260 |       | 7, 8          |
| STANDBY CURRENT: Power-Down Mode;                                                                |                                                | IDD2   | 64MB  | 18    | 18    | 18    | mA    | 8             |
| CKE = LOW; All banks idle                                                                        |                                                |        | 128MB | 18    | 18    | 18    |       |               |
| STANDBY CURRENT: Active Mode; S0#, S2# = CKE = HIGH;All banks active after <sup>t</sup> RCD met; | STANDBY CURRENT: Active Mode; S0#, S2# = HIGH; |        |       | 405   | 405   | 315   | mA    | 5, 7,<br>8, 9 |
| No accesses in progress                                                                          | ·                                              |        |       | 450   | 450   | 360   |       | 6, 9          |
| OPERATING CURRENT: Burst Mode; Continuo                                                          | ous burst;                                     | IDD4   | 64MB  | 1,350 | 1,260 | 1,080 | mA    | 5, 6,         |
| READ or WRITE; All banks active; CAS latend                                                      | cy = 3                                         |        | 128MB | 1,485 | 1,350 | 1,260 |       | 7, 8          |
| AUTO REFRESH CURRENT: CKE = HIGH;                                                                | <sup>t</sup> RC = <sup>t</sup> RC (MIN);       | IDD5   | 64MB  | 2,070 | 1,890 | 1,710 | mA    | 5, 6, 7,      |
| S0#, S2# = HIGH                                                                                  | CL = 3                                         |        | 128MB | 2,970 | 2,790 | 2,430 |       | 8, 9          |
|                                                                                                  | <sup>t</sup> RC = 15.625µs;                    | IDD6   | 64MB  | 27    | 27    | 27    | mA    |               |
|                                                                                                  | CL = 3                                         |        | 128MB | 27    | 27    | 27    |       |               |
| SELF REFRESH CURRENT: CKE ≤ 0.2V                                                                 |                                                | IDD7   | 64MB  | 9     | 9     | 9     | mA    | 10            |
|                                                                                                  |                                                |        | 128MB | 18    | 18    | 18    |       |               |

#### NOTE: 1. All voltages referenced to Vss.

- 2. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 3. AC timing and IDD test have VIL = 0V and VIH = 3V, with timing referenced to 1.5V crossover point. If the input transition time is longer than 1ns, then the timing is referenced at VIL (MAX) and VIL (MIN) and no longer at the 1.5V crossover point.
- 4. IDD specifications are tested after the device is properly initialized.
- 5. lbb is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open.
- 6. The lob current will decrease as the CAS latency is reduced. This is due to the fact that the maximum cycle rate is slower as the CAS latency is reduced.
- 7. Address transitions average one transition every two clocks.
- 8.  ${}^{t}CK = 7$ ns for -13E;  ${}^{t}CK = 7.5$ ns for -133;  ${}^{t}CK = 10$ ns for -10E.
- 9. Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid VIH or VIL levels.
- 10. Enables on-chip refresh and address counters.





## **CAPACITANCE**

| PARAMETER                                            | SYMBOL           | MAX | UNITS |
|------------------------------------------------------|------------------|-----|-------|
| Input Capacitance: A0-A11, BA0, BA1, RAS#, CAS#, WE# | C <sub>I</sub> 1 | 8   | рF    |
| Input Capacitance: S0#, S2#, CKE0, DQMB0#-DQMB7#     | Cı2              | 8   | рF    |
| Input Capacitance: CK0                               | Сіз              | 6   | рF    |
| Input Capacitance: REGE                              | Cı4              | 5   | рF    |
| Input Capacitance: SCL, SA0-SA2, WP                  | C <sub>15</sub>  | 12  | рF    |
| Input/Output Capacitance: DQ0-DQ63, CB0-CB7, SDA     | Cıo              | 8   | рF    |

**NOTE**: This parameter is sampled. VDD = +3.3V; f = 1 MHz.

## **SDRAM COMPONENT\* AC ELECTRICAL CHARACTERISTICS**

(Notes: 2, 3, 4, 5, 6, 7)

| ACCHARACTERISTICS                      |                               |                              | -1             | 3E      | -1               | 33      | -1             | 0E      |       |       |
|----------------------------------------|-------------------------------|------------------------------|----------------|---------|------------------|---------|----------------|---------|-------|-------|
| PARAMETER                              |                               | SYMBOL                       | MIN            | MAX     | MIN              | MAX     | MIN            | MAX     | UNITS | NOTES |
| Access time from CLK                   | CL = 3                        | <sup>t</sup> AC              |                | 5.4     |                  | 5.4     |                | 6       | ns    | 8     |
| (positive edge)                        | CL = 2                        | <sup>t</sup> AC              |                | 5.4     |                  | 6       |                | 6       | ns    |       |
| Address hold time                      |                               | <sup>t</sup> AH              | 0.8            |         | 0.8              |         | 1              |         | ns    |       |
| Address setup time                     |                               | <sup>t</sup> AS              | 1.5            |         | 1.5              |         | 2              |         | ns    |       |
| CLK high level width                   |                               | <sup>t</sup> CH              | 2.5            |         | 2.5              |         | 3              |         | ns    |       |
| CLK low level width                    |                               | <sup>t</sup> CL              | 2.5            |         | 2.5              |         | 3              |         | ns    |       |
| Clock cycle time                       | CL = 3                        | <sup>t</sup> CK              | 7              |         | 7.5              |         | 8              |         | ns    | 9     |
|                                        | CL = 2                        | <sup>t</sup> CK              | 7.5            |         | 10               |         | 10             |         | ns    | 9     |
| CKE hold time                          |                               | <sup>t</sup> CKH             | 0.8            |         | 0.8              |         | 1              |         | ns    |       |
| CKE setup time                         |                               | tCKS                         | 1.5            |         | 1.5              |         | 2              |         | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM hold         | time                          | <sup>t</sup> CMH             | 0.8            |         | 0.8              |         | 1              |         | ns    |       |
| CS#, RAS#, CAS#, WE#, DQM setu         | o time                        | tCMS                         | 1.5            |         | 1.5              |         | 2              |         | ns    |       |
| Data-in hold time                      | Data-in hold time             |                              | 0.8            |         | 0.8              |         | 1              |         | ns    |       |
| Data-in setup time                     |                               | <sup>t</sup> DS              | 1.5            |         | 1.5              |         | 2              |         | ns    |       |
| Data-out high-impedance time           | CL = 3                        | <sup>t</sup> HZ              |                | 5.4     |                  | 5.4     |                | 6       | ns    | 10    |
|                                        | CL = 2                        | <sup>t</sup> HZ              |                | 5.4     |                  | 6       |                | 7       | ns    | 10    |
| Data-out low-impedance time            | Data-out low-impedance time   |                              | 1              |         | 1                |         | 1              |         | ns    |       |
| Data-out hold time (load)              |                               | tOH                          | 2.7            |         | 2.7              |         | 3              |         | ns    |       |
| Data-out hold time (no load)           |                               | <sup>t</sup> OH <sub>N</sub> | 1.8            |         | 1.8              |         | 1.8            |         | ns    | 11    |
| ACTIVE to PRECHARGE command            |                               | <sup>t</sup> RAS             | 37             | 120,000 | 44               | 120,000 | 50             | 120,000 | ns    |       |
| ACTIVE to ACTIVE command period        | d                             | <sup>t</sup> RC              | 60             |         | 66               |         | 70             |         | ns    |       |
| ACTIVE to READ or WRITE delay          |                               | <sup>t</sup> RCD             | 15             |         | 20               |         | 20             |         | ns    |       |
| Refresh period (4,096 cycles)          | Refresh period (4,096 cycles) |                              |                | 64      |                  | 64      |                | 64      | m s   |       |
| AUTO REFRESH PERIOD                    |                               | <sup>t</sup> RFC             | 66             |         | 66               |         | 70             |         | ns    |       |
| PRECHARGE command period               |                               | <sup>t</sup> RP              | 15             |         | 20               |         | 20             |         | ns    |       |
| ACTIVE bank A to ACTIVE bank B command |                               | <sup>t</sup> RRD             | 14             |         | 15               |         | 20             |         | ns    |       |
| Transition time                        |                               | <sup>t</sup> T               | 0.3            | 1.2     | 0.3              | 1.2     | 0.3            | 1.2     | ns    | 12    |
| WRITE recovery time                    |                               | <sup>t</sup> WR              | 1 CLK +<br>7ns |         | 1 CLK +<br>7.5ns |         | 1 CLK +<br>7ns |         | _     | 13    |
|                                        |                               |                              | 14             |         | 15               |         | 15             |         | ns    | 14    |
| Exit SELF REFRESH to ACTIVE com        | mand                          | <sup>t</sup> XSR             | 67             |         | 75               |         | 80             |         | ns    |       |

 $<sup>\</sup>hbox{*Specifications for the SDRAM components used on the module.}$ 



**NOTE:** 1. This parameter is sampled. VDD = +3.3V; f = 1 MHz.

- 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (0°C ≤ T<sub>A</sub> ≤ +70°C) is ensured.
- 6. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
- 7. AC characteristics assume  ${}^{t}T = 1$ ns.
- 8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner.
- 9. Outputs measured at 1.5V with equivalent load:



- 10. <sup>†</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to Voн or Vol. The last valid data element will meet <sup>†</sup>OH before going High-Z.
- 11. AC timing and IDD test have VIL = 0V and VIH = 3V, with timing referenced to 1.5V crossover point. If the input transition time is longer than 1ns, then the timing is referenced at VIL (MAX) and VIL (MIN) and no longer at the 1.5V crossover point.
- 24. There will be an added one-clock latency at the system level due to the register requiring an added clock cycle.
- 26. Auto precharge mode only. The precharge timing budget (<sup>t</sup>RP) begins 7.5ns/7ns after the first clock delay, after the last WRITE is executed.
- 27. Precharge mode only.
- 28. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including <sup>t</sup>WR, and PRECHARGE commands). CKE may be used to reduce the data rate.
- 30. <sup>t</sup>AC for -133 at CL = 3 with no load is 4.6ns and is guaranteed by design.
- 32. Parameter guaranteed by design.



### **AC FUNCTIONAL CHARACTERISTICS**

(Notes: 1-7)

| PARAMETER                                               |        | SYMBOL            | -133 | -13E/-10E | UNITS           | NOTES  |
|---------------------------------------------------------|--------|-------------------|------|-----------|-----------------|--------|
| READ/WRITE command to READ/WRITE command                |        | <sup>t</sup> CCD  | 1    | 1         | <sup>t</sup> CK | 8      |
| CKE to clock disable or power-down entry mode           |        | <sup>t</sup> CKED | 1    | 1         | <sup>t</sup> CK | 9      |
| CKE to clock enable or power-down exit setup mode       |        | <sup>t</sup> PED  | 1    | 1         | <sup>t</sup> CK | 9      |
| DQM to input data delay                                 |        | <sup>t</sup> DQD  | 0    | 0         | <sup>t</sup> CK | 8      |
| DQM to data mask during WRITEs                          |        |                   | 0    | 0         | <sup>t</sup> CK | 8      |
| DQM to data high-impedance during READs                 |        |                   | 2    | 2         | <sup>t</sup> CK | 8      |
| WRITE command to input data delay                       |        |                   | 0    | 0         | <sup>t</sup> CK | 8      |
| Data-in to ACTIVE command                               |        | <sup>t</sup> DAL  | 5    | 4         | <sup>t</sup> CK | 10, 11 |
| Data-in to PRECHARGE command                            |        | <sup>t</sup> DPL  | 2    | 2         | <sup>t</sup> CK | 11, 12 |
| Last data-in to burst STOP command                      |        | <sup>t</sup> BDL  | 1    | 1         | <sup>t</sup> CK | 8      |
| Last data-in to new READ/WRITE command                  |        | <sup>t</sup> CDL  | 1    | 1         | <sup>t</sup> CK | 8      |
| Last data-in to PRECHARGE command                       |        |                   | 2    | 2         | <sup>t</sup> CK | 11, 12 |
| LOAD MODE REGISTER command to ACTIVE or REFRESH command |        | tMRD              | 2    | 2         | <sup>t</sup> CK | 13     |
| Data-out to high-impedance from PRECHARGE command       | CL = 3 | <sup>t</sup> ROH  | 3    | 3         | <sup>t</sup> CK | 8      |
|                                                         | CL = 2 | tROH              | 2    | 2         | <sup>t</sup> CK | 8      |

- **NOTE:** 1. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range  $(0^{\circ}C \le T_{A} \le +70^{\circ}C)$  is ensured.
  - 2. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded.
  - 3. AC characteristics assume  ${}^{t}T = 1$ ns.
  - 4. In addition to meeting the transition rate specification, the clock and CKE must transit between V<sub>I</sub>H and V<sub>I</sub>L (or between V<sub>I</sub>L and V<sub>I</sub>H) in a monotonic manner.
  - 5. Outputs measured at 1.5V with equivalent load:



- 6. AC timing and IDD test have VIL = 0V and VIH = 3V, with timing referenced to 1.5V crossover point. If the input transition time is longer than 1ns, then the timing is referenced at VIL (MAX) and VIL (MIN) and no longer at the 1.5V crossover point.
- 7. There will be an added one-clock latency at the system level due to the register requiring an added clock cycle.
- 8. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter.
- 9. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate.
- 10. Timing actually specified by <sup>t</sup>WR plus <sup>t</sup>RP; clock(s) specified as a reference only at minimum cycle rate.
- 11. Based on  ${}^{t}CK = 143 \text{ MHz for -}13E$ ,  ${}^{t}CK = 133 \text{ MHz for -}133$ , 100 MHz for -10E.
- 12. Timing actually specified by <sup>t</sup>WR.
- 13. JEDEC and PC100 specify three clocks.



## SERIAL PRESENCE-DETECT EEPROM DC OPERATING CONDITIONS

(Note: 1) (V<sub>DD</sub> =  $+3.3V \pm 0.3V$ )

| PARAMETER/CONDITION                                                             | SYMBOL | MIN       | MAX                   | UNITS |
|---------------------------------------------------------------------------------|--------|-----------|-----------------------|-------|
| SUPPLY VOLTAGE                                                                  | VDD    | 3         | 3.6                   | V     |
| INPUT HIGH VOLTAGE: Logic 1; All inputs                                         | Vih    | VDD x 0.7 | V <sub>DD</sub> + 0.5 | V     |
| INPUT LOW VOLTAGE: Logic 0; All inputs                                          | VIL    | -1        | V <sub>DD</sub> x 0.3 | V     |
| OUTPUT LOW VOLTAGE: IOUT = 3mA                                                  | Vol    | _         | 0.4                   | V     |
| INPUT LEAKAGE CURRENT: VIN = GND to VDD                                         | ILI    | -         | 10                    | μΑ    |
| OUTPUT LEAKAGE CURRENT: VOUT = GND to VDD                                       | ILO    | _         | 10                    | μΑ    |
| STANDBY CURRENT:<br>SCL = SDA = VDD - 0.3V; All other inputs = GND or 3.3V +10% | Isb    | _         | 30                    | μΑ    |
| POWER SUPPLY CURRENT:<br>SCL clock frequency = 100 KHz                          | IDD    | -         | 2                     | mA    |

### SERIAL PRESENCE-DETECT EEPROM AC OPERATING CONDITIONS

(Note: 1)  $(V_{DD} = +3.3V \pm 0.3V)$ 

| PARAMETER/CONDITION                                         | SYMBOL            | MIN | MAX | UNITS | NOTES |
|-------------------------------------------------------------|-------------------|-----|-----|-------|-------|
| SCLLOW to SDA data-out valid                                | <sup>t</sup> AA   | 0.3 | 3.5 | μs    |       |
| Time the bus must be free before a new transition can start | <sup>t</sup> BUF  | 4.7 |     | μs    |       |
| Data-out hold time                                          | tDH               | 300 |     | ns    |       |
| SDA and SCL fall time                                       | t <sub>F</sub>    |     | 300 | ns    |       |
| Data-in hold time                                           | tHD:DAT           | 0   |     | μs    |       |
| Start condition hold time                                   | tHD:STA           | 4   |     | μs    |       |
| Clock HIGH period                                           | <sup>t</sup> HIGH | 4   |     | μs    |       |
| Noise suppression time constant at SCL, SDA inputs          | t <sub>l</sub>    |     | 100 | ns    |       |
| Clock LOW period                                            | <sup>t</sup> LOW  | 4.7 |     | μs    |       |
| SDA and SCL rise time                                       | <sup>t</sup> R    |     | 1   | μs    |       |
| SCL clock frequency                                         | <sup>t</sup> SCL  |     | 100 | KHz   |       |
| Data-in setup time                                          | tSU:DAT           | 250 |     | ns    |       |
| Start condition setup time                                  | tSU:STA           | 4.7 |     | μs    |       |
| Stop condition setup time                                   | tsu:sto           | 4.7 |     | μs    |       |
| WRITEcycletime                                              | <sup>t</sup> WRC  |     | 10  | ms    | 2     |

NOTE: 1. All voltages referenced to Vss.

<sup>2.</sup> The SPD EEPROM WRITE cycle time (tWRC) is the time from a valid stop condition of a write sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address.



## **SPD EEPROM**



## SERIAL PRESENCE-DETECT EEPROM TIMING PARAMETERS

| SYMBOL              | MIN | MAX | UNITS |
|---------------------|-----|-----|-------|
| <sup>t</sup> AA     | 0.3 | 3.5 | μs    |
| <sup>t</sup> BUF    | 4.7 |     | μs    |
| <sup>t</sup> DH     | 300 |     | ns    |
| <sup>t</sup> F      |     | 300 | ns    |
| <sup>t</sup> HD:DAT | 0   |     | μs    |
| <sup>t</sup> HD:STA | 4   |     | μs    |

| SYMBOL              | MIN | MAX | UNITS |
|---------------------|-----|-----|-------|
| tHIGH               | 4   |     | μs    |
| <sup>t</sup> LOW    | 4.7 |     | μs    |
| <sup>t</sup> R      |     | 1   | μs    |
| tSU:DAT             | 250 |     | ns    |
| <sup>t</sup> SU:STA | 4.7 |     | μs    |
| tSU:STO             | 4.7 |     | μs    |



## 8, 16 MEG x 72 REGISTERED SDRAM <u>DIMMs</u>

## **168-PIN DIMM** (64MB/128MB)



#### **BACK VIEW**



**NOTE:** 1. All dimensions in inches (millimeters) MAX or typical where noted.

MIN



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900
E-mail: prodmktg@micronsemi.com, Internet: http://www.micronsemi.com, Customer Comment Line: 800-932-4992
Micron is a registered trademark of Micron Technology, Inc.