### # IL C DATA DEVICE CORP 60 DE 4678769 0004053 6 17-71-35-03 RDC-19190 MONOBRID SERIES\* ILC DATA DEVICE CORPORATION 10, 12, 14 AND 16 BIT INDUSTRIAL RESOLVER TO DIGITAL CONVERTERS FEATURES: #### DESCRIPTION The RDC-19190 Series is a high performance, low cost hybrid resolver to digital converter, which also provides a high quality linear velocity output. With the introduction of the RDC-19190, bulky and expensive electromechanical tachometers may be eliminated, therefore reducing cost and increasing reliability. Control systems can now receive velocity feedback and digital conversion from one compact electronic module (2.1 x 2.1 x .27"). The "Tach Eliminator" is available to satisfy most applications. Models are available in 10, 12, 14 and 16 bit resolutions, with accuracies of ±21,±8.5, and ±2.6 respectively. Also offered are resolver or direct inputs at 11.8V and 2.0V line to line. RDC-19190 Series is a derivative of DDC's highly successful SDC-19100 converter. Its field proven high accuracy and jitter free output is assured. Through the use of a type II tracking loop, the RDC-19190 (as with the SDC-19100) does not exhibit velocity lag up to the specified tracking rates (Figure 1). #### **APPLICATIONS** The RDC-19190 Series was developed specifically to facilitate savings in cost and space while increasing reliability. They may be used where both resolver to digital conversion and a linear velocity signal are required. Applications include use in motor and position control systems for robotics, CNC machine tooling and precise antenna positioning. - TACHOMETER QUALITY VELOCITY OUTPUT ± 1.5% - ABSOLUTE POSITION - LOW COST - WIDE OPERATING BANDWIDTH: 600 Hz 10 TO 14 BITS 200 Hz 16 BITS - LOW POWER − 0.3 WATTS - HIGH ACCURACY: - ± 21 MINUTES/10 BITS - ±8.5 MINUTES/12 BITS - $\pm$ 2.6 $\pm$ 1LSB OR - ±5.3 MINUTES/14 BITS - ± 2.6 MINUTES/16 BITS - INDUCTOSYN™ COMPATIBLE Note: Monobrid® is a registered trademark of ILC Data Device Corporation. Inductosyn<sup>TM</sup> is a trademark of Farrand Controls Corporation. \*Patented FIGURE 1. BLOCK DIAGRAM ## DDC ### **RDC-19190 MONOBRID SERIES** ILC DATA DEVICE CORPORATION T-71-35-03 | harmonic distortion in the re | UNITS | VALUE | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | RESOLUTION/ACCURACY | bits/min | See Model Selection Chart | | | | | | | REFERENCE INPUT<br>CHARACTERISTICS | | | | | | | | | Voltage Range<br>Input Impedance<br>Single Ended<br>Differential<br>Common Mode Range | Ω | 4 to 50<br>50k min<br>100 k min<br>60 max (DC common mode plus<br>recurrent AC peak) | | | | | | | SIGNAL INPUT CHARACTERISTICS (Voltage options and minimum input impedance balanced) Resolver Zin Single Ended | c<br>C | 11.8V L-L<br>27k | | | | | | | Z <sub>in</sub> Differential | Ω | 54k | | | | | | | Z <sub>in</sub> Each (L-GND) | Ω | 27k | | | | | | | Direct (2.0V L-L)<br>Input Signal type<br>Sin/Cos Voltage Range<br>Maximum Voltage Without<br>Damage | | Sin and cos resolver signals referenced to converter internal DC reference V 2V nom, 2.3 max 15V rms continuous; 100V peak transient | | | | | | | Input Impedance | 1 1-1 1-1 1-1 1-1 1-1 1-1 1-1 1-1 1-1 1 | | | | | | | | DIGITAL INPUT/OUTPUT Logic type Inputs | | TTL/CMOS compatible, depend-<br>ing on logic supply voltage<br>Z <sub>in</sub> ≥ 25kΩ pullup resistor to V <sub>L</sub> | | | | | | | Inhibit (INH) Enable Bits 1-8 ENM Enable Bits 1-6 ENM Enable Bits 9-16 ENL Enable Bits 7-14 ENL Enable Bits 7-12 ENL Enable Bits 7-10 ENL S (Control Transformer) Logic Type Loading Output Parallel Data Count (CB) Direction (U) Drive Capability | bits | Logic "0" inhibit ENM and ENL Logic "0" enables | | | | | | | ANALOG OUTPUTS Velocity (VEL) Velocity Voltage Scale Factor Linearity Reversal Error Zero Offset TC of Offset Noise and Ripple Zero Speed Full Speed 10 and 12 Bits 14 and 16 bits | V % output % mV uV/° C mV (rms) mV (rms) mV (rms) | See Table 1.<br>10 max<br>1.5 max<br>0.5 max<br>50 max<br>25 max<br>15 typ | | | | | | | PARAMETER | UNITS | VALUE | | | | | | | |------------------------------------|----------------|---------------------------------------------------------------------------|-------------------------|--|--|--|--|--| | Internal DC reference (V) | mV | +15 VDC/2~7.5V nom | | | | | | | | AC Error (e) | mV<br>mV | 5 rms per LSB of Error (16 bits) | | | | | | | | | mV | | | | | | | | | | ,,,, | | | | | | | | | Filtered DC Error (E) | ٧ | -0.5 per +1 LSB ( | of error (±3 LSB | | | | | | | | v | range) 16 bit unit | | | | | | | | | V | -1 per +1 LSB of error (+3 LSB range) 14 bit unit | | | | | | | | | l v | -1.25 per +1 LSB of error (±3 | | | | | | | | | | range) 10 and 12 | 2 bit units | | | | | | | POWER SUPPLY | | | | | | | | | | CHARACTERISTICS | | | | | | | | | | Nominal Voltage | l v | +15V Supply<br>+11 to +16.5 | Logic Supply | | | | | | | Voltage Range | l v | +11 10 +16.5 | + 4.5<br>to | | | | | | | | | | +15V supply | | | | | | | Maximum Voltage With- | l v | 140 | +18 | | | | | | | out Damage<br>Current or Impedance | l <sup>v</sup> | +18<br>15 mA max | Z <sub>m</sub> =5kΩ min | | | | | | | Current of Impedance | | 10 1117 11147 | ZH GRITTINI | | | | | | | TEMPERATURE RANGES | | l | | | | | | | | Operating | | 0.4- 1.70 | | | | | | | | -30X | °C | 0 to +70<br>-30 to +105 | | | | | | | | Storage | <u> </u> | -30 to +100 | | | | | | | | PHYSICAL | i | İ | | | | | | | | CHARACTERISTICS | Ι. | 2.1 x 2.1 x 0.27 (53 x 53 x 6.9mm<br>See mechanical outline<br>0.7 (20 g) | | | | | | | | Size | in | | | | | | | | | Weight | oz | | | | | | | | ### TECHNICAL INFORMATION INTRODUCTION The circuit shown in the RDC-19190 block diagram, Figure 1, consists of three main parts: the signal input, a feedback loop whose elements are the control transformer, demodulator error processor, VCO, and up-down counter; and digital interface circuitry including various latches and buffers. The inputs include either resolver or direct input and produce a resolver type output for the control transformer. One input is a solid state resolver input, which accepts sine and cosine signal inputs at 11.8V L-L. The other input is a direct input of 2V L-L, which allows for use of a lower reference voltage. Since it does not have an input scaling network it is inherently more accurate. In a resolver, shaft angle data is transmitted as the ratio of carrier amplitudes across the terminals. The internal converter operates with signals in resolver format, $\sin\theta\cos\omega$ and $\cos\theta\cos\omega$ t. Figure 2 shows resolver signals as a function of the angle $\theta$ . The feedback loop produces a digital angle $\Phi$ which tracks the analog input angle $\theta$ to within the specified accuracy of the converter. The control transformer performs the following trigonometric computation: $$\sin (\theta - \Phi) = \sin \theta \cos \Phi - \cos \theta \sin \Phi$$ where $\theta$ is the angle representing the resolver shaft position, and $\Phi$ is the digital angle contained in the updown counter in the converter. The tracking process consists of continually adjusting $\Phi$ to make $(\theta - \Phi) \rightarrow 0$ , so that $\Phi$ will represent the shaft position $\theta$ . The output of the demodulator is an analog DC level proportional to $\sin (\theta - \Phi)$ . The error processor integrates this $\sin (\theta - \Phi)$ error signal, and the output of the integrator is used to control the frequency of a voltage controlled ### RDC-19190 MONOBRID SERIES ILC DATA DEVICE CORPORATION oscillator "clock" pulses which are accumulated by the updown counter. The up-down counter is functionally an incremental integrator. Therefore there are two stages of integration, making the converter a type II tracking servo. In a Type II servo, the voltage controlled oscillator always settles to a counting rate which makes $d\Phi/dt$ equal to $d\theta/dt$ without lag. The output data will always be fresh and available as long as the maximum tracking rate of the converter is not exceeded. the digital interface circuitry has three main functions: to latch the output bits during an Inhibit command so that stable data can be read out, to furnish both parallel and 3-state data formats, and to act as a buffer between the internal CMOS logic and the external logic level. Applying an Inhibit command will lock the data in the transparent latch without interfering with the continuous tracking of the feedback loop. In the SDC-19190 Series Monobrids, therefore, the digital angle Φ is always updated and the Inhibit can be applied for an arbitrary amount of time. The Inhibit transparent latch and the 0.2 µs delay are also parts of the Inhibit circuitry, whose detailed operation is described in the Logic Output/ Input Section. When testing or evaluating the converter, it is advisable to limit the power supply currents as follows: +15V Supply Limit at 20 mA. Logic Supply V<sub>L</sub> at 2 mA + Digital Load at Logic 1. Analog circuits inside the RDC-19190 module are referenced to an internal DC reference level V which rides at +7.5 nominal with respect to the external ground (GND). V should not be connected to the external ground. #### SOLID STATE BUFFER INPUTS The solid state signal and reference inputs are true differential inputs with high AC and DC common mode rejection. Input impedance is maintained with power off. The recurrent AC peak + DC common mode voltage should not exceed 30V peak. The maximum transient peak voltage should not exceed 150V. Standard Resolver Control Transmitter (RX) Outputs as a Function of CCW Rotation From Electrical Zero (EZ) With R2-R4 Excited. #### FIGURE 2. RESOLVER SIGNALS #### **DIRECT INPUT** Direct input units require a signal conditioner that provides a 2.0V rms nominal resolver type signal referenced to the internal DC reference V. #### LOGIC INPUT/OUTPUT Logic outputs consist of parallel data bits and count (CB). All logic outputs are short-circuit proof to ground and to positive voltages as high as $V_L$ . The CB output is a positive $0.7-2.0 \mu s$ pulse, and data changes about $0.2 \mu s$ after the leading edge of the pulse because of an internal delay (see Figure 1). Data is valid 0.5 µs after the leading edge of a CB. Angle is determined by adding bits in the 1 state. The parallel digital outputs are gated to provide 6 and 8 bit bytes when the MSB byte is enabled (ENM). The 8 bit byte is reserved for 16 bit resolution converters only. The LSB byte (ENL) is gated to provide 4, 6 and 8 bit bytes dependent upon converter resolution (4 and 6 bit bytes are reserved for 10 and 12 bit converters while the LSB byte is 8 bits for both 14 and 16 bit resolutions). When the Enables for the gates are at logic 0, the gate outputs are at normal logic 1 or 0, depending on the bit state. When the Enables are at logic 1, the gate outputs are high impedance and the bus sees an essentially open line. Outputs are valid $0.5\mu s$ after an Enable is driven to logic 0. For 10, 12, 14, or 16 bit parallel output operation when the 3-state feature is not used, the Enable lines should be tied to logic 0. The Inhibit (INH) logic input locks the transparent latch so that the bits will remain stable while data is being transferred (see Figure 1). The output is stable $0.5 \,\mu s$ after the Inhibit is driven to logic 0. A logic 0 at the T input locks the latch, and a logic 1 allows the bits to change. The purpose of the INH transparent latch is to prevent the transmission of invalid data when there is an overlap between the CB and INH. While the counter is not being updated the CB is at logic 0 and the INH latch is transparent. When the CB goes to logic 1 the INH latch is locked. If a CB occurs after an INH has been applied, the latch will remain locked and its data cannot change until the CB returns to logic 0. If an INH is applied during a CB pulse, the latch will not lock until the CB pulse is over. The purpose of the 0.2 $\mu$ s delay is to prevent a race condition between the CB and the INH in which the up-down counter begins to change just as an INH is applied. The Direction Output (U) is valid as shown in Figure 3. It is logic 1 for counting up and logic 0 for counting down. Logic level at the (U) pin is valid up thru 0.5 µs before and $0.1 \,\mu s$ after the leading edge of the (CB) pulse. Since RDC-19190 converters contain a CMOS device, standard CMOS handling procedures should be followed. Figure 3 shows the timing waveforms of the converter. Whenever an input angle change occurs, the converter changes the digital angle in 1 LSB steps and generates a converter busy pulse. The output data change is initiated LC DATA DEVICE CORPORATION ### TABLE 1. ORDERING INFORMATION AND PERFORMANCE CHARACTERISTICS | | TABLE 1. ONDERING IN COMMITTEE TO THE PROPERTY OF | | | | | | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------|---------| | PART | MUMBER | AESOLUT | ION (BITS) | MIN TYPE | MAL VOLTA | GE (V) | FREQUE | MCY (HE) | PSI ROM | CELERATION SET | HEOR T | LSB LA | 179° 6<br>179° 6<br>1000 FR | AHSFE | FUNCS<br>BREAKS<br>BREAKS | XDONem! | | RDC-19190-301<br>RDC-19191-302<br>RDC-19192-303<br>*RDC-19192-304<br>RDC-19193-304<br>XDC-19196-303<br>XDC-19196-303<br>XDC-19196-303<br>XDC-19198-304<br>RDC-19198-304<br>RDC-19198-304 | 10<br>12<br>14<br>14<br>16<br>10<br>12<br>14<br>14<br>16<br>14<br>16 | ±21<br>±8.5<br>±5.3<br>±2.6<br>±2.6<br>±2.5<br>±5.3<br>±2.6<br>±2.6<br>±2.6<br>±2.6<br>±2.6<br>±2.6 | Resolver<br>Resolver<br>Resolver<br>Resolver<br>Direct<br>Direct<br>Direct<br>Direct<br>Resolver<br>Resolver<br>Resolver | 11.8<br>11.8<br>11.8<br>11.8<br>11.8<br>2<br>2<br>2<br>2<br>11.8<br>11.8 | 2K-22K<br>2K-22K<br>2K-22K<br>2K-22K<br>1K-3.5K<br>2K-22K<br>2K-22K<br>2K-22K<br>2K-22K<br>360-22K<br>360-22K<br>360-3.5K | 400<br>100<br>25<br>25<br>6.3<br>400<br>100<br>25<br>6.3<br>12<br>12<br>3 | | 400=3.4<br>100=3.4<br>25=3.4<br>25=3.4<br>6.3=3.4<br>400=3.4<br>100=3.4<br>25=3.4<br>6.3=3.4<br>14=5<br>14=5<br>3.5=5 | 1320K<br>330K<br>67K<br>67K<br>1000<br>1320K<br>330K<br>67K<br>1000<br>1100<br>1100 | 10<br>20<br>30<br>30<br>150<br>10<br>20<br>30<br>30<br>150<br>50<br>250 | 3800<br>3800<br>3060<br>3060<br>185<br>3800<br>3800<br>3060<br>3060<br>185<br>50<br>50 | 1960<br>1960<br>1760<br>1760<br>430<br>1960<br>1960<br>1760<br>1760<br>430<br>224<br>224<br>158 | 750<br>750<br>750<br>750<br>300<br>750<br>750<br>750<br>300<br>100<br>100 | 31.9<br>31.9<br>25.7<br>25.7<br>1.54<br>31.9<br>25.7<br>25.7<br>1.54<br>1.09<br>1.09 | 120K<br>120K<br>120K<br>120K<br>120K<br>120K<br>120K<br>120K | | <sup>\*</sup>The highest accuracy grade now offered for the 14 bit resolution models is $\pm 2.6$ arc minutes +1 LSB. The bandwidth (BW) and the acceleration constant ( $K_a$ ) can be determined from the formula shown: BW (Hz) = BW (rad/sec)/ $$2\pi$$ $K_a = A^2$ For applications requiring zero overshoot response to a step velocity input see Figure 6. This external filter circuit is useful. Settling time is also decreased. Contact factory for additional information. Maximum loading for each analog output is 1.0 mA. Outputs e, E, and VEL are not required for normal operation of the converter; V is used as internal DC reference with the direct input option. The outputs e, E are not closely controlled or characterized. Consult factory for further information. Figures 7 and 8 are 11.8V resolver and 2.0V direct input connection diagrams respectively. FIGURE 7. TYPICAL 11.8V RESOLVER CONNECTION FIGURE 6. EXTERNAL FILTER CIRCUIT FIGURE 8. TYPICAL 2.0V DIRECT CONNECTION ### RDC-19190 MONOBRID SERIES ILC DATA DEVICE CORPORATION by the leading edge of the CB pulse, delayed by the $0.2\,\mu s$ (nominal) delay. The output becomes stable in less than $0.5\,\mu s$ even though the CB pulse may last longer. Data transfer can be made synchronous with the leading edge of CB, delayed by $0.5\,\mu s$ . (See Figure 3.Timing Diagram.) An Inhibit input, regardless of its duration, does not affect converter update. A simple method of interfacing to a computer, asynchronous to CB pulse, is to (a) apply the inhibit, (b) wait $1.5\,\mu s$ min., (c) transfer the data and (d) release the inhibit. FIGURE 3. TIMING DIAGRAM As long as the maximum tracking rate is not exceeded, there will be no lag in the converter output. If a step input occurs, as is likely when the power is initially turned on, the response will be critically damped. The figure shows the response to a step input. After initial slewing at the maximum tracking rate of the converter, there is one overshoot which is inherent to a Type II servo. The overshoot settling to a final value is a function of the small signal settling time. #### **ANALOG OUTPUTS** The analog outputs are V, e, E and VEL. V is an internal DC reference, $\pm 7.5$ VDC nominal. The outputs e, E and VEL ride on the internal DC reference voltage V, and should be measured with respect to V. Outputs can swing $\pm 5$ V when the voltage level of the $\pm 15$ V power supply is $\pm 15$ V. The output swing changes proportinally if the level is not a $\pm 15$ V. AC error (e) is proportional to the error $(\theta - \Phi)$ with 5 mV/LSB nominal for the 16 bit unit, 10 mV/LSB nominal for the 14 bit unit and 12.5 mV/LSB nominal for the 12 and 10 bit units. E is a filtered DC voltage proportional to the error $(\theta - \Phi)$ near the null point, with -0.5 VDC/+LSB of error for the 16 bit unit, -1 VDC/+LSB of error for the 14 bit unit and -1.25 VDC/+LSB of error for the 12 and 10 bit units. FIGURE 4. RESPONSE TO A STEP INPUT #### **VELOCITY** The Velocity output (VEL) from the RDC-19190 is a DC voltage proportional to angular velocity $d\theta/dt = d\phi/dt$ . The velocity is the input of the second integrator as shown in Figure 5. Its linearity is dependent solely on the linearity of the voltage controlled oscillator (VCO). Total open loop transfer function is: $$G = \frac{A^2 \left(\frac{s}{B} + 1\right)}{s^2 \left(\frac{s}{10B} + 1\right)}$$ Where: $$A^2 = A_1 A_2$$ FIGURE 5. OPEN LOOP BODE PLOT ### **RDC-19190 MONOBRID SERIES** ILC DATA DEVICE CORPORA #### ORDERING INFORMATION See Table 1. Ordering Information and Performance Characteristics.