# VLSI TECHNOLOGY, INC. # 486 SYSTEM/CACHE/ISA BUS CONTROLLER #### **FEATURES** - Fully compatible with 486-based ISA bus systems - Power-on reset option selects various operational modes - · Up to 40 MHz CPU operation - Includes full support for CPU's with internal write-back cache (P24T, etc.) - Comprehensive VESA VL-Bus support - Replaces the following peripheral logic on the motherboard: - Two 82C37A DMA controllers - 74LS612 Memory mappers (extended to support 64 MB) - Two 82C59A Interrupt controllers - 82C54 Timer - 82284 Clock generator and ready interface - 82288 Bus controller - · Memory controller features include: - Up to 64 MB system memory - One to four banks 32 bits wide - 256K, 1M or 4M DRAM - Double-sided SIMMs - Page Mode DRAM access - Two-way interleave support - Programmable RAS#/CAS# timing - Burst read and write support - Parity generation/checking for on-board DRAM - Staggered RAS# refresh - · Supports: - 8- or 16-bit wide BIOS ROM - Shadow RAM in the 640K-1M area - Asynchronous ISA bus operation up to 16 MHz - Relocation of slot ROMs - Access to devices residing on the local bus - Weitek 4167 numeric coprocessor - Includes: - Memory/refresh controller - Port A, B, and NMI logic - Bus steering logic - Turbo control - Hidden refresh - Three-stateable outputs for board testing ### VL82C481-BASED ISA BUS SYSTEM DIAGRAM ## **VL82C481 BLOCK DIAGRAM** # PRODUCT SPECIFICATION VL82C481 #### FEATURES (Cont.) - Selectable slow DRAM refresh saves power - · On-chip write-back cache controller: - External tags - Direct map - Separate "dirty" RAM not required - 2-1-1-1 reads with two banks, 2-2-2-2 with one bank - 32 KB to 1 MB cache size - One wait state writes on cache-hits - Optional zero wait state writes supported - Optional one wait state reads supported - · Other Features: - Programmable for 10- or 16-bit internal I/O addressing - Programmable drive on the DRAM and ISA bus signals - Programmable memory access to define "fast-bus", local bus, slot bus, non-cacheable and write-protect areas - Input pin defines access to local bus devices - Optional keyboard command blocking for fast A20GATE and CPU reset - 0.8-micron CMOS technology - 208-lead MQFP (Metric Quad Flat Pack), 0°C to +70°C operating temperature #### **OVERVIEW** The VL82C481 Controller is designed to control 486DX or 486SX/487SX-based ISA bus systems operating at up to 40 MHz. It also supports 486-family CPUs that contain an integrated write-back cache (P24T, etc.). The VL82C481 replaces the following devices on the motherboard: - Two 82C37A DMA controllers - Two 82C59A interrupt controllers - 82C54 timer - · 74LS612 memory mapper - 82284 clock generator and ready interface - · 82288 bus controller - The following controller blocks are also included on-chip: Memory/refresh controller - · Port B and NMI logic - · Bus steering logic - · Turbo Mode control logic - · Parity checking logic - · Parity generation logic - Write-back, look-aside cache controller The VL82C481 supports the Weitek 4167 numeric coprocessor. The memory controller logic is capable of accessing up to 64 MB. There can be up to four banks of 256K, 1M, or 4M DRAMs used in a system. The VL82C481 can drive two banks without external buffering. Built-in Page Mode operation and up to two-way interleaving allow the PC designer to maximize system performance using low-cost DRAMs. Programmable DRAM timing is provided for RAS# precharge, RAS-to-CAS delay, and CAS# pulse width. The VL82C481's write-back cache controller logic supports one or two banks of direct map write-back cache with external tag storage. The cache controller can perform 2-1-1-1 reads with two banks or 2-2-2-2 reads with one bank. It can also perform 3-2-2-2 cycle reads for support of slower SRAMs at higher frequencies. The VL82C481 can perform one wait state writes on cache-hits. An optional zero wait state write mode is provided for use with fast cache SRAMs. The cacheable DRAM range includes 2 MB up to 64 MB utilizing cache data SRAM sizes of 32 KB through 1 MB, respectively. The HITM# input is provided to force the VL82C481 to abort DRAM or cache cycles when a hit on a dirty line in the CPU write-back cache is detected. The DRAM or cache cycle is subsequently restarted after the CPU has written back the dirty data. Shadowing features are supported on 16K boundaries between A0000h and FFFFh (640KB - 1MB). Simultaneous use of shadowed ROM and direct system board access is possible in a non-overlapping fashion throughout this memory space. Control over four access options is provided: - Access ROM or slot bus for reads and writes. - Access system board DRAM for reads and writes. - Access system board DRAM for reads and slot bus for writes. - Shadow setup mode. Read ROM or slot bus, write system board DRAM. Three special programmable address regions are provided. The Fast Bus Clock Region allows accesses to certain memory regions at a faster ISA bus clock rate for fast on-board or off-board devices. A Non-Cacheable Region and/or a Write-Protected Region may be defined by a set of six registers that allow memory in the region 640 KB to 1 MB to be marked as non-cacheable and/or write-protected in increments of 16 KB. A further set of registers allows a memory range anywhere in the first 64 MB of memory to be marked as a DRAM region, an ISA bus region, or a local bus region, either cacheable or non-cacheable in increments of 2 KB, 64 KB, or 1 Further support for VL-Bus devices that reside on the local bus is provided through use of the LDEV# (Local Device) input, which deselects the VL82C481 during CPU cycles and causes the VL82C481 to generate VL-Bus memory cycles when active during DMA and Master Mode cycles. Also, a memory range anywhere in the first 64 MB of memory can be programmed via the internal mapping registers. This allows the VL82C481 to access a VL-Bus device as a CPU bus memory device during DMA or Master Mode transfers and deselect the VL82C481 during CPU cycles. # PRODUCT SPECIFICATION VL82C481 The VL82C481 handles system board refresh directly and also controls the timing of slot bus refresh. Refresh may be performed in three different modes: Synchronous, Asynchronous, or Decoupled Mode. In the Synchronous Mode, slot bus and on-board DRAM refresh cycles proceed simultaneously with all memory cycles held until both have completed. The Asynchronous Mode allows on- and off-board refreshes to be initiated simultaneously, but to complete asynchronously, allowing earlier access to DRAM. In the Decoupled Mode, a separate refresh counter is used for slot bus refresh, allowing on-board DRAM and system refreshes to proceed independently, with DRAM refreshes initiated during bus idle cycles. CAS-before-RAS refresh is also supported. Refreshes are staggered to minimize power supply loading and attenuate noise on the VDD and VSS pins. The VL82C481 supports the ISA bus standard refresh period of 15.625 μs as well as 125 μs. The interrupt controller logic consists of two 82C59A megacells with eight interrupt request lines each. The two megacells are cascaded internally and three of the interrupt request inputs are connected to internal circuitry, so a total of 13 external interrupt request lines are available. These 13 interrupt request lines, plus the Weitek interrupt request line, the ten-channel check line, and the Turbo/Non-Turbo line are scanned in through one pin on the VL82C481. Two external 74LS166s are required for scanning in these 16 signals. The interval timer includes one 82C54 counter/timer megacell. The counter/timer has three independent 16-bit counters and six programmable counter modes. The two DMA controllers are 82C37A compatible. Each controls data transfers between an I/O channel and on- or off-board memory. The DMA controllers can transfer data over the full 64 MB range available. Internal latches are provided for latching the middle address bits output by the 82C37A megacells on the data bus. The 74LS612 memory mappers are integrated to generate the upper address bits. The VL82C481 can be programmed for asynchronous or synchronous operation of the ISA bus. The VL82C481 also performs all of the data buffer control functions required for a 486-based ISA bus system. Under the control of the CPU, the VL82C481 routes data to and from the CPU local D bus, the internal XD bus, and the slots (SD bus). During CPU ISA bus reads, the data is latched for synchronization with the CPU. Parity is checked for D bus DRAM read operations. On poweron default, the chip does not generate parity for CPU writes to DRAM, but does generate cache write-back cycles. However, a mode is provided in which the VL82C481will generate parity during either CPU writes or VL master writes. Even parity is generated and checked. When the DMA requestor or external bus master is the bus owner, the VL82C481 allows data transfer between the slot SD bus and the CPU local D bus. The chip also performs low-to-high and high-to-low byte swaps on the 16-bit SD bus. Parity is generated by the VL82C481 during DMA or Master Mode writes to on-board DRAM. The VL82C481 Controller functions are programmable via a set of internal configuration registers. The state of various interface pins at reset is used to determine the default configuration. The VL82C481 also provides a single input, SPKR/TRI#, to disable all of its outputs for board level testability. #### **VL82C481 PIN DIAGRAM** # PIN TYPE BY OPERATIONAL STATE | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | |----------|----------|---------------------|---------------|---------------|----------|-----------|---------------------|---------------|---------------| | 1 | САЗА | IO <sup>(3,6)</sup> | | 8 | 39 | D[16] | Ю | TTL | 8 | | 2 | TAG[8] | 10 | TTL | 8 | 40 | D[15] | 10 | TTL | 8 | | 3 | TAG[7] | 10 | ΠL | 8 | 41 | D[14] | 10 | TTL | 8 | | 4 | TAG[6] | 10 | ΠL | 8 | 42 | D[13] | 10 | TTL | 8 | | 5 | TAG[5] | 10 | TTL | 8 | 43 | D[12] | 10 | TTL | 8 | | 6 | TAG[4] | 10 | ΠL | 8 | 44 | D[11] | 10 | ΠL | 8 | | 7 | TAG[3] | 10 | TTL | 8 | 45 | D[10] | Ю | TTL | 8 | | 8 | TAG[2] | 10 | TTL | 8 | 46 | D[9] | 10 | ΠL | 8 | | 9 | TAG[1] | Ю | TTL | 8 | 47 | D[8] | 10 | ΠL | 8 | | 10 | TAG[0] | 10 | TTL | 8 | 48 | VSSR | GND | | | | 11 | CWE[3]# | IO <sup>(4)</sup> | TTL | 8 | 49 | D[7] | 10 | TTL | 8 | | 12 | CWE[2]# | IO <sup>(4)</sup> | ΠL | 8 | 50 | D[6] | 10 | ΠL | 8 | | 13 | CWE[1]# | IO <sup>(4)</sup> | ΠL | 8 | 51 | D[5] | 10 | ΠL | 8 | | 14 | CWE[0]# | IO <sup>(4)</sup> | ΠL | 8 | 52 | D[4] | 10 | ΠL | 8 | | 15 | TAGWE# | IO <sup>(4)</sup> | ΠL | 8 | 53 | D[3] | Ю | ΠL | 8 | | 16 | VSSR | GND | | | 54 | D[2] | 10 | TTL | 8 | | 17 | CCSA# | IO <sup>(1)</sup> | TTL | 8 | 55 | D[1] | Ю | TTL | 8 | | 18 | CCSB# | IO <sup>(1)</sup> | TTL | 8 | 56 | D[0] | 10 | TTL | 8 | | 19 | COEA# | 0 | ΠL | 8 | 57 | BLAST# | 10 | TTL | | | 20 | COEB# | IO <sup>(3,6)</sup> | | 8 | 58 | RDY# | IO <sup>(6)</sup> | TTL | 8 | | 21 | D[31] | 10 | ΠL | 8 | 59 | BRDY# | IO <sup>(6)</sup> | ΠL | 8 | | 22 | D[30] | Ю | ΠL | 8 | 60 | HITM# | IO <sup>(5)</sup> | ΠL | | | 23 | D[29] | Ю | ΠL | 8 | 61 | VSSR | GND | | | | 24 | D[28] | 10 | TTL | 8 | 62 | CLK1 | 0 | | 24 | | 25 | D[27] | Ю | TTL | 8 | 63 | CLKIN | ı | CMOS | | | 26 | VDDI | PWR | | | 64 | IGNNE# | IO <sup>(1,6)</sup> | ΠL | 8 | | 27 | D[26] | 10 | TTL | 8 | 65 | FERR# | IO(6) | TTL | | | 28 | D[25] | 10 | ΠL | 8 | 66 | TCLK2 | 1 | CMOS | | | 29 | D[24] | Ю | TTL | 8 | 67 | VDDR | PWR | | | | 30 | D[23] | Ю | TTL | 8 | 68 | RESCPU | 0 | | 8 | | 31 | D[22] | 10 | TTL | 8 | 69 | EADS# | IO <sup>(6)</sup> | TTL | 8 | | 32 | VSSR | GND | | | 70 | HLDA | 1 | ΠL | | | 33 | D[21] | 10 | ΠL | 8 | 71 | HOLD | 0 | | 8 | | 34 | D[20] | 10 | ΠL | 8 | 72 | W/R#_DK2 | 10 | TTL | 8 | | 35 | D[19] | 10 | ΠL | 8 | 73 | D/C#_DK1 | 10 | TTL | 8 | | 36 | D[18] | 10 | TTL | 8 | 74 | M/IO#_DK0 | 10 | TTL | 8 | | 37 | VDDR | PWR | | | 75 | ADS# | 10 | TTL | 8 | | 38 | D[17] | 10 | ΠL | 8 | 76 | KEN# | IO <sup>(5)</sup> | ΠL | <del></del> | # PIN TYPE BY OPERATIONAL STATE (Cont.) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | |----------|-------------|----------------------|---------------|---------------|----------|-----------|----------------------|---------------|---------------| | 77 | VSSR | GND | | | 115 | VSSR | GND | | | | 78 | RAMW#/EALE# | IO <sup>(1)</sup> | ΠL | 24/48 | 116 | A[2] | 10 | TTL | 8 | | 79 | A20M# | 0 | | 8 | 117 | A[3] | Ю | ΠL | 8 | | 80 | NMI | 0 | | 8 | 118 | A[4] | 10 | TTL | 8 | | 81 | BE[0]# | Ю | TTL | 8 | 119 | A[5] | Ю | TTL | 8 | | 82 | BE[1]# | Ю | ΠL | 8 | 120 | A[6] | Ю | TTL | 8 | | 83 | BE[2]# | Ю | ΠL | 8 | 121 | A[7] | 10 | TTL | 8 | | 84 | BE[3]# | Ю | TTL | 8 | 122 | A[8] | 10 | TTL | 8 | | 85 | SPKR/TRI# | IO <sup>(6)</sup> | TTL | 24 | 123 | A[9] | 10 | ΠL | 8 | | 86 | CASX[0]# | O <sup>(6)</sup> | | 12 | 124 | A[10] | 10 | ΠL | 8 | | 87 | CASX[1]# | O <sup>(6)</sup> | | 12 | 125 | A[11] | 10 | ΠL | 8 | | 88 | CASX[2]# | O <sup>(6)</sup> | | 12 | 126 | A[12] | 10 | TTL | 8 | | 89 | CASX[3]# | O <sup>(6)</sup> | | 12 | 127 | A[13] | 10 | ΠL | 8 | | 90 | VSSR | GND | | | 128 | A[14] | Ю | TTL | 8 | | 91 | CASY[0]# | O <sup>(6)</sup> | | 12 | 129 | A[15] | 10 | TTL | 8 | | 92 | CASY[1]# | O <sup>(6)</sup> | | 12 | 130 | A[16] | 10 | ΠL | 8 | | 93 | CASY[2]# | O <sup>(6)</sup> | | 12 | 131 | A[17] | 10 | TTL | 8 | | 94 | CASY[3]# | O(6) | | 12 | 132 | VSSR | GND | | | | 95 | MA0Y | IO-PU <sup>(3)</sup> | TTL | 12/24 | 133 | A[18] | 10 | TTL | 8 | | 96 | VDDR | PWR | | | 134 | A[19] | 10 | ΠL | 8 | | 97 | MA[1] | 0 | | 24/48 | 135 | A[20] | 10 | TTL | 8 | | 98 | MA0X | IO <sup>(1,6)</sup> | ΠL | 12/24 | 136 | A[21] | 10 | TTL | 8 | | 99 | MA[2] | 0 | | 24/48 | 137 | A[22] | 0 | TTL | 8 | | 100 | MA[3] | 0 | | 24/48 | 138 | VSSI | GND | | | | 101 | MA[4] | 0 | | 24/48 | 139 | A[23] | 10 | ΠL | 8 | | 102 | MA[5] | 0 | | 24/48 | 140 | A[24] | 10 | ΠL | 8 | | 103 | MA[6] | 0 | | 24/48 | 141 | VDDR | PWR | | | | 104 | VSSR | GND | | | 142 | A[25] | Ю | ΠL | 8 | | 105 | MA[7] | 0 | | 24/48 | 143 | A[31] | 10 | ΠL | 8 | | 106 | MA[8] | 0 | | 24/48 | 144 | LDEV# | ı | TTL | | | 107 | MA[9] | 0 | | 24/48 | 145 | MEMCS16# | 1 | ΠL | | | 108 | MA[10] | 0 | | 24/48 | 146 | IOCS16# | ı | ΠL | | | 109 | VDDR | PWR | | | 147 | SA[1] | 10 | TTL | 12/24 | | 110 | RAS[0]# | 0 | | 12/24 | 148 | SA[0] | 10 | TTL | 12/24 | | 111 | RAS[1]# | 0 | | 12/24 | 149 | osc | 1 | TTL | | | 112 | RAS[2]# | 0 | | 12/24 | 150 | IRQSH/LD# | IO <sup>(1)</sup> | ΠL | 8 | | 113 | RAS[3]# | 0 | | 12/24 | 151 | IOCHRDY | IO-OD <sup>(2)</sup> | ΠL | 8 | | 114 | A[26] | Ю | ΠL | 8 | 152 | WS0# | ı | ΠL | | # PIN TYPE BY OPERATIONAL STATE (Cont.) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | |----------|-------------|----------------------|---------------|---------------|----------|----------|---------------------|---------------|---------------| | 153 | IRQSDIN | ł | ΠL | | 181 | AEN | 0 | | 12/24 | | 154 | REFRESH# | 10-OD <sup>(2)</sup> | TTL-S | 8 | 182 | SD[15] | Ю | TTL | 12/24 | | 155 | BUSOSC | 1(6) | TTL | | 183 | SD[14] | 10 | ΠL | 12/24 | | 156 | VSSR | GND | | | 184 | SD[13] | 10 | TTL | 12/24 | | 157 | TC | 0 | | 12/24 | 185 | SD[12] | 10 | ΠL | 12/24 | | 158 | IOW# | IO <sup>(2)</sup> | ΠL | 12/24 | 186 | SD[11] | Ю | TTL | 12/24 | | 159 | IOR# | IO <sup>(2)</sup> | ΠL | 12/24 | 187 | VSSR | GND | | | | 160 | INTR | 0 | | 8 | 188 | SD[10] | 10 | TTL | 12/24 | | 161 | ROMCS#/PCS# | IO <sup>(4)</sup> | | 8 | 189 | SD[9] | 10 | ΠL | 12/24 | | 162 | PAR[0] | 10 | ΤΤL | 8 | 190 | SD[8] | 10 | TTL | 12/24 | | 163 | PAR[1] | 10 | ΠL | 8 | 191 | SD[7] | 10 | TTL | 12/24 | | 164 | PAR[2] | 10 | TTL | 8 | 192 | SD[6] | 10 | TTL | 12/24 | | 165 | PAR[3] | 10 | ΠL | 8 | 193 | VDDR | PWR | | | | 166 | MDEN# | 0 | | 8 | 194 | SD[5] | 10 | ΠL | 12/24 | | 167 | IRQCLK | 1 | ΠL | | 195 | SD[4] | 10 | TTL | 12/24 | | 168 | VSSR | GND | | | 196 | SD[3] | 10 | TTL | 12/24 | | 169 | SBHE# | Ю | | 12/24 | 197 | SD[2] | 10 | TTL | 12/24 | | 170 | RSTDRV | 0 | | 12/24 | 198 | SD[1] | 10 | TTL | 12/24 | | 171 | SMEMR# | O <sup>(2)</sup> | | 12/24 | 199 | SD[0] | 10 | TTL | 12/24 | | 172 | VDDR | PWR | | | 200 | DRQ[7] | I <sup>(6)</sup> | TTL-S | | | 173 | SYSCLK | 0 | | 12/24 | 201 | DRQ[6] | l <sup>(6)</sup> | TTL-S | | | 174 | SMEMW# | O <sup>(2)</sup> | | 12/24 | 202 | DRQ[5] | I <sup>(6)</sup> | TTL-S | | | 175 | MEMR# | IO <sup>(2)</sup> | ΠL | 12/24 | 203 | DRQ[3] | l(e) | TTL-S | | | 176 | POWERGOOD | J(6) | TTL-S | | 204 | DRQ[2] | J(6) | TTL-S | | | 177 | MEMW# | IO <sup>(2)</sup> | TTL | 12/24 | 205 | DRQ[1] | J(6) | TTL-S | | | 178 | DKEN | 0 | ΠL | 8 | 206 | DRQ[0] | J <sup>(6)</sup> | TTL-S | | | 179 | MASTER# | 1 | ΠL | | 207 | CA3BA2 | IO <sup>(1,6)</sup> | TTL | 8 | | 180 | BALE | Ю | ΠL | 12/24 | 208 | VSSR | GND | | | Notes: (1) These pins are input during power-on reset and are used to configure the VL82C481. (2) These pins require an external pull-up resistor. (3) These pins are used to enter test mode on power-on reset when made low. (4) These pins are inputs only during power-on reset. They are inputs for internal system setup only. (5) Indicates a high-impedance with approximately 10 KΩ minimum resistance to VSS (internal pull-down resistor on pin). (6) Indicates a high-impedance with approximately 10 KΩ minimum resistance to VDD (internal pull-up resistor on pin). Legend: CMOS CMOS-compatible input Input pin IO Bidirectional pin GND Ground pin O Output pin OD Open drain PWR Power supply pin S Indicates a Schmitt-trigger input with hysteresis for noise immunity. TTL TTL-compatible input # **SIGNAL DESCRIPTIONS** | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |---------------------------------------------------------------|-------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CPU INTERFAC | E SIGNALS | | | | A[31], A[26],<br>A[25], A[24],<br>A[23], A[22:18],<br>A[17:2] | 143, 114,<br>142, 140,<br>139,<br>137:133,<br>131:116 | IO-TTL | Address bus bits 31, 26 through 21, and 19 through 2 - The bidirectional address bus is driven by the bus master. It is driven out by the VL82C481 during Non-Master Mode DMA and refresh cycles when HLDA is active and MASTER# is inactive. The signals A[25:2] allow access to 64 MB of system memory. A[31] and A[26] are used for disabling DRAM access so that system ROM and the VL-Bus devices can be accessed. | | | | | A[31] A[26] | | | | | 0 0 = normal memory access, up to 64MB DRAM selected 0 1 = other bus slaves (VL82C481 is deselected, 7 μs time-out) 1 0 = other bus slaves (VL82C481 is deselected, 7 μs time-out) 1 1 = ROM and aliased ISA bus access | | ADS# | 75 | IO-TTL | Address Status: Active low ADS# is driven by the CPU as an indication that the address and control signals currently supplied by the CPU are valid. This signal is used internally to indicate that the data and command are valid and determine the beginning of a memory or I/O cycle. | | | | | ADS# is driven by the VL82C481 when HLDA is active and is made low for one CPU clock cycle at the beginning of DMA or Master Mode cycles when a local bus region is selected by the PMR Registers. | | BE[3:0]# | 84:81 | IO-TTL | Byte Enable bits 3 through 0 - These signals are normally inputs to the VL82C481 and indicate which bytes on D[31:0] are involved in a memory or I/O access. They are ignored during all DRAM reads. | | | | | They are driven by the VL82C481 when HLDA is active and indicate which one or two bytes are involved in an 8- or 16-bit DMA or Master Mode transfer between slot I/O and a local bus device. | | BLAST# | 57 | IO-TTL | Burst Last - This is an input to the VL82C481 indicating when to terminate the current burst cycle, if the length of the burst cycle is less than four double-words. It is driven low by the VL82C481 when HLDA is active, however, the VL82C481 does not support the burst mode during DMA or Master Mode cycles. | | | | | It is used as an input only during one of the test modes. | | A20M# | 79 | 0 | A20 Mask - This asserted output signal instructs the CPU to mask address bit 20 for all operations. | | BRDY# | 59 | IO-TTL <sup>(6)</sup> | Burst Ready - The active low BRDY# signal indicates to the CPU that the current DRAM cycle is complete. It is driven low when valid data has been presented to the CPU in response to a read command or when data has been accepted in response to a write command from the CPU. The VL82C481 drives BRDY# on all local bus DRAM and cache read accesses. It never drives it in response to slot bus accesses (see RDY# definition). | | | | | The VL82C481 enables the BRDY# three-state output only when it needs to drive it low, and leaves it enabled for just <b>one-half</b> CPU clock cycle after it has driven it high again. | | | | | When HLDA is active, BRDY# is an input to the VL82C481 and may be driven by a local bus device to terminate Local Bus DMA or Master Mode cycles. | | | | | This pin has an internal pull-up resistor | | CLK1 | 62 | 0 | 1X Clock - This output is a CMOS level pulse train whose frequency is normally one-half that of the TCLK2 signal. It is used by the VL82C481, 486, and other on-board logic. Its frequency can be programmed to slower rates for Non-Turbo Mode operation. | | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |----------------|-----------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLKIN | 63 | I-CMOS | Input Clock - CLKIN is the fundamental clock input to the VL82C481. It must be the same clock as that supplied to the 486. | | M/IO#_DK0 | 74 | IO-TTL | Memory Input/Output and DMA Acknowledge 0 - When HLDA is low, M/IO#_DK0 is driven by the local bus master and is decoded with D/C#_DK1 and W/R#_DK2 to indicate the type of bus cycle requested. | | | | | When HLDA is high, this is an output signal which, along with D/C#_DK1 and W/R#_DK2, represents the encoded channel number being serviced at the beginning of DMA or Master Mode acknowledge cycles until DKEN goes active, after which it is driven high during the rest of the DMA cycle or to the memory or I/O status during Master Mode cycles. | | D/C#_DK1 | 73 | Ю-ТТL | Data/Control and DMA Acknowledge 1 - When HLDA is low, D/C#_DK1 is driven by the local bus master and is decoded with M/IO#_DK0 and W/R#_DK2 to indicate the type of bus cycle requested. | | | | | When HLDA is high, this is an output signal which, along with M/IO#_DK0 and W/R#_DK2, represents the encoded channel number being serviced at the beginning of DMA or Master Mode acknowledge cycles until DKEN goes active, after which it is driven high during the rest of the DMA or Master Mode cycle. | | W/R#_DK2 | 72 | IO-TTL | Write/Read and DMA Acknowledge 2 - When HLDA is low, W/R#_DK2 is driven by the local bus master and is decoded with D/C#_DK1 and M/IO#_DK0 to indicate the type of bus cycle requested. | | | | | When HLDA is high, this is an output signal which, along with D/C#_DK1 and M/IO#_DK0, represents the encoded channel number being serviced at the beginning of DMA or Master Mode acknowledge cycles until DKEN goes active, after which it is driven to the read or write status during the rest of the DMA or Master Mode cycle. | | D[31:0] | 21:25,<br>27:31, 33:36,<br>38:47, 49:56 | ΙΟ-ΤΤL | CPU Data bus bits 31 through 0 - This is the data bus directly connected to the CPU and other external devices. | | EADS# | 69 | Ю-ПС <sup>(6)</sup> | External Address - This signal indicates a primary cache invalidation address is on the address bus. It is driven low by the VL82C481 to perform primary cache invalidations during DMA and Master Mode cycles. It is three-stated when the VL82C481 does not own the bus (i.e., DMA or Master Mode cycles), except when optionally used for invalidating write-protected memory locations and in the Non-Turbo Mode. It is monitored during VL-Bus Master cycles in write-back cache mode to determine when HITM# is to be sampled. | | FERR# | 65 | IO-TTL <sup>(6)</sup> | Floating Point Error - The FERR# input indicates a floating point error. When active, it generates an interrupt IRQ13 internal to the VL82C481. This input pin is active low. | | | | | FERR# has an internal pull-up resistor. It is used as an output only in one of the test modes. | | НІТМ# | 60 | IO-TTL <sup>(5)</sup> | Hit Modified - The HITM# input is used to detect a hit on a modified line in the CPU write-back cache during DMA and Master Mode accesses to DRAM, in which case it causes the VL82C481 to back off the bus to permit the CPU write-back. It is also monitored during VL-Bus master accesses to DRAM, and causes the access to be aborted when active. | | | | | It is also used to detect the presence of a CPU with write-back cache during power-<br>on reset; if high during POR, then a write-back CPU is present, if low during POR<br>then a write-back CPU is not present. It has an internal pull-down resistor to force it<br>low when not connected. It is also used as a test-mode output. | | to the HOLD driven by the VL82C481. It indicates that the CPU is floating its outputs to the high impedance state so that another master can take control of the bus. Hold Request - The active high HOLD pin is driven by the VL82C481 to the CPU. It indicates that a bus master, such as a DMA or refresh controller, is requesting control of the bus. This signal is synchronized to CLKIN. GNNE# 64 IO-TTL <sup>(6)</sup> Ignore Numeric Error Output [POR input] - This active low output instructs the CPU to ignore the present numeric error. It is enabled when a dummy write is performed to either port PGN or Fin hwile EFER# is active. At power-on reset (POR), this pin is used to set SA[1] timing. NTR 160 O Interrupt Request - An active high output used to interrupt the CPU. It is generated by the 82C59A megacells any time a valid interrupt request input is received. KEN# 76 IO-TTL <sup>(5)</sup> Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an IO channel error. The NMI output is enabled by resetting the MSB (most significant bit) of IO por TOh. NMI is disabled on reset. RDY# 58 IO-TTL <sup>(6)</sup> Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or IO soft bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enables the RDY# three-state output only when it needs to drive it ow and leaves it enables the RDY# three-state output only when it needs to drive it low and leaves it enables the RDY# three-state output only when it needs to drive it low and leaves it enables the RDY# three-state output o | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | indicates that a bus master, such as a DMA or refresh controller, is requesting control of the bus. This signal is synchronized to CLKIN. GNNE# 64 IO-TTL <sup>(6)</sup> Ignore Numeric Error Output [POR input] - This active low output instructs the CPU to ignore the present numeric error. It is enabled when a dummy write is performed to either port P61 or F1 in while FERR# is active. At power-on reset (POR), this pin is used to set SA[1] timing. NTR 160 O Interrupt Request - An active high output used to interrupt the CPU. It is generated by the 82CS9A megacells any time a valid interrupt request input is received. KEN# 76 IO-TTL <sup>(5)</sup> Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. NMI 80 O Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O por 70h. NMI is disabled on reset. RDY# 58 IO-TTL <sup>(6)</sup> Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves if enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 66 I-CMOS (See CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from VD port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. Shinker of the Spytam Fr | HLDA | 70 | I-TTL | to the HOLD driven by the VL82C481. It indicates that the CPU is floating its outputs | | To ignore the present numeric error. It is enabled when a dummy write is performed to either port F0h or F1h while FERR# is active. At power-on reset (POR), this pin is used to set SA[1] timing. NTR 160 O Interrupt Request - An active high output used to interrupt the CPU. It is generated by the 82C59A megacells any time a valid interrupt request input is received. Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. It is an input only when one of the test modes is enabled. NMI 80 O Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset. RDY# 58 IO-TTL <sup>(6)</sup> Non-Burst Ready - The active low RDV# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# these state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. CICLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIG | HOLD | 71 | 0 | indicates that a bus master, such as a DMA or refresh controller, is requesting con- | | NTR 160 O Interrupt Request - An active high output used to interrupt the CPU. It is generated by the \$2C59A megacells any time a valid interrupt request input is received. KEN# 76 IO-TTL <sup>(5)</sup> Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. It is an input only when one of the test modes is enabled. NMI 80 O Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset. NOn-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bux cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bux devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]# 94:91 O(6) Golumn Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low columns add | IGNNE# | 64 | IO-TTL <sup>(6)</sup> | to ignore the present numeric error. It is enabled when a dummy write is performed | | by the 82C59A megacells any time a valid interrupt request input is received. (CEN# 76 IO-TTL(5) Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. It is an input only when one of the test modes is enabled. NMI 80 O Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of IVO port 70h. NMI is disabled on reset. RDY# 58 IO-TTL(6) Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]# 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. | | | | At power-on reset (POR), this pin is used to set SA[1] timing. | | cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable. It is an input only when one of the test modes is enabled. NMI 80 O Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The MI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset. Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. Adummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]# 99:86, O <sup>(6)</sup> Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | INTR | 160 | 0 | | | Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset. RDY# 58 IO-TTL <sup>(6)</sup> Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, Olfe) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | KEN# | 76 | Ю-TTL <sup>(5)</sup> | cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the first and subsequent T2 cycles of all CPU memory accesses | | external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset. RDY# 58 IO-TTL <sup>(6)</sup> Non-Burst Ready - The active low RDY# signal is driven by the VL82C481 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O <sup>(6)</sup> Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | | | It is an input only when one of the test modes is enabled. | | indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven it high again. When HLDA is active, RDY# is an input to the VL82C481 and may be driven by local bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | NMI | 80 | 0 | external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting | | Iocal bus devices to terminate DMA and Master Mode cycles. This pin has an internal pull-up resistor RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | RDY# | 58 | IO-TTL <sup>(6)</sup> | indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C481 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one-half CPU clock cycle after it has driven | | RESCPU 68 O Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | | | | | response to one of the following: 1. A dummy read from I/O port EFh. 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | | | This pin has an internal pull-up resistor | | 2. The LSB (least significant bit) of Port A is set to '1 by an active write. 3. The POWERGOOD signal changes state. 4. Shutdown command. RESCPU is synchronized to CLKIN. TCLK2 66 I-CMOS Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. DN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O(6) Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | RESCPU | 68 | 0 | | | Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output. CN-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O <sup>(6)</sup> COlumn Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | | | <ol> <li>The LSB (least significant bit) of Port A is set to '1 by an active write.</li> <li>The POWERGOOD signal changes state.</li> </ol> | | system frequency. The signal is divided down in frequency and sent to the CLK output. ON-BOARD MEMORY SYSTEM INTERFACE SIGNALS CASX[3:0]#, 89:86, O <sup>(6)</sup> Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | | | RESCPU is synchronized to CLKIN. | | CASX[3:0]#, 89:86, O <sup>(6)</sup> Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | TCLK2 | 66 | I-CMOS | system frequency. The signal is divided down in frequency and sent to the CLK out- | | CASY[3:0]# 94:91 O <sup>(6)</sup> active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode. | | IEMORY SYST | | | | These pins have internal pull-up resistors. | CASX[3:0]#,<br>CASY[3:0]# | | - | active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait | | | | | | These pins have internal pull-up resistors. | | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal Description | |----------------|------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MA[10:1] | 108:105,<br>103:99, 97 | 0 | Memory Address bus bits 10 through 1 - The MA[10:1] address bits are the row and column addresses sent to on-board memory. They are buffered and multiplexed versions of the local CPU bus address. They allow addressing of up to 64 MB of memory by the VL82C481. | | MAOX | 98 | Ю-TTL <sup>(1,6)</sup> | Memory Address bus bit 0, Banks 0 and 2 (POR input) - MA0X is a multiplexed row/column address bit for Banks 0 and 2. It is interleaved with MA0Y to ensure that DRAM setup and hold times are met for A[3] during fast burst mode interleave. | | | | | At power-on reset it selects high speed operation when low. | | MAOY | 95 | IO-TTL <sup>(3,6)</sup> | Memory Address bus bit 0, Banks 1 and 3 (POR input) - MA0Y is a multiplexed row/column address bit for banks 1 and 3. It is interleaved with MA0X to ensure that DRAM setup and hold times are met for A[3] during fast burst mode interleave | | | | | This pin is an input during power-on reset and selects a test-mode when low. It has an internal pull-up resistor. | | MDEN# | 166 | 0 | Memory Data Word Enable - An active low signal which enables the output of the memory data buffers. | | PAR[3:0] | 165:162 | io-ttl | Parity bits 0 through 3 - Each parity bit signal is associated with one byte of the data bus. Even parity is generated on PAR[3:0] and written to memory along with their corresponding bytes during DMA, master and cache write-back operations. During CPU write operations to memory, the parity bit pins may be three-stated to allow the CPU to generate parity, or they may be selected as outputs to make the VL82C481 generate parity for CPU writes. During memory read operations these pins become inputs and are used along with their respective data bytes to determine whether a parity error has occurred. | | RAMW#/EALE# | 78 | IO-TTL | RAM Write (output) and Early Address Latch Enable [POR input] - This active low output controls DRAM memory write enable and buffer direction, except during ISA bus cycles and refresh cycles. During ISA bus cycles and at the start of refresh, this signal functions as Early Address Latch Enable for systems that use the VL82C113A (VL82C114 does not require EALE#). | | | | | RAMW#/EALE# is forced low during the start of a refresh cycle or ISA bus cycle; it is driven high when BALE is high for all CPU slot ISA bus cycles. | | | | | At power-on reset (POR) this pin is used to set system and slot BIOS ROM location (ROMMOV2, ROMSET[6] Register). | | RAS[3:0]# | 110:113 | 0 | Row Address Strobe bits 3 through 0 - These signals are sent to each of the four DRAM banks to strobe in the row address during on-board memory bus cycles. | | CACHE CONTR | TOLLER INTE | RFACE SIGNA | ALS | | TAG[8:0] | 10:2 | IO-TTL | Tag Data bus bits 8 through 0 - A private bus for communication of tags between the VL82C481 and the tag RAM. | | | | | TAG[8] has an internal pull-up resistor. | | CWE[3:0]# | 11:14 | IO <sup>(4)</sup> | Cache Write Enable bits - These four signals enable writes to the cache SRAMs, Banks A and B (one enable per byte). | | TAGWE# | 15 | IO <sup>(4)</sup> | Cache Tag Write Enable - This active low signal enables writes to the tag SRAM for updates during line-fills or clean-writes. | | CA3A | 1 | IO-TTL <sup>(3,6)</sup> | Cache Address 3, Bank A (output) POR input - This output signal drives the cache Bank A, Address 3. | | | | | This pin is an input during power-on reset and selects a test mode when low. It has an internal pull-up resistor. | | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |----------------|---------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CA3BA2 | 207 | Ю-TTL <sup>(1,6)</sup> | Cache Address 3, Bank B or Cache Address 2, Bank A (output) - In Double Cache Data Bank Mode, this output signal drives the cache Bank B Address 3. In Single Cache Data Bank Mode, this output drives the cache Bank A Address 2. | | | | | This pin selects the system ROM width during power-on reset (16 bits when low, 8 bits when high). It has an internal pull-up resistor. | | CCSA# | 17 | IO-TTL <sup>(1)</sup> | Chip Select, Cache Bank A [POR Input] - This active low output signal enables the cache data SRAMs in Bank A during read/write access. | | | | | At power-on reset (POR), this pin is used along with CCSB# to set the DRAM interface output drive current. | | CCSB# | 18 | 10-TTL <sup>(1)</sup> | Chip Select, Cache Bank B [POR Input] - This active low output signal enables the cache data SRAMs in Bank B during read/write access. | | | | | At power-on reset (POR), this pin is used along with CCSA# to set the DRAM interface output drive current. | | COEA# | 19 | 0 | Cache Output Enable, Bank A [POR Input] - This active low output signal enables the bus drive circuitry of cache data SRAMs in Bank A. | | COEB# | 20 | 10-TTL <sup>(3,6)</sup> | Cache Output Enable, Bank B - This active low output signal enables the bus drive circuitry of cache data SRAMs in Bank B. | | | | | This pin is an input during power-on reset and selects a test mode when low. It has an internal pull-up resistor. | | PERIPHERAL IN | ITERFACE S | | | | LDEV# | 144 | I-TTL | Local Bus Device Access - On CPU accesses, this signal must be made low by a local bus device if a CPU access is to a local bus device. When active, it causes the VL82C481 to be deselected. The time by which LDEV# must be asserted depends on the configuration register programming and the access address. | | ROMCS#/PCS# | 161 | 1O <sup>(4)</sup> | ROM Chip Select and Peripheral Chip Select - During ISA bus CPU cycles, this signal is used as the ROM chip select. All other times, it is used as the peripheral chip select for the keyboard controller and real-time clock. | | | | | This pin is an input during power-on reset to control one of the test modes (it is ignored at POR during normal operation). | | POWERGOOD | 176 | I-TTL-S <sup>(6)</sup> | System Power-On Reset - An active high input which indicates that the power to the board is stable. A Schmitt-trigger input is used. This allows the input to be connected directly to an RC network. | | SPKR/TRI# | 85 | I-TTL <sup>(6)</sup> | Speaker and Three-state - The active high SPKR output drives an externally buffered speaker. | | | | | This signal is an input when the POWERGOOD input is low. If sampled low, it forces the VL82C481 into the Three-State Mode where all outputs and bidirectional pins are driven to a high impedance state. | | | | | This pin has an internal pull-up resistor. | | BUS INTERFAC | E SIGNALS | | | | AEN | 181 | 0 | Address Enable - AEN is an active high output that indicates a DMA transfer cycle to the I/O resources on the bus. It is asserted only when the DMA controller is the bus owner (HLDA = '1, MASTER# = '1). The I/O resource with an active DMA acknowledge signal should only respond to the I/O command lines and all the other I/O resources should ignore the commands. | | BALE | 180 | 0 | Bus Address Latch Enable - BALE is an active high pulse which is generated at the beginning of any bus cycle initiated by the CPU. It indicates when the SA[19:0], LA[23:17], AEN, and SBHE# signals are valid. BALE is forced high any time HLDA is high. | | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |-----------------------|---------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BUSOSC | 155 | I-TTLI <sup>(6)</sup> | System Bus Clock - This signal is supplied by an external oscillator. It has a nominal 50% duty cycle and normally a frequency of 16 MHz. It is used for ISA bus operations. | | | | | If an oscillator is connected to this pin, SYSCLK can be programmed to be BUSOSC +2, +4, +6, or +8. If SYSCLK is to be derived from TCLK2, the BUSOSC is held high or low and is used in conjunction with the CLKCTL Register to determine the clock divider value. | | | | | BUSOSC has an internal pull-up resistor. | | DKEN | 178 | 0 | DMA Acknowledge Enable (output) - DKEN enables an external 3-to-8 decoder for the generation of the DMA acknowledge signals from M/IO#_DK0, D/C#_DK1 and W/R#_DK2 when these signals are valid at the beginning of a DMA cycle. It is also used to latch the DMA acknowledges when active (high). | | DRQ[7:5],<br>DRQ[3:0] | 200:202,<br>203:206 | I-TTL-S <sup>(6)</sup> | DMA Request bits 7 through 5 and 3 through 0 - The asynchronous DMA request inputs are used by external devices to indicate when they need service from the internal DMA controllers. DRQ[3:0] are used for transfers between 8-bit I/O adapters and system memory. DRQ[7:5] are used for transfers between 16-bit I/O adapters and system memory. DRQ[4] is not available externally as it is used to cascade the two DMA controllers together. | | | | | All DRQ pins have internal pull-up resistors. | | IOCHRDY | 151 | IO-OD-TTL | (2) I/O Channel Ready - The IOCHRDY input is pulled low in order to extend the read or write cycles of any bus access when required. The cycle can be initiated by the CPU, DMA controllers or refresh controller. The default number of wait states for cycles initiated by the CPU are four wait states for 8-bit peripherals, one wait state for 16-bit peripherals and three wait states for ROM cycles. One DMA wait state is inserted as the default for all DMA cycles. Any peripheral that can not present read data or strobe in write data in this amount of time must use IOCHRDY to extend these cycles. In DMA Mode, this pin is always driven low by the VL82C481 that generate local bus cycles to allow for local bus latency; the VL82C481 never drives IOCHRDY high, but three-states it when not driven low. | | | | | This pin requires an external 10K pull-up resistor | | IOCS16# | 146 | I-TTL | 16-Bit I/O Chip Select - This input determines when a 16-to-8 bit conversion is needed for CPU accesses. A conversion is done any time the VL82C481 requests a 16-bit I/O cycle and IOCS16# is sampled high. A command delay of one BUSOSC cycle is inserted and the cycle becomes four wait states long when a conversion is needed. If sampled low, an I/O access is performed in one wait state with one command delay inserted. | | | | | The IOCS16# signal is ignored by the DMA and refresh controller for DMA and refresh cycles, respectively. | | IOW#<br>IOR# | 158<br>159 | 10-TTL <sup>(2</sup> )<br>10-TTL <sup>(2)</sup> | I/O Read<br>I/O Write | | | | | IOR# and IOW# are active low inputs when an external bus master is in control (HLDA = '1, MASTER# = '0). They function as outputs at all other times. When HLDA is low, they are driven by the internal ISA bus controller. During DMA transfer cycles (HLDA = '1, MASTER# = '1), they are driven by the 82C37A DMA controllers. They are inactive during a refresh cycle. | | | | | Both the pins require external 10K pull-up resistors. | | IRQSDIN | 153 | I-TTL | Interrupt Request Data In - This input signal accepts the scanned asynchronous interrupt requests [IRQs] from external 74LS166 shift registers into the 82C59A megacells. IRQ[0], IRQ[2] and IRQ[13] are not available as external inputs because | | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | |----------------|---------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | they are used internally. All IRQ inputs pins except IRQ[8]# are active high. NMI is not a scanned input. The following interrupt requests are captured by the scan input: | | | | | <ul> <li>IRQ[15], IRQ[14], IRQ[12:9], IRQ[8]#, IRQ[7:1]</li> </ul> | | | | | WEIRQ - Weitek numeric coprocessor error | | | | | <ul> <li>TURBO - Determines CPU speed. Low = slow, high = full speed. Its state may be<br/>read from the NTBREF Register. The hold signals to the 486 are continuously<br/>generated in order to slow its operation.</li> </ul> | | | | | <ul> <li>IOCHCK# - I/O bus error. If I/O checking enabled, IOCHCK# assertion by a peripheral device generates an NMI to the CPU if bit 3 of Port B is set to '0. The state of the IOCHCK# signal can be read as data bit 6 (CHAN_CHK) in Port B.</li> </ul> | | IRQCLK | 167 | I-TTL | Interrupt Request Scan Clock - This signal is the input clock to the interrupt request scanner within the VL82C481. It is the same signal used to clock the external 74LS166 shift registers to shift the captured interrupt information into the VL82C481. | | IRQSH/LD# | 150 | Ю-ПL <sup>(1)</sup> | Interrupt Request Load and Shift Control [POR input] - When low, this signal causes the external 74LS166 interrupt shift registers to load new interrupt information when clocked; when high, it causes the shift registers to shift when clocked. Load (IRQSH/LD# low) occurs once every seventeenth IRQCLK. | | | | | At power-on reset (POR), this pin is used to set the slot drive current (SLTDRV, BUSCTL[5]). | | MASTER# | 179 | I-TTL | Master - This active low input is driven by an external device to disable the VL82C481's DMA controllers and obtain access to the system bus. When asserted, it indicates that an external bus master has control of the bus. | | | | | During non-ISA device read or write cycles it may be driven low by external logic to indicate when a VL-Bus master (as opposed to the CPU) is making the request. This is used for snoop control. | | MEMCS16# | 145 | I-TTL | 16-Bit Memory Chip Select - This active low input is used to determine when a 16-to-8 bit conversion is needed for CPU accesses. A conversion is done anytime the VL82C481 requests a 16-bit memory cycle and MEMCS16# is sampled high. If sampled high with the BUSCTL Register in the default configuration, a command delay of one BUSOSC cycle is inserted and the cycle becomes four wait states long. If sampled low, a memory access is performed in one wait state with no command delays inserted. | | | | | The MEMCS16# signal is ignored by the DMA and refresh controller for DMA and refresh cycles, respectively. | | MEMR#<br>MEMW# | 175<br>177 | IO-TTL <sup>(2)</sup><br>IO-TTL <sup>(2)</sup> | Memory Read<br>Memory Write | | | | | The active low signals MEMR# and MEMW# are inputs when an external bus master is in control (HLDA = '1, MASTER# = '0). They are outputs at all other times. When HLDA is low MEMW# is driven from the ISA bus controller. They are driven by internal 82C37A DMA controllers during DMA cycles. | | | | | Both the pins require external 10K pull-up resistors. | | osc | 149 | I-TTL | Oscillator Input - OSC is the buffered input of the external 14.31818 MHz oscillator with a duty cycle of 45-55%. | | REFRESH# | 154 | IO-OD<br>TTL-S <sup>(2)</sup> | Memory Refresh - The REFRESH# signal is pulled low whenever a refresh cycle is initiated. An external bus master activates this signal when it requires a refresh cycle from the refresh controller. The internal refresh controller activates this line every 15.6 μs to prevent loss of DRAM data. | | | | | REFRESH# is an open-drain output capable of sinking 24 mA and requires an external pull-up resistor. | # SIGNAL DESCRIPTIONS (Cont.) | Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description | | |------------------|--------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RSTDRV | 170 | 0 | Reset - This active high output is a system reset generated from the POWERGOOD input. RSTDRV is synchronized to the BUSOSC input. On reset, this signal remains high for at least as long as the RESCPU signal. It may therefore be used to drive the 486's AHOLD input to initiate a 486 self-test sequence on power-on reset only. | | | SA[1:0] | 147:148 | ΙΟ-ΤΤΙ | System Address bus bits 1 and 0 - These signals represent the lower two bits of system address bus. They act as inputs when an external bus master is in consider (HLDA = '1, MASTER# = '0) and are outputs at all other times. When HLDA is SA[1:0] are generated by decoding the CPU byte enables, BE[3:0]#. They are doubt the 82C37A DMA controllers during DMA transfer cycles. SA[0] is always connected directly to the ISA bus. SA[1] is connected to the ISA bus if discrete SA ers or the VL82C114 is used. If the VL82C113A is used, then SA[1] is connected only to the A[1] input of the VL82C113A (which then drives the ISA bus SA[1] shally. IGNNE# is used to set SA[1] timing at power-on reset for use with/without VL82C113A. | | | SBHE# | 169 | IO-TTL | System Byte High Enable - An active low SBHE# indicates that valid data is on the upper byte of system data bus, SD[15:8]. Its functionality is similar to that of the SA[1:0] signals. SBHE# is forced low during 16-bit DMA cycles and is the complement of SA[0] during 8-bit DMA cycles. | | | SD[15:0] | 182:186,<br>188:192,<br>194:199 | IO-T | System Data bus bits 15 through 0 - The bidirectional SD[15:0] signals are directly connected to the slots. | | | SMEMR#<br>SMEMW# | 171<br>174 | O <sup>(2)</sup> | System Memory Read System Memory Write | | | | | | The SMEMR# and SMEMW# outputs are active during memory read and write cycles, respectively, when the address is below 1 MB. | | | | | | Both the pins require external 10K pull-up resistors. | | | SYSCLK | 173 | 0 | System Clock - The SYSCLK output is 1/2, 1/3, 1/4, 1/6, or 1/8 the frequency of TCLK2 or BUSOSC depending on the BUSOSC pin status and the five lower bits in the CLKCTL Register. The bus control signals BALE, IOR#, IOW#, MEMR#, and MEMW# are synchronized to SYSCLK. | | | тс | 157 | 0 | Terminal Count - This active high output indicates that one of the DMA channels has transferred all data. | | | WS0# | 152 | I-TTL | Wait State Terminate - An active low input which indicates a shorter access cycle. It is pulled low by a peripheral on the slot bus to terminate a CPU controlled bus cycle earlier than the default values defined internally on the chip. | | | POWER AND | GROUND PINS | | | | | VSSI | 138 | GND | Core Ground connection - 0 volts. | | | VSSR | 16, 32, 48,<br>61, 77, 90,<br>104, 115,<br>132, 156,<br>168, 187,<br>208 | GND | Ring Ground connection - 0 volts. | | | VDDI | 26 | PWR | Core Power connection - Nominally +5 volts. | | | VDDR | 37, 67, 96,<br>109, 141,<br>172, 193 | PWR | Ring Power connection - Nominally +5 volts. | | Note: Refer to the Notes and Legend on 8 for details on the Signal Type. ## **REGISTER SUMMARY** #### SYSTEM CONFIGURATION The VL82C481 offers hardware configured options to ensure that it resets to a usable state with the various physical configurations available. During reset, the output pins listed in Table become inputs and their value is loaded into the configuration registers as shown or are used to configure the system. There is no internal default for these bits, therefore the pins shown must be set to the required value during reset. #### TABLE 1. SYSTEM CONFIGURATION INITIALIZATION | | Registe | r | | | |---------------------|---------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin Name | Name | Bit | Bit Name | Functional Description | | CCSB#, CCSA# | RAMSET | 2, | RAMDRV0,<br>RAMDRV1 | RAMDRV MA[10:1], MAOX, [1:0] RAMW# MAOY RAS# '00 12 mA 12 mA 12 mA '01 24 mA 12 mA 12 mA '10 24 mA 24 mA 12 mA '11 24 mA 24 mA 24 mA | | RAMW#/EALE# | ROMSET | 6 | ROMMOV2 | System and Slot BIOS ROM Move: '0 = D Bus '1 = SD Bus | | CA3BA2<br>(weak PU) | ROMSET | 7 | ROMWID | ROM Width: '0 = 16-bit '1 = 8-bit | | IRQSH/LD# | BUSCTL | 5 | SLTDRV | Slot Current Drive:<br>'0 = 12 mA | | IGNNE#<br>(weak PU) | - | - | - | SA1 Timing during 32-bit ISA Conversion Cycles: '0 = SA1 generated as normal for when it is connected directly to the ISA bus. '1 = SA1 generated early in 32 => 16 or 32 => 8-bit conversion cycles for VL82C107 or VL82C113A compatibility | | MA0X<br>(weak PU) | XCTL | 6 | HSPD | Frequency of Operation: 0 -> High frequency (above 40 MHz) (sets HSPD bit in XCTL when low, which adds extra wait states to DRAM cache, causes KEN# generation to be delayed, and adds synchronization delay to EADS#, RDY#) 1 -> Normal Frequency (up to 40 MHz) | | HITM#<br>(weak PD) | RAMSET | 6 | P24T | Selects 486 operating mode 0 -> Normal 486 Mode 1 -> P24T Mode Note: P24T Mode is entered if this input goes high at any time, regardless of reset. Ignored if MA0Y = '0 at POR. | Note: CA3A [CK2], MA0Y [VSN], COEB# [SNC], and ROMCS# [NPX] are all used to enter test modes at POR when made low. These signals have internal pull-ups; no external resistors are required for normal operation. # **INDEXED CONFIGURATION REGISTER FORMATS** The following diagrams show the Indexed Configuration Register formats. Power-on reset values are shown above the diagrams for each register or set of registers. # **TABLE 2. INDEXED CONFIGURATION REGISTER FORMATS** | ndex Port (R | / <b>W</b> ) | | | | | | EC | |---------------------------------------------------------|----------------|------------------------------------------------|-------------------|------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | <b>A</b> 7 | A6 | <b>A</b> 5 | A4 | А3 | A2 | A1 | A0 | | | | Inde | x Address of a C | onfiguration Re | gister | | | | ata Port (R/\ | w) | | | | | | ED | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | Data for a Config | guration Registe | r | | | | <u></u> | | | | | | | | | ersion - VER | R (R-O) | | | | | | 00 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | | | Produc | t Code | | | Device | Version | | RAM Progra | ımmable Timing | - RAMTMG (R/ | w) | | | | 01 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | TSTF | RT[1:0] | TRP | P[1:0] | TRC | D[1:0] | TCAS | S[1:0] | | Earliest Cyc<br>00 = Begin<br>01 = Mid fi<br>1X = End f | rst T2 | RAS Pr<br>00 = 1<br>01 = 2<br>10 = 3<br>11 = 4 | 2T<br>BT | RAS/CA<br>00 = 7<br>01 = 2<br>10 = 3<br>11 = 4 | 2T<br>3T | CAS Width Recache Disable 00 = 1T (R) 01 = 1.5T ( 10 = 2T (R) 11 = 2T (R) Cache Enabled (HSPD bit) = 1 00 = 2T (R) 01 = 2T (R) 10 = 3T (R) | d:<br>), 1T (W)<br>R), 1T (W)<br>), 1T (W)<br>), 2T (W)<br>d or XCTL[6]<br>:<br>), 1T (W)<br>), 1T (W) | | IDEXE | ED CON | FIGURA | TION REG | ISTER FORM | ATS (Cont.) | | | | | |----------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------|--------|-----------------------------------------------|--------| | DRAM C | onfigurati | on Registe | r 0 - RAMCFG | 0 (R/W) | | | | | 02h | | 7 | | 6 | 5 | 4 | 3 | 2 | | 1 | 0 | | 1 | | 0 | 0 | 0 | 1 | 0 | | 1 | 0 | | | | DRAM Ba | ınk 1 Type | S/D 1 | | DF | RAM Ba | nk 0 Type | S/D 0 | | RAM C | onfigurati | on Registe | r 1 - RAMCFG | 1 (R/W) | | | | | 03h | | 7 | | 6 | 5 | 4 | 3 | 2 | | 1 | 0 | | 1 | | 0 | 0 | 0 | 1 | 0 | · | 0 | 0 | | | | DRAM Ba | nk 3 Type | S/D 3 | | DF | RAM Ba | nk 2 Type | S/D 2 | | | | = None<br>= 256K | 10 = 1M<br>11 = 4M | SIMM Side:<br>0 = Single<br>1 = Double | | | | | | | RAM C | control Reg | gister - RAI | MSET (R/W) | | | | | | 041 | | 7 | 6 | 5 | 4 | 3 | 2 | | | 1 | 0 | | 0 | 0 | 0 | 0 | HITM# | CCSB | # | | CCSA# | 0 | | | INTLV[2:0 | )] | RTODIS | P24T | R | AMDRV1, | RAMDI | RV0 | PGMD | | 000 =<br>001 =<br>010 =<br>011 =<br>100 =<br>101 = | terleave Se = No Interle = Banks 0, = Banks 1, = Banks 2, = Banks 2, = Banks 0, = Banks 0, = Not Used | ave<br>1<br>3<br>2<br>2<br>3<br>1 & 2, 3 | RAS# Time-Out Disable: 0=Enable 1=Disable | Enable P24T Mode (read only): 0 = Disable 1 = Enable | RAMDRV1, RAMDRV0 MA[10:0], RAMW#/EALE#, RAS#, | | | Page Mode<br>0 = Enable<br>1 = Burst<br>Only | | | on-Tur | bo and Re | fresh Cont | rol Register - l | NTBREF (R/W) | | | | | 051 | | 7 | | 6 | 5 | 4 | 3 | 2 | | 1 | 0 | | 0 | | 0 | 0 | TURBO | 0 | 0 | | 0 | 0 | | | NT | B[2:0] | | TURBO | REFMD[1 | :0] | 7 ( | CASREF | REFSPD | | | <del></del> | ve Select:<br>d | | State of<br>TURBO<br>Signal<br>(Read-Only) | Refresh Mode: CAS-before- 00 = Synchronous RAS 01 = Asynchronous Refresh: 1X = Decoupled 0 = Disable 1 = Enable | | | Refresh Period<br>0 = 15.625 μs<br>1 = 125 μs | | # INDEXED CONFIGURATION REGISTER FORMATS (Cont.) | Clock Contro | l Register - CLK | CTL (R/W) | | | | | <b>0</b> 6h | |--------------|------------------|-----------|---|---|--------|---|-------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 1 | 1 | (Note) | 1 | 1 | | FBEN | CLK2DIV[1:0] | FCLKDIV[1:0] | BOSCSNS | SCLKDIV[1:0] | |-------------|--------------------|--------------------|-------------|--------------------| | Enable | CLK Divider in | Fast Clock Divider | BUSCLK | Slow Clock Divider | | SYSCLK | Non-Turbo Mode: | BUSOSC/TCLK2: | Pin Status: | BUSOSC/TCLK2: | | Freq. | 00->CLK = TCLK2 +2 | 00->+2/2 | 0 = Slow | 00->+2/4 | | Change in | 01->CLK = TCLK2 +4 | 01->+4/4 | Clock | 01->+4/6 | | Fast Bus | 10->CLK = TCLK2 +6 | 10->+6/6 | 1 = Fast | 10->+6/8 | | Clock | 11->CLK = TCLK2 +8 | 11->+8/8 | Clock | 11->+8/12 | | Region: | | | | | | 0 = Disable | | | | | 1 = Enable Note: Reset value is 0 if an oscillator is connected to the BUSOSC pin, else the state of the BUSOSC pin is reflected. ## Miscellaneous Control Register - MISCSET (R/W) 07h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|---|---|---|---|---|---| | 0 | TAG[8] | 0 | 0 | 0 | 0 | 0 | 0 | | SEGCEN | TAG8 | CWETIME | FASTRC | CEN | ENPAR# | CWS_OFF | CACHCKCTL | |-------------------------------------------------------------------------|----------------------------------|---------------------------------------|---------------------------------------------------|------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------| | Segment Cacheability Enable for Secondary Cache: 0 = Disable 1 = Enable | Reflects<br>Value of<br>TAG8 Pin | CWE Turn-Off Time: 0 = Late 1 = Early | Fast<br>Internal<br>RC#:<br>0=Disable<br>1=Enable | Primary<br>Cache<br>Enable:<br>0=Disable<br>1=Enable | Enable Parity Gen/Check: 0 = Enable 1 = Disable | Conditional<br>Wait States:<br>0 = Enable<br>1 = Disable | Cache Control Clock Adjustment: 0 = Enable 1 = Disable | ### DMA Control Register - DMACTL (R/W) 08h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | ENABLEFF | FFPTR | DMAWS8[1:0] | DMAWS16[1:0] | DMACLK | мемтм | |--------------------|--------------------------------|---------------------------|----------------------------|--------------------------|----------------------------| | Enable<br>Extended | Enable Access<br>to Upper Page | 8-Bit DMA Wait<br>States: | 16-Bit DMA Wait<br>States: | DMA Clock:<br>0=SYSCLK+2 | DMA MEMR# Signal<br>Delay: | | DMA | Registers: | 00 = 2 WS | 00 = 2 WS | 1=SYSCLK | 0 = PC/AT Comp. | | Address: | 0 = Lower | 01 = 4 WS | 01 = 4 WS | | 1 = 1 DMA CLK Early | | 0 = Disable | 1 = Upper | 10 = 3 WS | 10 = 3 WS | | | | 1 = Enable | | 11 = 3 WS | 11 = 3 WS | | | | 45 001111011 | Register - BUSC | · E (10 11) | | | | | 09h | |---------------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | IRQSH/LD# | 0 | 0 | 0 | 0 | 0 | | VSF# | 10/16IO | SLTDRV | DSKTMG | CMDLY2 | CMDLY1 | 16WS | 8WS | | VLSI Special Feature (Enable I/O Space EEh-FFh): = Enable = Disable | 10/16-Bit I/O Address Decode: 0 = 16-Bit Decode 1 = 10-Bit Decode | Slot Drive<br>Current:<br>0 = 12 mA<br>1 = 24 mA | Disk I/O<br>Timing:<br>0 = Slow<br>1 = Fast | Command Delay for 8- & 16-Bit I/O & 8-Bit Memory Cycles: 0 = 0 SYSCLK 1 = 1 SYSCLK | Command Delay for 16-Bit Memory Cycles: 0 = 0 SYSCLK 1 = 1 SYSCLK | 16-Bit<br>Wait<br>States:<br>0 = 0 WS<br>1 = 1 WS | 8-Bit<br>Wait<br>States:<br>0 = 4 WS<br>1 = 5 WS | | Fast Bus Clo | ck Region Regis | ster - FBCR (R/\ | N) | | | | 0Bh | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | A23 | A22 | A21 | A20 | A19 | A18 | A17 | A16 | | | | | of Memory Rec | ion Selected for F | ast Bus Clock Acc | ess | | | | Register - ROM | | | | _ | | 0Cł | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ROM Control | Register - ROM | SET (R/W) | | | | | 0Ch | |-------------|----------------|-----------|---|---|---|---|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | !CA3BA2 | RAMW# | 0 | 0 | 0 | 0 | 0 | 0 | | ROMWID | ROMMOV[2:0] | MBIOS | FMPRGM | ROMWS[1:0] | |--------------|---------------------|-------------|-------------|-----------------| | BIOS ROM | System and Slot ROM | Mid BIOS | Flash | ROM Wait States | | Width (Read- | Location Code | Enable: | Memory Pro- | 00 = 3 WS | | Only): | | 0 = Enable | gram: | 01 = 1 WS | | 0 = 8-Bit | | 1 = Disable | 0 = Enable | 10 = 2 WS | | 1 = 16-Bit | | | 1 = Disable | 11 = 3 WS | # INDEXED CONFIGURATION REGISTER FORMATS (Cont.) ### A0000h-FFFFFh Segment Access Control Registers -AAXS, BAXS, DAXS, EAXS, FAXS (R/W) 0Dh-12h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | - | | | | | | | | AC000 Access | A8000 Access | A4000 Access | A0000 Access | |--------------|--------------|--------------|--------------| | BC000 Access | B8000 Access | B4000 Access | B0000 Access | | CC000 Access | C8000 Access | C4000 Access | C0000 Access | | DC000 Access | D8000 Access | D4000 Access | D0000 Access | | EC000 Access | E8000 Access | E4000 Access | E0000 Access | | FC000 Access | F8000 Access | F4000 Access | F0000 Access | 00 = Read/Write Slot Bus 01 = Read Slot, Write System Board 10 = Read System Board, Write Slot Bus 11 = Read/Write System Board ### A0000h-FFFFFh Segment Cacheability Control Registers -ACBL, BCBL, DCBL, ECBL, FCBL (R/W) 13h-18h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|---|---|--| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | AC000 Access | A8000 Access | A4000 Access | A0000 Access | |--------------|--------------|--------------|--------------| | BC000 Access | B8000 Access | B4000 Access | B0000 Access | | CC000 Access | C8000 Access | C4000 Access | C0000 Access | | DC000 Access | D8000 Access | D4000 Access | D0000 Access | | EC000 Access | E8000 Access | E4000 Access | E0000 Access | | FC000 Access | F8000 Access | F4000 Access | F0000 Access | 00 = Not Write Protected, Cacheable 10 = Write Protected, Cacheable X1 = Not Cacheable #### Cache Controller Setup Register - CACHCTL (R/W) 19h | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|---|---|---|---|---|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DBLBNK | DBLBNK ZWSW | | 9 VEN DTYBIT CS | | | IZE[2:0] | |-------------|------------------|-----------|-----------------|-------------|--------------|--------------| | Cache | Zero or One Wait | Tag Size: | Valid Bit | Dirty Bit: | Cad | che Size: | | Banks (Data | State Writes: | 0 = 8-Bit | Enable: | 0 = Enable | 000 = Cache | 100 = 256 KB | | SRAMs): | 0 = 1 WS Writes | 1 = 9-Bit | 0 = Disable | 1 = Disable | Disable | 101 = 512 KB | | 0 = 1 Bank | 1 = 0 WS Writes | | 1 = Enable | | 001 = 32 KB | 110 = 1 MB | | 1 = 2 Banks | | | | | 010 = 64 KB | 111 = Direct | | | | | | | 011 = 128 KB | Access | # INDEXED CONFIGURATION REGISTER FORMATS (Cont.) | 7 | 6 | | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|--------------------------------------|---------|----------------------------------|------------------------------------------|----------------|------------------------------------| | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | | LBA_ISA | LBA_ISA NCBL | | AX5 AX4 | | AX3 | AX3 AX2 | | AX0 | | Select Bus: Cacheability: 0 = ISA Bus 0 = Cache 1 = Local Bus 1 = Non-cache | | 0 A | | | 2 KB Region in<br>MB Region in L | | | | | | | 1 1 | A17 A1 | 6 A15 | A14 Start | emory<br>t Address of a 16<br>00h-FFFFFh | MB Region in t | he Range | | Programmed | Memory Region | n Enable Regis | ter 1 - PMRE | 1 (R/W) | | | | 211 | | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | RE7 | RE6 | RE5 | RE4 | RE4 RE3 | | RE2 | RE1 | RE0 | | | rammed Memory Region Address Register 2 - PMRA2 7 6 5 4 | | ster 2 - PMR | A2 (R/W | <b>'</b> ) | | | 22 | | | 6 | 5 | 4 | A2 (R/W | 3 | 2 | 1 | 0 | | LBA_ISA | | <b>5</b> | 4<br>AX4 | | | <b>2</b><br>AX2 | 1<br>AX1 | O<br>AX0 | | LBA_ISA | 6<br>NCBL | <b>5</b> | 4<br>AX4 | | 3 | | т. | 0 | | LBA_ISA Programmed | 6<br>NCBL<br>Memory Region | 5 AX5 Enable Regis | AX4 ter 2 - PMRE | | 3<br>AX3 | AX2 | AX1 | 0<br>AX0 | | LBA_ISA Programmed I 7 RE7 | 6<br>NCBL<br>Memory Region<br>6 | 5 AX5 Enable Regist 5 RE5 | 4 AX4 ter 2 - PMRE | | 3<br>AX3 | AX2 | AX1 | 0<br>AX0<br>231<br>0<br>RE0 | | LBA_ISA Programmed I 7 RE7 | 6<br>NCBL<br>Memory Region<br>6<br>RE6 | 5 AX5 Enable Regist 5 RE5 | 4 AX4 ter 2 - PMRE | | 3<br>AX3 | AX2 | AX1 | 0<br>AX0<br>231<br>0<br>RE0 | | Programmed 1 7 RE7 xtension Con | 6 NCBL Memory Region 6 RE6 Atrol Register - 2 | 5 AX5 Enable Regist 5 RE5 XCTL (R/W) | 4<br>AX4<br>Rer 2 - PMRE<br>4<br>RE4 | | 3<br>AX3<br>3<br>RE3 | 2<br>RE2 | 1 RE1 | 0<br>AX0<br>231<br>0<br>RE0 | | Programmed 7 RE7 Extension Con | 6<br>NCBL<br>Memory Region<br>6<br>RE6<br>strol Register - 2 | 5 AX5 Enable Regist 5 RE5 XCTL (R/W) 5 | 4 AX4 ter 2 - PMRE 4 RE4 | 2 (R/W) | 3<br>AX3<br>3<br>RE3 | 2<br>RE2 | 1 RE1 | 0<br>AX0<br>231<br>0<br>RE0<br>24h | | TARLE 3 | INDEXED | CONFIGURATION | <b>REGISTERS MAP</b> | |----------|---------|---------------|----------------------| | INDLE J. | INDLALD | COMINGUIATION | negigieng MAF | | ECh (R/W) II EDh (R/W) I The following 00h (R-O) V 01h (R/W) R 02h (R/W) R 03h (R/W) R 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) D 09h (R/W) B | Index Port<br>Data Port | A7<br>D7 | A6<br>D6<br>by writing the | A5<br>D5<br>eir address i | A4<br>D4 | D3 uration Register A3 D3 Port and readir | A2<br>D2 | A1 D1 | A0 D0 | |----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------|----------------------------|-----------------------------------------|---------------------|---------------------------------------------|----------------|----------------|---------------| | ECh (R/W) II EDh (R/W) I The following 00h (R-O) V 01h (R/W) R 02h (R/W) R 03h (R/W) R 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) D 09h (R/W) B | Index Port Data Port gregisters ar VER RAMTMG RAMCFG0 RAMCFG1 RAMSET | A7<br>D7<br>e accessed t | A6<br>D6<br>by writing the | A5<br>D5<br>eir address i | A4 D4 nto the Index | A3<br>D3 | A2<br>D2 | | | | EDh (R/W) I The following 00h (R-O) V 01h (R/W) R 02h (R/W) R 03h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) D 08h (R/W) B | Data Port pregisters ar VER RAMTMG RAMCFG0 RAMCFG1 RAMSET | D7 Te accessed b TSTR | D6 Dy writing the | D5<br>eir address in<br>Prod | D4 | D3 | D2 | | | | The following Ooh (R-O) V 01h (R/W) R 02h (R/W) R 03h (R/W) R 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) N 08h (R/W) D 09h (R/W) B | registers ar<br>VER<br>RAMTMG<br>RAMCFG0<br>RAMCFG1<br>RAMSET | TSTR | oy writing the | eir address i | nto the Index | | | D1 | D0 | | 00h (R-O) V 01h (R/W) R 02h (R/W) R 03h (R/W) R 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) M 08h (R/W) D 09h (R/W) B | RAMTMG RAMCFG0 RAMCFG1 RAMSET | TSTR' | Π[1:0] | Prod | | Port and reading | | | | | 01h (R/W) R 02h (R/W) R 03h (R/W) R 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) N 08h (R/W) D 09h (R/W) B | RAMTMG<br>RAMCFG0<br>RAMCFG1<br>RAMSET | 1 | | | uct Code | | ng/writing the | ir data via th | e Data Port. | | 02h (R/W) R<br>03h (R/W) R<br>04h (R/W) R<br>05h (R/W) N<br>06h (R/W) C<br>07h (R/W) M<br>08h (R/W) D<br>09h (R/W) B | RAMCFG0<br>RAMCFG1<br>RAMSET | 1 | | TRP | | | | Device | e Version | | 02h (R/W) R<br>03h (R/W) R<br>04h (R/W) R<br>05h (R/W) N<br>06h (R/W) C<br>07h (R/W) M<br>08h (R/W) D<br>09h (R/W) B | RAMCFG1<br>RAMSET | 1 | | , , , , , , , , , , , , , , , , , , , , | TRP[1:0] T | | 1:0] | TC/ | AS[1:0] | | 04h (R/W) R 05h (R/W) N 06h (R/W) C 07h (R/W) M 08h (R/W) D 09h (R/W) B | RAMSET | 1 | | ink 1 Type | S/D 1 1 | | DRAM Ba | nk 0 Type | S/D 0 | | 05h (R/W) N 06h (R/W) C 07h (R/W) M 08h (R/W) D 09h (R/W) B | | • | DRAM Ba | ink 3 Type | S/D 3 | 1 | DRAM Ba | nk 2 Type | S/D 2 | | 06h (R/W) C<br>07h (R/W) M<br>08h (R/W) D<br>09h (R/W) B | NTBREF | | INTLV[2:0] | | RTODIS | P24T | RAMDE | RV[1:0] | PGMD | | 07h (R/W) M<br>08h (R/W) D<br>09h (R/W) B | | | NTB[2:0] | | TURBO | REFMO | D[1:0] | CASREF | REFSPD | | 08h (R/W) D<br>09h (R/W) B<br>0Bh (R/W) F | CLKCTL | FBEN | CLKD | IV[1:0] | FCLK | DIV[1:0] | BOSCSNS | SCLK | (DIV[1:0] | | 08h (R/W) D<br>09h (R/W) B<br>0Bh (R/W) F | MISCSET | SEGCEN | TAG[8] | CWETIME | FASTRC | CEN | ENPAR# | CWS_OFF | CACHCKCTL | | OBh (R/W) F | DMACTL | ENBLFF | FFPTR | DMAW | /S8[1:0] | DMAWS1 | 6[1:0] | DMACLK | MEMTM | | | BUSCTL | VSF# | 10/16IO | SLTDRV | DSKTMG | CMDLY2 | CMDLY1 | 16WS | 8WS | | OCE (DAIN D | FBCR | A23 | A22 | A21 | A20 | A19 | A18 | <b>A</b> 17 | A16 | | OCII (IV VV) I | ROMSET | ROMWID | F | ROMMOV[2: | 0] | MBIOS | FMPRGM | ROM | WS[1:0] | | ODh (R/W) A | AAXS | AC000 | Access | A8000 | Access | A4000 A | ccess | A0000 | 0 Access | | | BAXS | BC000 | Access | B8000 | Access | B4000 Access | | B0000 Access | | | 0Fh (R/W) C | CAXS | CC000 | Access | C8000 | Access | C4000 A | ccess | C0000 Access | | | 10h (R/W) D | DAXS | DC000 | Access | D8000 | Access | D4000 Access | | D0000 Access | | | | EAXS | EC000 | Access | E8000 | Access | E4000 A | ccess | E0000 Access | | | 12h (R/W) F | FAXS | FC000 | Access | F8000 | Access | F4000 A | ccess | F0000 A∝ess | | | 13h (R/W) A | ACBL | AC000 | Access | A8000 | Access | A4000 A | ccess | A0001 | 0 Access | | <u> </u> | BCBL | BC000 | Access | B8000 | Access | B4000 A | ccess | B0000 | 0 Access | | 15h (R/W) C | CCBL | CC000 | Access | C8000 | Access | C4000 A | ccess | C000 | 0 A∝ess | | 16h (R/W) | DCBL | DC000 | | D8000 | Access | D4000 A | ccess | D000 | 0 Access | | 17h (R/W) E | ECBL | EC000 | Access | E8000 | Access | E4000 A | ccess | E000 | 0 Access | | | FCBL | FC000 | Access | F8000 | Access | F4000 A | ccess | F0000 | 0 Access | | 19h (R/W) | CACHCTL | DBLBNK | ZWSW | TSIZE9 | VEN | DTYBIT | | CSIZE[2:0 | i] | | 20h (R/W) P | PMRA1 | LBA_ISA | NCBL | AX5 | AX4 | AX3 | AX2 | AX1 | AX0 | | | PMRE1 | RE7 | RE6 | RE5 | RE4 | RE3 | RE2 | RE1 | RE0 | | | PMRA2 | LBA_ISA | NCBL | AX5 | AX4 | AX3 | AX2 | AX1 | AX0 | | | LIMITAL | RE7 | RE6 | RE5 | RE4 | RE3 | RE2 | RE1 | RE0 | | 24h (R/W) X | PMRE2 | | | <u> </u> | | | <u> </u> | | <del></del> _ | # PRODUCT SPECIFICATION VL82C481 ## TABLE 4. DEDICATED I/O CONTROL REGISTERS | Port<br>Address | Name | Access | Functional Description | |-----------------|-------------------------------|--------|---------------------------------------------------------------------------------------------------| | 61h | Port B | R/W | Miscellaneous control bits | | 70h | NMI Enable | W | Enables non-maskable interrupts. | | 92h | Port A | R/W | Fast A20 and reset control. | | ECh | Configuration Index Port | R/W | Contains the address of one of the Configuration Registers mentioned in Table 2. | | EDh | Configuration Data Port | | Contains the data written to the Configuration Register selected by the Configuration Index Port. | | EEh*+ | Fast A20 Register | R/W | A dummy read enables Fast A20.<br>A dummy write disables Fast A20. | | EFh*+ | Fast CPU Reset Register | R | A dummy read resets the CPU. | | F0h | Coprocessor Busy Register | W | A dummy write clears IRQ[13] and sets BSCPU#. | | F1h | Coprocessor Reset Register | W | A dummy write clears IRQ[13] and sets BSCPU#. | | F4h+ | Slow CPU Register | w | A dummy write enables the Fast Clock and Turbo Mode for the CPU. | | F5h+ | Fast CPU Register | W | A dummy write enables the Fast Clock and Turbo Mode for the CPU. | | F9h+ | Configuration Enable Register | w | A dummy write disables access to the Configuration Registers. | | FBh+ | Configuration Enable Register | w | A dummy write disables access to the Configuration Registers. | <sup>\*</sup> Also can be activated through Port 92h for PS/2 compatibility. <sup>+</sup> These decodes can be disabled by setting the MSB of the BUSCTL Register in case of conflict. # AC CHARACTERISTICS: TA = 0°C TO +70°C, VDD = 5 V ±5%, VSS = 0 V | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |------------|------------------------------------------------|------|-----|----------|-----|--------------------------------------------------------------| | CLOCK TIM | NGS | | I | <u>.</u> | 1 | , | | f_TC2 | TCLK2 Frequency | | 80 | MHz | | 2x processor clock | | tP_TC2 | TCLK2 Period | 12.5 | | ns | 1 | | | tH_TC2 | TCLK2 High Time | 5 | | ns | 1 | VIH = 2.0 V | | tL_TC2 | TCLK2 Low Time | 5 | | ns | 1 | VIL = 0.8 V | | tD_CLK1 | TCLK2 to CLK1 Delay | 3 | 35 | ns | | CL = 50 pF | | tH_CLK1 | CLK1 High Time | 10 | | ns | 1 | @TCLK2 = 80 MHz, VOH = 2 V | | tL_CLK1 | CLK1 Low Time | 10 | | ns | 1 | @TCLK2 = 80 MHz, VOL = 0.8 V | | tR_CLK1 | CLK1 Rise Time | | 3 | ns | 1 | 0.8 V to 3.6 V, CL = 50 pF | | tFA_CLK1 | CLK1 Fall Time | | 3 | ns | 1 | 3.6 V to 0.8 V, CL = 50 pF | | f_CKIN | CLKIN Frequency | | 40 | MHz | | Processor clock | | tP_CKIN | CLKIN Period | 25 | | ns | 1 | | | tH_CKIN | CLKIN High Time | 10 | | ns | 1 | VIH = 2.0 V | | tL_CKIN | CLKIN Low Time | 10 | | ns | 1 | VIL = 0.8 V | | f_IQCK | IRQCLK Frequency | | 80 | MHz | | 2x processor clock frequency | | tP_IQCK | IRQCLK Period | 12.5 | | ns | 1 | | | tH_IQCK | IRQCLK High Time | 5 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | tL_IQCK | IRQCLK Low Time | 5 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | tP_BOSC | BUSOSC Period | 20 | | ns | 1 | | | tH_BOSC | BUSOSC High Time | 9 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | tL_BOSC | BUSOSC Low Time | 9 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | tFA_SCK | SYSCLK Fall Time | | 10 | ns | 1 | VOL = 0.8 V, VOH = 2.0 V, CL = 200 pF | | tR_SCK | SYSCLK Rise Time | | 10 | ns | 1 | VOL = 0.8 V, VOH = 2.0 V, CL = 200 pF | | tD1_SCK | TCLK2 to SYSCLK Delay | 5 | 48 | ns | | CL = 200 pF | | tD2_SCK | BUSOSC to SYSCLK Delay | 5 | 50 | ns | | CL = 200 pF | | tP_OSC | OSC Period | 69.8 | | ns | 1 | 14.31818 MHz clock | | tH_OSC | OSC High Time | 20 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | tL_OSC | OSC Low Time | 20 | | ns | 1 | VIL = 0.8 V, VIH = 2.0 V | | CPU INTERF | ACE SYNCHRONOUS TIMINGS | | | | | | | tS1_CPU | ADS#, M/IO#, W/R#, D/C# to<br>CLKIN Setup Time | 19 | | ns | 2 | To +ve Edge of CLKIN, TSTRT[1:0] = 00 | | tS2_CPU | ADS#, M/IO#, W/R#, D/C# to<br>CLKIN Setup Time | 10 | | ns | 2 | To +ve Edge of CLKIN, TSTRT[1:0] = '01 or '10 | | tS3_CPU | A[31, 26:2], BE[3:0]#, to CLKIN<br>Setup Time | 19 | | ns | 2 | To +ve Edge of CLKIN, end of T1, if TSTRT[1:0] = '00 | | | | | | | | To -ve Edge of CLKIN, middle of first T2, if TSTR∏1:0] = '01 | | | | | | | | To +ve Edge of CLKIN, end of first T2, if TSTRΠ[1:0] = '10 | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |------------------------|--------------------------------------------------------------------------------------------------------------------------|--------|------|------|-----|----------------------------------------------------------------------------------------| | tS4_CPU | HLDA to CLKIN Setup Time | 7 | | ns | 2 | | | tS5_CPU | BLAST# to CLKIN Setup Time | 8 | ···· | ns | 2 | | | tS6_CPU | D[31:0], PAR[3:0] to CLKIN Setup<br>Time | 5 | | ns | 2 | For parity check and local bus DMA/Master Mode cycles | | tS7_CPU | RDY#, BRDY# to CLKIN Setup<br>Time | 5 | | ns | 2 | Local bus time-out or local bus DMA/Master Mode cycles | | tS8_CPU | LDEV# to CLKIN Setup Time | 10 | | ns | 2 | To +ve Edge of CLKIN, end of T1, if TSTRT[1:0] = '00 and on-board DRAM region | | | | | | | | To -ve Edge of CLKIN, middle of first T2, if TSTRT[1:0] = '01 and on-board DRAM region | | | | | | | | To +ve Edge of CLKIN, end of first T2, if TSTRT[1:0] = '10 or not on-board DRAM region | | tS9_CPU | HITM# to CLKIN Setup Time | 10 | | ns | 2 | | | tH1_CPU | ADS#, M/IO#, W/R#, D/C#, A[31, 26:2], BE[3:0]#, HLDA, BLAST#, RDY#, BRDY#, D[31:0], PAR[3:0], LDEV# from CLKIN Hold Time | 3 | | ns | 2 | | | tD1_CPU | CLKIN to A[31, 26:2], BE[3:0]#,<br>M/IO#, W/R#, D/C#, ADS#,<br>BLAST# Delay | 4 | 14 | ns | 3 | CL = 50 pF. HLDA Cycles, T1 of local bus cycles | | tD3_CPU | A[31, 26:2] to KEN#, EADS# Delay | | 30 | ns | 3 | CL = 50 pF. State change occurs only in T2 cycles | | tD4_CPU | CLKIN to RDY#, BRDY#, EADS#,<br>KEN# Delay | 4 | 19 | ns | 3 | CL = 50 pF | | tD5_CPU | LDEV# to KEN# Delay | | 10 | ns | 3 | CL = 50 pF. State change occurs only in T2 cycles | | tD1_HOLD | CLKIN to HOLD Delay | 4 | 18 | ns | 3 | CL = 50 pF | | tD1_RCPU | CLKIN to RESCPU Delay | 4 | 19 | ns | 3 | CL = 50 pF | | tD1_NMI | CLKIN to NMI Delay (Parity Error) | 4 | 19 | ns | 3 | CL = 50 pF | | tF1_CPU <sup>(1)</sup> | CLKIN to A[31, 26:2], BE[3:0]#,<br>ADS#, M/IO#, W/R#, D/C#,<br>BLAST# Float Delay | 4 | 18 | ns | 4 | CL = 50 pF. HLDA inactive cycles | | tA1_CPU | CLKIN to D[31:0] Active Delay | 4 | 19 | ns | 4 | CL = 50 pF. Slot bus reads, second T2 or local bus ROM reads, last T2 | | tF2_CPU <sup>(1)</sup> | CLKIN to D[31:0] Float Delay | 4 | 18 | ns | 4 | CL = 50 pF. After slot bus or local ROM read | | tF3_CPU <sup>(1)</sup> | CLKIN to RDY#, BRDY# Float<br>Delay | 4 | 18 | ns | 4 | CL = 50 pF. Two clocks after driven active | | DRAM CONT | ROLLER INTERFACE TIMING (CPU C | YCLES) | ) | | | | | tD1_MA | A[31, 26:2], to MA0X, MA0Y,<br>MA[10:1] Delay | 4 | 40 | ns | 3 | CL (MA[10:1]) = 680 pF,<br>CL (MA0X, MA0Y) = 340 pF,<br>Conditional WS disabled | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|---------------------------------------------------|-------|--------|------|------|-----------------------------------------------------------------------------------------| | tD2_MA | A[31, 26:2], A31 to MA0X, MA0Y,<br>MA[10:1] Delay | 4 | 22 | ns | 3 | CL (MA[10:1]) = 600 pF,<br>CL (MA0X, MA0Y) = 300 pF,<br>Conditional WS enabled | | tD3_MA | CLKIN to MA0X, MA0Y, MA[10:1]<br>Delay | 4 | 28 | ns | 3 | CL (MA[10:1]) = 680 pF,<br>CL (MAOX, MAOY) = 340 pF | | tD1_RAS | CLKIN to RAS# Delay | 4 | 16 | ns | 3 | CL = 150 pF | | tD1_CAS | CLKIN to CAS# Delay | 4 | 14 | ns | 3 | CL = 150 pF. Read cycles, TCAS[1:0] = 1T, 1.5T, or 2T-4121 cycles | | tD1_MDEN | CLKIN to MDEN# Delay | 4 | 11 | ns | 3 | CL = 50 pF. Read cycles, TCAS[1:0] = 1T, 1.5T, or 2T-4121 cycles | | tD2_MDEN | CLKIN to MDEN# Delay | 4 | 16 | ns | 3 | CL = 50 pF. Write cycles, or TCAS[1:0] = 2T, non-4121 cycles | | tD1_RAMW | W/R# to RAMW#/EALE# Delay | 4 | 20 | ns | 3 | CL = 680 pF. Function of pin is RAMW#,<br>T1 of write cycles | | tD1_BECS | BE[3:0]# to CAS# Delay | 4 | 20 | ns | 3 | CL = 150 pF | | tD1_PAR | D[31:0] to PAR[3:0] delay | 4 | 11 | ns | 10-3 | CL = 100 pF. GENPAR = '1 | | DRAM CONTR | OLLER INTERFACE TIMING (HLDA/ | REFRE | SH CYC | LES) | • | | | tD4_MA | A[31, 26:2] to MA0X, MA0Y,<br>MA[10:1] Delay | 4 | 15 | ns | 3 | CL (MA[10:1]) = 680 pF,<br>CL (MA0X, MA0Y) = 340 pF,<br>DMA/Master Mode cycles | | tD3_CAS <sup>(1)</sup> | CMD# to CAS# Delay | 4 | 25 | ns | 3 | CL = 150 pF. DMA/Master Mode cycles | | tD2_RAMW <sup>(1)</sup> | MEMW# to RAMW#/EALE# Delay | 4 | 30 | ns | 3 | CL = 680 pF. Function of pin is RAMW# | | tD2_RAS <sup>(1)</sup> | HLDA High to RAS# High Delay | 4 | 25 | ns | 3 | CL = 150 pF. Start of HLDA cycles | | tD3_RAS <sup>(1)</sup> | MEMW#/MEMR# to RAS# Delay | 4 | 25 | ns | 3 | CL = 150 pF. DMA/Master Mode cycles | | tD4_CAS <sup>(1)</sup> | OSC to CAS# Low Delay | 4 | 25 | ns | 3 | CL = 150 pF, DMA/Master Mode cycles CAS-before-RAS refresh | | tD5_CAS <sup>(1)</sup> | MEMW#/MEMR# to CAS# High<br>Delay | 4 | 25 | ns | 3 | CL = 150 pF. DMA/Master Mode cycles | | tD5_MA <sup>(1)</sup> | OSC to MA0X, MA0Y, MA[10:1]<br>Delay | 4 | 35 | ns | 3 | CL (MA[10:1]) = 680 pF,<br>CL (MA0X, MA0Y) = 340 pF,<br>Row -> column address switch | | tA1_PAR <sup>(1)</sup> | MEMW# Low to PAR[3:0] Active Delay | 4 | 25 | ns | 4 | CL = 50 pF | | tF1_PAR <sup>(1)</sup> | MEMW# High to PAR[3:0] Float<br>Delay | 4 | 25 | ns | 4 | CL = 50 pF | | tD1_PAR <sup>(1)</sup> | SD[15:0] to PAR[3:0] Delay | 4 | 48 | ns | 3 | CL = 50 pF | | tD4_RAS <sup>(1)</sup> | OSC to RAS# Delay | 4 | 25 | ns | 3 | CL = 150 pF<br>+ve edge OSC for RAS[0,2]# Refresh<br>-ve edge OSC for RAS[1,3]# Refresh | | CACHE CONT | ROLLER INTERFACE TIMING (CPU | CYCLE | S) | | | | | tS1_TAG | TAG[8:0] to CLKIN –ve Edge<br>Setup Time | 6 | | ns | 2 | 1 WS write-hits when bits ZWSW = '0 and CACHCKCTL = '1. Middle T2 sample time | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|-----------------------------------------------|------------|-----|------|-----|------------------------------------------------------------------| | tS2_TAG | TAG[8:0] to CLKIN +ve Edge<br>Setup Time | 20 | | ns | 2 | End T2 Setup to Control DRAM accesses | | tD1_TAG | TAG[8:0] to RDY#, BRDY Delay | 4 | 15 | ns | 3 | CL = 50 pF. 0 WS read/write-hits | | tD2_TAG | TAGWE# Falling to TAG[8:0] Out Delay | 4 | 15 | ns | 3 | CL = 50 pF. 1 WS write-hits | | tD1_COE | CLKIN to COEA#, COEB# Delay | 4 | 11 | ns | 3 | CL = 100 pF. Read-hits | | tD1_CCS | CLKIN to CCSA#, CCSB# Delay | 4 | 20 | ns | 3 | CL = 100 pF. Write-hits and read-miss updates | | tD_CA | CLKIN to CA3A, CA3BA2 Delay | 4 | 13 | ns | 3 | CL = 100 pF. All cache accesses | | tD1_CWE <sup>(1)</sup> | CLKIN -ve Edge to CWE[3:0]#<br>Delay | 8 | 12 | ns | 3 | CL = 50 pF. 1 WS write-hits or read-miss updates, CACHCKCTL = '0 | | tD1_TWE <sup>(1)</sup> | CLKIN -ve Edge to TAGWE#<br>Delay | 8 | 12 | ns | 3 | CL = 50 pF. 1 WS write-hits or read-miss updates, CACHCKCTL = '0 | | tS3_TAG <sup>(2)</sup> | TAG[8:0] to CLK1 -ve Edge Setup<br>Time | 8.5 | | ns | 2 | 0 WS write-hits, middle T2 sample time.<br>ZWSW = '1 | | tD2_CWE <sup>(2)</sup> | CLK1 -ve edge to CWE[3:0]# -ve<br>Edge Delay | 4 | 10 | ns | 3 | CL = 50 pF. 0 WS write-hits | | tD3_CWE <sup>(2)</sup> | CLK1 +ve edge to CWE[3:0]# +ve<br>Edge Delay | 4 | 9 | ns | 3 | CL = 50 pF. 0 WS write-hits,<br>CWETIME = '1 | | tD4_CWE <sup>(2)</sup> | CLKIN +ve edge to CWE[3:0]# +ve<br>Edge Delay | 4 | 15 | ns | 3 | CL = 50 pF. 0 WS write-hits<br>CWETIME = '0 | | CACHE CONT | ROLLER INTERFACE TIMING (HLDA | CYCL | ES) | | | | | tD5_CWE | MEMW# to CWE[3:0]# Delay | 4 | 25 | ns | 3 | CL = 50 pF. DMA/Master Mode write-hits | | tD2_COE | MEMR# to COEA#, COEB# Delay | 4 | 25 | ns | 3 | CL = 100 pF. DMA/Master Mode read-hits | | tD2_CCS | A[2] to CCSA#, CCSB# Delay | 4 | 25 | ns | 3 | CL = 100 pF. DMA/Master Mode cycles | | ISA BUS TIMIN | IGS (CPU CYCLES) | | _ | | | | | tD1_RMCS <sup>(1)</sup> | CLKIN to ROMCS#/PCS# Delay | 4 | 20 | ns | 3 | CL = 50 pF. End first T2 ROM access | | tD1_EALE <sup>(1)</sup> | SYSCLK to RAMW#/EALE# Delay | -6 | 16 | ns | 5 | CL = 50 pF. Function of pin is EALE# | | tD1_BALE <sup>(1)</sup> | SYSCLK to BALE Delay | -6 | 10 | ns | 5 | CL = 200 pF | | tD1_CMD <sup>(1)</sup> | SYSCLK to CMD# <sup>(3)</sup> Delay | -6 | 17 | ns | 5 | CL = 200 pF | | tD1_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Delay | 6 | 17 | ns | 5 | CL = 200 pF. Addresses below 1 MB | | tF1_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Float Delay | <b>-</b> 5 | 25 | ns | 6 | CL = 200 pF. Addresses below 1 MB | | tD1_PCS <sup>(1)</sup> | SYSCLK to ROMCS#/PCS# Delay | 4 | 40 | ns | 5 | CL = 50 pF. Function of pin is PCS# | | tD1_SA <sup>(1)</sup> | SYSCLK to SA[1:0] Delay (Conversion Cycle) | -5 | 16 | ns | 5 | CL = 200 pF | | tD1_SD <sup>(1)</sup> | SYSCLK to SD[15:0] Delay | -1 | 35 | ns | 6 | CL = 200 pF. Slot write cycles | | tF1_SD <sup>(1)</sup> | SYSCLK to SD[15:0] Float Delay | -2 | 30 | ns | 5 | CL = 200 pF. Slot write cycles | | tD1_SPKR <sup>(1)</sup> | IOW# inactive to NMI, SPKR Delay | 4 | 50 | ns | 7 | CL = 50 pF. After write strobe to Port 61h (SPKR/NMI) | | tD1_A20M <sup>(1)</sup> | IOW#, IOR# Low to A20M# Low<br>Delay | 4 | 50 | ns | 7 | CL = 50 pF. For write to Port 64h or read from EEh | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|--------------------------------------------------------|-----|-----|------|-----|--------------------------------------------| | tD1_IGNE | IOW# Low to IGNNE# Low Delay | 4 | 50 | ns | 7 | CL = 50 pF. For write to Port F0h or F1h | | tS1_CS16 <sup>(1)</sup> | MEMCS16#, IOCS16# to SYSCLK<br>Setup Time | 35 | | ns | 5 | | | tH1_CS16 <sup>(1)</sup> | MEMCS16#, IOCS16# from<br>SYSCLK Hold Time | -2 | | ns | 5 | | | tS1_WS0 <sup>(1)</sup> | WS0# to SYSCLK Setup Time | 33 | | ns | 5 | | | tH1_WS0 <sup>(1)</sup> | WS0# from SYSCLK Hold | -2 | | ns | 5 | | | tS1_CHR <sup>(1)</sup> | IOCHRDY to SYSCLK Setup | 30 | | ns | 5 | | | tH1_CHR <sup>(1)</sup> | IOCHRDY from SYSCLK Hold<br>Time | -2 | | ns | 5 | | | tS1_SD <sup>(1)</sup> | SD[15:0] to SYSCLK Setup Time | 35 | | ns | 5 | To latch data during off-board read cycles | | tH1_SD <sup>(1)</sup> | SD[15:0] from SYSCLK Hold Time | 6 | | ns | 5 | To latch data during off-board read cycles | | tS2_D <sup>(1)</sup> | D[31:0] to SYSCLK Setup Time | 35 | | ns | 5 | To latch data during off-board read cycles | | tH2_D <sup>(1)</sup> | D[31:0] from SYSCLK Hold Time | 6 | | ns | 5 | To latch data during off-board read cycles | | tD1_D <sup>(1)</sup> | D[31:0] to SD[15:0] Delay | 4 | 30 | ns | 3 | CL = 50 pF. Slot bus -> on-board writes | | tD2_SD <sup>(1)</sup> | D[31:0] to SD[15:0] Delay | 4 | 25 | ns | 3 | CL = 200 pF. Slot bus <- on-board reads | | tS1_IOX <sup>(1)</sup> | IOCS16# to IOR#, IOW# Setup<br>Time | 15 | | ns | 7 | To meet data steering requirements | | tH1_IOX <sup>(1)</sup> | IOCS16# from IOR#, IOW# Hold<br>Time | 5 | | ns | 7 | To meet data steering requirements | | tS1_MEMX <sup>(1)</sup> | MEMCS16# to MEMR#, MEMW#<br>Setup Time | 15 | | ns | 7 | To meet data steering requirements | | tH1_MEMX <sup>(1)</sup> | MEMCS16# from MEMR#,<br>MEMW# Hold Time | 5 | | ns | 7 | To meet data steering requirements | | tS3_D <sup>(1)</sup> | D[31:0] from SYSCLK Setup Time | 75 | | ns | 5 | Internal register access - CPU writes | | tH3_D <sup>(1)</sup> | D[31:0] from SYSCLK Hold Time | 30 | | ns | 5 | Internal register access - CPU writes | | ISA BUS INTE | RFACE TIMINGS (MASTER MODE) | | | | | | | tD1_BE <sup>(1)</sup> | SA[1:0] to BE[3:0]# Delay | 3 | 25 | ns | 8 | CL = 50 pF. Used to generate MBE[3:0] | | tD2_PCS <sup>(1)</sup> | A[23:2], SA[1:0] to<br>ROMCS#/PCS# Delay | 3 | 40 | ns | 8 | CL = 50 pF. Function of pin is PCS# | | tD2_SCMD <sup>(1)</sup> | MEMW#, MEMR# to SCMD# <sup>(4)</sup><br>Delay | 3 | 30 | ns | 7 | CL = 200 pF | | tA1_SCMD <sup>(1)</sup> | A[23:2]0 to SCMD# <sup>(4)</sup> Active Delay | 3 | 25 | ns | 8 | CL = 200 pF | | tF2_SCMD <sup>(1)</sup> | A[23:2]0 to SCMD# <sup>(4)</sup> Float Delay | 3 | 25 | ns | 8 | CL = 200 pF | | tS1_A <sup>(1)</sup> | A[23:2], SA[1:0] to CMD# <sup>(5)</sup> Setup<br>Time | 30 | | ns | 7 | | | tH1_A <sup>(1)</sup> | A[23:2], SA[1:0] from CMD# <sup>(5)</sup><br>Hold Time | 20 | | ns | 7 | | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|-----------------------------------------------------|------------|-----|------|-----|--------------------------------------------------------------------------------------| | tS2_SD <sup>(1)</sup> | SD[15:0] to IOW# Setup Time | 55 | | ns | 7 | Internal register access | | tH2_SD <sup>(1)</sup> | SD[15:0] from IOW# Hold Time | 20 | | ns | 7 | Internal register access | | tD3_SD <sup>(1)</sup> | IOR# Low to SD[15:0] Delay | 5 | 120 | ns | 7 | CL = 200 pF. Internal register access | | tF2_SD <sup>(1)</sup> | IOR# High to SD[15:0] Float Delay | 4 | 30 | ns | 7 | CL = 200 pF. Internal register access | | tA2_SD <sup>(1)</sup> | CMD# <sup>(5)</sup> Low to SD[15:0] Active<br>Delay | 4 | 35 | ns | 7 | CL = 200 pF. On-board memory read | | tF3_SD <sup>(1)</sup> | CMD# <sup>(5)</sup> High to SD[15:0] Float<br>Delay | 4 | 35 | ns | 7 | CL = 200 pF. On-board memory read | | tA3_SD <sup>(1)</sup> | CMD# <sup>(5)</sup> Low to SD[7:0] Active Delay | 4 | 50 | ns | 7 | CL = 200 pF. Odd byte write to 8-bit add-on card | | tF4_SD <sup>(1)</sup> | CMD# <sup>(5)</sup> High to SD[7:0] Float<br>Delay | 4 | 35 | ns | 7 | CL = 200 pF. Odd byte write to 8-bit add-on card | | ISA BUS INTE | RFACE TIMINGS (REFRESH MODE) | | | | | | | tD1_RFSH | CLKIN to REFRESH# Low Delay | 8 | 35 | ns | 5 | CL = 200 pF. Waiting for arbiter switch | | tF1_RFSH <sup>(1)</sup> | SYSCLK to REFRESH# Float<br>Delay | -7 | 18 | ns | 6 | CL = 200 pF | | tD2_SA <sup>(1)</sup> | SYSCLK to SA[1:0] Delay | -4 | 40 | ns | 5 | CL = 200 pF | | tD1_A <sup>(1)</sup> | SYSCLK to A[16:2] Delay | -4 | 40 | ns | 5 | CL = 50 pF | | tD1_MEMR <sup>(1)</sup> | SYSCLK to MEMR#, SMEMR#<br>Delay | <b>-</b> 5 | 30 | ns | 5 | CL = 200 pF | | tS1_RFSH <sup>(1)</sup> | REFRESH# to CLKIN Setup Time | 30 | | ns | 5 | External bus master refresh | | tH1_RFSH <sup>(1)</sup> | REFRESH# from CLKIN Hold<br>Time | 5 | | ns | 5 | External bus master refresh | | tA1_SMR <sup>(1)</sup> | REFRESH# to SMEMR# Active Delay | 4 | 40 | ns | 7 | CL = 200 pF. External bus master refresh | | tS2_CHR <sup>(1)</sup> | IOCHRDY to SYSCLK Setup Time | 25 | | ns | 5 | | | tH2_CHR <sup>(1)</sup> | IOCHRDY from SYSCLK Hold<br>Time | 0 | | ns | 5 | | | tD6_MA | CLKIN to MA0Y, MA0X, MA[10:1]<br>Delay | 4 | 40 | ns | 3 | CL = (MA[10:1]) = 680 pF,<br>CL = (MAOX, MAOY) = 340 pF,<br>Generate refresh address | | tS1_DRQ <sup>(1)</sup> | DRQ to SYSCLK Setup Time | 20 | | ns | 5 | | | tD1_DK <sup>(1)</sup> | SYSCLK to DK[2:0] Delay | -2 | 70 | ns | 5 | CL = 50 pF | | tD2_DK <sup>(1)</sup> | CLKIN to DK[2:0] Invalid Delay | 4 | 16 | ns | | CL = 50 pF. Local bus DMA cycles | | tF1_DK <sup>(1)</sup> | SYSCLK to DK[2:0] Float Delay | -2 | 70 | ns | 6 | CL = 50 pF. End of DMA transfer cycle | | tD1_DKEN <sup>(1)</sup> | SYSCLK to DKEN Delay | -2 | 70 | ns | 5 | CL = 50 pF | | tD2_CMD <sup>(1)</sup> | SYSCLK to CMD# <sup>(3)</sup> Delay | <b>-</b> 5 | 60 | ns | 5 | CL = 200 pF | | tD2_A <sup>(1)</sup> | | | 90 | ns | 5 | CL = 50 pF | | tA1_A <sup>(1)</sup> | SYSCLK to A[26:2], BE[3:0]#<br>Active Delay | 0 | 90 | ns | 6 | CL = 50 pF | | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|---------------------------------------------------------|-------------|-----|------|-----|----------------------------------------------| | tF1_A <sup>(1)</sup> | SYSCLK to A[26:2], BE[3:0]#<br>Float Delay | 0 | 90 | ns | 6 | CL = 50 pF | | tD3_SA <sup>(1)</sup> | SYSCLK to SA[1:0] Delay | 0 | 95 | ns | 5 | CL = 200 pF | | tD1_TC <sup>(1)</sup> | SYSCLK to T/C Delay | -5 | 60 | ns | 5 | CL = 100 pF | | tS3_CHR <sup>(1)</sup> | IOCHRDY to SYSCLK Setup Time | 45 | | ns | 5 | | | tH3_CHR <sup>(1)</sup> | IOCHRDY from SYSCLK Hold<br>Time | 15 | | ns | 5 | | | tD2_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Delay | <b>-</b> 5 | 60 | ns | 5 | CL = 200 pF | | tA2_SCMD <sup>(1)</sup> | SCMD# <sup>(4)</sup> Active from SYSCLK<br>Delay | <b>-</b> 5 | 60 | ns | 6 | CL = 200 pF | | tF2_SCMD <sup>(1)</sup> | SCMD# <sup>(4)</sup> Float from SYSCLK<br>Delay | <b>-</b> -5 | 60 | ns | 6 | CL = 200 pF | | | TION TIMINGS | | | | | • | | tD1_AEN <sup>(1)</sup> | MASTER# to AEN Delay | 3 | 35 | ns | 8 | CL = 200 pF | | tD2_AEN <sup>(1)</sup> | HLDA to AEN Delay | 3 | 35 | ns | 8 | CL = 200 pF | | tD2_BALE <sup>(1)</sup> | HLDA to BALE Delay | 3 | 35 | ns | 8 | CL = 200 pF | | tA1_SAMR <sup>(1)</sup> | REFRESH# to SA[1:0], MEMR#,<br>SMEMR# Active Delay | 3 | 30 | ns | 7 | CL = 200 pF. Start of external refresh cycle | | tF1_SAMR <sup>(1)</sup> | REFRESH# to SA[1:0], MEMR#,<br>SMEMR# Float Delay | 3 | 30 | ns | 7 | CL = 200 pF. End of external refresh cycle | | tA2_A <sup>(1)</sup> | REFRESH# to A[31, 26:2],<br>BE[3:0]# Active Delay | 3 | 30 | ns | 7 | CL = 50 pF | | tF2_A <sup>(1)</sup> | REFRESH# to A[31, 26:2],<br>BE[3:0]# Float Delay | 3 | 30 | ns | 7 | CL = 50 pF | | tF1_SACD <sup>(1)</sup> | HLDA High to SA[1:0] CMD# <sup>(5)</sup><br>Float Delay | 3 | 30 | ns | 8 | CL = 200 pF | | tA1_SACD <sup>(1)</sup> | HLDA High to SA[1:0] CMD# <sup>(5)</sup><br>Active | 3 | 30 | ns | 8 | CL = 200 pF | | INTERRUPT T | IMINGS | | | | | | | tD1_INTR | FERR# to INTR Delay | 5 | 150 | ns | 8 | CL = 50 pF | | tD3_INTR <sup>(1)</sup> | OSC to INTR Delay | 5 | 130 | ns | 9 | CL = 50 pF | | tD1_ISLD | IRQCLK to IRQSH/LD# Delay | 3 | 10 | ns | 5 | CL = 50 pF | | tS1_ISDI | IRQSDIN to IRQCLK Setup Time | 5 | | ns | 5 | | | tH1_ISDI | IRQSDIN from IRQCLK Hold Time | 3 | | ns | 5 | | | MISCELLANE | OUS TIMINGS | | | | | | | tS1_PWG <sup>(1)</sup> | POWERGOOD to OSC Setup<br>Time | 15 | | ns | 9 | | | tH1_PWG <sup>(1)</sup> | POWERGOOD from OSC Hold<br>Time | 10 | | ns | 9 | | | tD1_RSD | CLKIN to RSTDRV Delay | -10 | 20 | ns | 5 | CL = 200 pF | | tD2_SPKR <sup>(1)</sup> | OSC to SPKR Delay | 5 | 120 | ns | 9 | CL = 50 pF | ## AC CHARACTERISTICS (Cont.) | Symbol | Parameter | Min | Max | Unit | Fig | Conditions | |-------------------------|-------------------------------------------------------------------------------|-----|-----|------|-----|--------------------------------------------| | tA1_DRAM <sup>(1)</sup> | CLKIN to MA[10:1], MA0X, MA0Y,<br>RAS[3:0]#, CASX[3:0]#,<br>CASY[3:0]# Active | 4 | 50 | ns | 4 | Following fourth ADS# after power-on reset | - 1 These timing specifications are guaranteed by design. - 2 These timing specifications apply to zero wait state write systems only and are characterized, but not tested in production. To support zero wait state writes at 25/33 MHz, two minimum skew clock buffers on CLK1 as glue logic components are needed in the system. - 3 CMD# refers to the signals MEMR#, MEMW#, IOR#, and IOW# - 4 SCMD# refers to the signals SMEMR# and SMEMW#. - 5 CMD# refers to the signals MEMR# and MEMW#. #### FIGURE 1. CLOCK WAVEFORMS - t1 = tP\_TC2, tP\_CKIN, tP\_BOSC, tP\_OSC, tP\_IQCK - t2 = tH\_TC2, tH\_CLK1, tH\_CKIN, tH\_BOSC, tH\_OSC, tH\_IQCK - t3 = tL\_TC2, tL\_CKIN, tL\_CLK1, tL\_BOSC, tL\_OSC - $t5 = tR_CLK1$ - $t6 = tFA_CLK1$ - $t7 = tR_SCK$ - $t8 = tFA\_SCK$ ### FIGURE 2. CPU INTERFACE, CACHE CONTROLLER AND DRAM CONTROLLER (1) t1 = tS1\_CPU, tS2\_CPU, tS3\_CPU, tS4\_CPU, tS5\_CPU, tS6\_CPU, tS7\_CPU, tS8\_CPU, tS9\_CPU, tS2\_TAG t2 = tH1 CPU t3 = tS1 TAG, tS3 TAG #### FIGURE 3. CPU INTERFACE CACHE CONTROLLER AND DRAM CONTROLLER (2) - t1 = tD1\_CPU, tD4\_CPU, tD1\_HOLD, tD1\_RCPU, tD1\_NMI, tD3\_MA, tD1\_RQAS, tD1\_CAS, tD1\_MDEN, tD2\_MDEN, tD1 RMCS, tD1 BECS, tD5 MA, tD6 MA, tD4 RAS, tD4 CAS, tD1 RFSH, tD1 COE, tD1 CCS, tD2CA, tD1 CWE, tD1 CWE, tD3 CWE, tD4 CWE - t2 = tD3\_CPU, tD1\_MA, tD2\_MA, tD4\_MA, tD2\_RAMW, tD2\_RAS, tD3\_RAS, tD3\_CAS, tD1\_PAR, tD1\_D, tD2\_SD, tD2\_CAS, tD1\_TAG, tD2\_TAG, tD1\_CA, tD5\_CWE, tD2\_COE, tD2\_CCS, tD1\_RAMW, tD5\_CPU - $t3 = tD2_CWE$ #### FIGURE 4. CPU INTERFACE AND DRAM CONTROLLER (3) t1 = tA1\_CPU, tA1\_DRAM, tA1\_PAR t2 = tF1\_CPU, tF2\_CPU, tF3\_CPU, tF1\_PAR #### FIGURE 5. ISA BUS CONTROLLER (1) - t1 = tD1\_EALE, tD1\_BALE, tD1\_CMD, tD1\_SCMD, tH1\_CS1`6, tHJ1\_WS0, tH1\_CHR, tH1\_SD, tH2\_D, tF1\_RFSH, tD2\_SA, tD1\_ISLD, tH1\_ISDI, tD1\_A, tD1\_MEMR, tH1\_RFSH, tH2\_CHR, tD1\_DK, tH3\_D, tD1\_TC, tD1\_DKEN, tD2\_CMD, tD1\_A, tD3\_SA, tH3\_CHR, tD2\_SCD, tH1\_D, tD1\_RSD, tD1\_SA, tD1\_SD, tD1\_PCS, tD1\_PCS - t2 = tS1\_CS16, tS1\_WS0, tS2\_CHR, tS1\_SD, tS2\_D, tS1\_RFSH, tS2\_CHR, tS1\_DRQ, tS3\_CHR, tS1\_ISDI, tS3\_D #### FIGURE 6. ISA BUS CONTROLLER (2) t2 = tD1 SD t3 = tF1\_SCMD, tF1\_SD, tF1\_RFSH, tF1\_DK, tF1\_A, tF2\_SCD #### FIGURE 7. ISA BUS CONTROLLER (3) $t1 = tS1_IOX, tS14_MEMX$ t2 = tD1\_IGNE, tH1\_MEMX, tD2\_SCMD, tD1\_A20M t3 = tD1\_SPKR, tH1\_IOX, tD2\_SCMD $t4 = tS2\_SD, tS1\_A$ $t5 = tD3_SD$ , tA2 SD, tA3 SD, tA1, SMR t6 = tF2\_SD, tF3\_SD, tF4\_SD, tF1\_SMR, tH1\_A t7 = tH2 SD ### FIGURE 8. ISA BUS CONTROLLER (4) t1 = tD1\_AEN, tD2\_AEN, tD2\_BALE, tD1\_NMI, tD1\_BE, tD2\_PCS, tD1\_INTRE t2 = tD1\_AEN, tD2\_AEN, tD2\_BALE, tD1\_NMI, tD2\_PPS t3 = tF1\_SACD, tF1\_SCMD $t4 = tA1\_SACD, tA1\_SCMD$ #### FIGURE 9. ISA BUS CONTROLLER (5) # PRODUCT SPECIFICATION VL82C481 ## **ABSOLUTE MAXIMUM RATINGS** Ambient Temperature -10°C to +70°C Storage Temperature -65°C to +150°C Supply Voltage to Ground Potential -0.5 V to VDD + 0.3 V **Applied Output** Voltage -0.5 V to VDD + 0.3 V Applied Input Voltage -0.5 V to + 7.0 V **Power Dissipation** 1 mW Stresses above those listed may cause permanent damage to the device. These are stress ratings only, functional operation of this device at these or any other conditions above those indicated in this data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DC CHARACTERISTICS: TA = QC: 0°C TO +70°C, VDD = 5 V ±5%, VSS = 0 V | Symbol | Parameter | Min | Max | Unit | Condition | |--------|-----------------------|------------|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------| | VIL | Input Low Voltage | -0.5 | 0.8 | V | TTL Level Inputs | | VIH | Input High Voltage | 2.0 | VDD + 0.5 | V | TTL Level Inputs | | VILC | Input Low Voltage | -0.5 | 0.8 | V | CMOS Level Inputs | | VIHC | Input High Voltage | VDD - 0.8 | VDD + 0.5 | V | CMOS Level Inputs | | VOL1 | Output Low Voltage | | 0.45 | V | IOL = 4 mA, Note 1 | | VOH1 | Output High Voltage | VDD - 0.45 | | V | IOH = -1 mA, Note 1 | | VOL2 | Output Low Voltage | | 0.45 | V | IOL = 6 mA, Note 2 | | VOH2 | Output High Voltage | VDD - 0.45 | | V | IOH = -2 mA, Note 2 | | VOL3 | Output Low Voltage | | 0.45 | ٧ | IOL = 12 mA, SLTDRV = 0<br>IOL = 24 mA, SLTDRV = 1, Note 3 | | VOНЗ | Output High Voltage | VDD - 0.4 | | V | IOH = -6 mA, Note 3 | | VOL4 | Output Low Voltage | | 0.45 | V | IOL = 24 mA, Note 4 | | VOL5 | Output Low Voltage | | 0.45 | V | IOL = 24 mA, RAMDRV[1:0] = 00<br>IOL = 48 mA, RAMDRV[1:0] = 01<br>IOL = 48 mA, RAMDRV[1:0] = 10<br>IOL = 48 mA, RAMDRV[1:0] = 11, Note 5 | | VOH4 | Output High Voltage | 2.4 | | V | IOH = -6 mA, Note 5 | | VOL6 | Output Low Voltage | | 0.45 | V | IOL = 24 mA, Note 6 | | VOH5 | Output High Voltage | 2.4 | | V | IOH = -24 mA, Note 6 | | VOL7 | Output Low Voltage | | 0.45 | V | IOL = 12 mA, RAMDRV[1:0] = 00<br>IOL = 12 mA, RAMDRV[1:0] = 01<br>IOL = 24 mA, RAMDRV[1:0] = 10<br>IOL = 24 mA, RAMDRV[1:0] = 11, Note 7 | | VOH7 | Output High Voltage | VDD - 0.45 | | V | IOH = -6 mA, Note 7 | | VOL8 | Output Low Voltage | | 0.45 | V | IOL = 12 mA, Note 8 | | VOH8 | Output High Voltage | VDD - 0.45 | | V | IOH = -6 mA, Note 8 | | VOL9 | Output Low Voltage | | 0.45 | V | IOL = 6 mA, Note 11 | | ILI | Input Leakage Current | -10 | 10 | μА | Note 9 | | IIL | Input Leakage Current | -500 | 10 | μА | Note 10 | | IIH | Input Leakage Current | -10 | 500 | μА | Note 12 | (Continued on next page.) # DC CHARACTERISTICS (Cont.) | Symbol | Parameter | Min | Max | Unit | Condition | |--------|---------------------------------|------------|-----|------------|-------------| | ILO | Output Leakage Current | -100 | 100 | μА | | | IDDSB | Static Power Supply<br>Current | | 500 | μА | | | IDDOP | Dynamic Power Supply<br>Current | | 5 | mA/M<br>Hz | No DC Loads | | CI | Input or I/O Capacitance | | 10 | рF | | | СО | Output Capacitance | VDD - 0.45 | 10 | pF | | Notes: 1. Pins: HOLD, INTR, NMI, ROMCS#/PCS#, A20M#, ADS#. Pins: TAG[8:0], CWE[3:0]#, CCSA#, CCSB#, COEB#, TAGWE#, RDY#, BRDY#, RESCPU, PAR[3:0], SPKR/TRI#, A[31], A[26:2], BE[3:0]#, D[31:0], DKEN, W/R#\_DK2, CA3A, IGNNE#, BLAST#, D/C#\_DK1, M/IO#\_DK0, CAS[3:0]#, MDEN#, FERR#, CA3BA2, KEN#, EADS#. 3. Pins: SD[15:0], SA[1], SA[0], IOW#, IOR#, MEMW#, MEMR#, RSTDRV, BALE, SMEMW#, SMEMR#, SYSCLK, AEN, TC, SBHE#. 4. Pins: REFRESH#. 5. Pins: MA[10:1], RAMW#/EALE#. 6. Pins: CLK1 7. Pins: RAS[3:0]#, MA0X, MA0Y. 8. Pins: CASX[3:0]#, CASY[3:0]#. 9. All inputs except those listed in Notes 10 and 12 (below). 10. Pins: CA3A, RDY#, BRDY#, FERR#, CA3BA2, DRQ[7:5], DRQ[3:0], BUSOSC, POWERGOOD, SPKR/TRI#, CASX[3:0]#, CASY[3:0]#, TAG8, A20M#, A20, IGNNE#, MA0X, MA0Y, COEB#, EADS#. 11. Pins: IOCHRDY, A[26], A[31]. 12. Pins: KEN#, HITM#. # **MECHANICAL PACKAGE OUTLINE** 208 Lead Plastic Quad Flat Pack (Dwg No.25-90006\*A) #### Notes: - 1. Controlling dimension in mm. - 2. Dimensions are in inches (millimeters). #### VLSI CORPORATE OFFICES CORPORATE HEADQUARTERS • VLSI PRODUCT DIVISIONS 1109 McKay Drive . San Jose, CA 95131 . 408-434-3100 PORTABLE SYSTEMS DIVISION AND DESKTOP SYSTEMS DIVISION 8375 South River Parkway • Tempe, AZ 85284 • 602-752-8574 COMPASS DESIGN AUTOMATION, INC. 1865 Lundy Avenue • San Jose, CA 95131 • 408-433-4880 # VLSI SUBSIDIARY #### **VLSI SALES OFFICES AND TECH CENTERS** #### **UNITED STATES** ARIZONA Tempe, 602-752-6450 FAX 602-752-6001 #### CALIFORNIA San Jose, 408-922-5200 FAX 408-922-5252 Encino, 818-609-9981 FAX 818-609-0535 Irvine 714-250-4900 FAX 714-250-9041 # COLORADO Fort Collins, 303-223-6944 FAX 303-223-7355 #### FLORIDA Pompano Reach 305-971-0404 FAX 305-971-2086 GEORGIA #### Duluth, 404-476-8574 FAX 404-476-3790 II LINOIS Hoffman Estates, 708-884-0500 FAX 708-884-9394 MARYLAND Millersville, 410-987-8777 #### FAX 410-987-4489 MASSACHUSETTS Wilmington, 508-658-9501 FAX 508-657-6420 # **NEW JERSEY** Plainsboro, 609-799-5700 FAX 609-799-5720 **NORTH CAROLINA** Ourham, 919-544-1891/92 FAX 919-544-6667 TEYAS Richardson, 214-231-6716 ### FAX 214-669-1413 WASHINGTON Bellevue, 206-453-5414 FAX 206-453-5229 #### INTERNATIONAL Palaiseau Cedex, 1-69-19-71-00 FAX 1-69-19-71-01 #### **GERMANY** Muenchen, 89-92795-0 FAX 89-92795-145 HONG KONG Wanchai, 852-802-7755 FAX 852-802-7959 #### ITALY Argrate Brianza, 39-6056791 FAX 39-6056808 JAPAN Tokyo, 03-3239-5211 FAX 03-3239-5215 #### Chuo-ku, Osaka, 06-243-6041 FAX 06-243-6960 ### TAIWAN Taipei. 886-2-758-6500 FAX 886-2-757-6013 UNITED KINGDOM Milton Keynes, 09 08/66 75 95 FAX 09 08/67 00 27 #### **VLSI SALES OFFICES** #### UNITED STATES #### ALABAMA Huntsville, 205-539-5513 FAX 205-536-8622 #### FLORIDA learwater, 813-538-0681 FAX 813-538-8379 ### MINNESOTA St. Louis Park. 612-545-1490 FAX 612-545-3489 #### **NEW YORK** E. Rochester, 716-586-0670 FAX 716-586-0672 Fishkill, 914-897-8574 FAX 914-897-2363 # OHIO Cleveland, 216-591-1160 FAX 216-292-1081 # OREGON Portland, 503-244-9882 FAX 503-245-0375 ## **TEXAS** Austin, 512-343-8191 FAX 512-343-2759 ## INTERNATIONAL ### JAPAN Tokya, 03-3262-0850 FAX 03-3262-0881 # KOREA Seoul 82-2-563-8232 FAX 82-2-563-8233 #### SINGAPORE Singapore, 65-742-2314 FAX 65-741-1979 #### **VLSI AUTHORIZED DESIGN CENTERS** ## **UNITED STATES** # COLORADO SIS MICROELECTRONICS, INC Longmont, 303-776-1667 ## ILLINOIS ASIC DESIGNS Naperville, 708-717-5841 #### MAINE QUADIC SYSTEMS, INC. South Portland, 207-871-8244 PENNSYLVANIA INTEGRATED CIRCUIT SYSTEMS, ## Valley Forge, 215-666-1900 #### INTERNATIONAL EIRE AND U.K. PA TECHNOLOGY Herts, 76-261222 #### SYMBIONICS Cambridge, 223-421025 ## FRANCE CETIA Toulon Cedex, 9-42-12005 #### SOREP Chateaubourg, 99-623955 #### INDIA ARCUS TECHNOLOGY LTD Bangalore, 91-812-217307 #### JAPAN ADC CORPORATION Tokyo, 03-3492-1251 LSI SYSTEMS, INC Kanagawa, 0462-29-3220 NIPPON STEEL CORPORATION Tokyo, 03-5566-2141 TOMEN ELECTRONICS Tokyo, 03-3506-3650 PALTEK CORPORATION #### Toiya, 03-3707-5455 KORFA ANAM VLSI DESIGN CENTER Secul, 82-2-553-2106 # NORWAY NORKRETS AS Oslo, 47-2360677/8 #### VI SI SALES REPRESENTATIVES #### **UNITED STATES** ARIZONA LUSCOMBE ENGINEERING Scottsdale, 602-949-9333 #### COLORADO LUSCOMBE ENGINEERING Longmont, 303-772-3342 SELTEC SALES Cedar Rapids, 319-364-7660 # KANSAS ELECTRI-REP Overland Park, 913-649-2168 #### MISSOURI # St. Louis, 314-993-4421 **NEW YORK** ADVANCED COMPONENTS ### Syracuse, 315-437-6700 OREGON ELECTRA TECHNICAL SALES #### Beaverton, 503-643-5074 UTAH LUSCOMBE ENGINEERING Salt Lake City, 801-565-9885 WASHINGTON ELECTRA TECHNICAL SALES Kirkland, 206-821-7442 #### INTERNATIONAL ## AUSTRALIA GEORGE BROWN GROUP Adelaide, 61-8-352-2222 Brisbane, 61-7-252-3876 Melbourne, 61-3-878-8111 Newcastle, 61-49-69-6399 Perth, 61-9-362-1044 Sydney, 61-2-638-1888 #### AUSTRIA THOMAS NEUROTH Wien, 0043-222-82 56 45 UNIAO DIGITAL COMERCIAL Sao Paulo, 55-11 533-0967 #### CANADA NTELATECH, INC. Mississauga, 416-629-0082 HONG KONG #### LESTINA INTERNATIONAL, LTD Tsimshatsui, RS2-7351736 RDT FLECTRONICS FNG. LTD #### Tel-Aviv, 972-3-5483737 SINGAPORE DYNAMIC SYSTEMS PTE, LTD Singapore, 65-742-1986 TAIWAN PRINCETON TECH CORP. Taipei, 886-2-917-8856 # WEIKENG INDUSTRIAL CO. Taipei, 886-2-776-3998 THAILAND TRON ELECTRONICS CO. LTD Bangkok, 66 2 260-3913 # **VLSI DISTRIBUTORS** #### **UNITED STATES** (represented by Arrow/Schweber ex cept where noted) ALABAMA #### Huntsville, 205-837-6955 ARIZONA ### Phoenix, 602-431-0030 CALIFORNIA Fremont, 510-490-9477 Los Angeles, 818-880-9686 Orange County, 714-838-5422 San Diego, 619-565-4800 San Jose, 408-441-9700 # COLORADO Denver, 303-799-0258 #### CONNECTICUT Wallingford, 203-265-7741 FLORIDA Deerfield Beach, 305-429-8200 Lake Mary, 407-333-9300 ## GEORGIA Atlanta, 404-497-1300 #### ILLINOIS Chicago, 708-250-0500 INDIANA Indianappiis, 317-299-2071 #### **IOWA** #### Cedar Rapids, 319-395-7230 KANSAS #### Kansas City, 913-541-9542 MARYLAND #### Baltimore, 301-596-7800 **MASSACHUSETTS** # Boston, 508-658-0900 #### MICHIGAN Detroit, 313-462-2290 #### MINNESOTA Minnesota, 612-941-5280 # MISSOURI # St. Louis, 314-567-6888 ### **NEW JERSEY** Philadelphia, 609-596-8000 Pine Brook, 201-227-7880 ### NEW YORK Happuage, 516-231-1000 Rochester, 716-427-0300 #### NORTH CAROLINA Raleigh, 919-876-3132 #### оню Dayton, 513-435-5563 Cleveland 216-248-3990 #### OKLAHOMA Tulsa, 918-252-7537 #### OREGON ALMAC/ARROW Portland, 503-629-8090 #### PENNSYLVANIA Pittsburgh, 412-963-6807 TEXAS Austin. 512-835-4180 # Dallas, 214-380-6464 Houston, 713-530-4700 #### LITAH Salt Lake City, 801-973-6913 WASHINGTON ## ALMAC/ARROW Seattle, 206-643-9992 WISCONSIN # Milwaukee, 414-792-0150 #### INTERNATIONAL BELGIUM/LUXEMBURG #### MICROTRON Mechelen, 215-212223 CANADA ## ARROW/SCHWEBER Montreal, 514-421-7411 Ottawa, 613-226-6903 Toronto, 416-670-7769 Vancouver, 604-421-2333 #### SEMAD British Columbia, 604-420-9889 Calgary, 403-252-5664 Markham, 416-475-8500 Montreal, 514-694-0860 #### Ottawa, 613-727-8325 DENMARK PRESCON A/S Lynge, 45 42 18 98 00 **FNGLAND** HAWKE COMPONENTS Bramley, NR Basingstoke 256-880800 #### KUDOS-THAME LTD Berks, 734-351010 # FINLAND # COMDAX Helsinki, 80-670277 #### FRANCE ASAP s.a. # Montigny-le-Bretonneux, 1-30438233 GER MANY #### DATA MODUL GmbH Muenchen, 089-560170 FLECTRONIC 2000 AG ## Muenchen, 089-420010 EAST GERMANY ZENTRUM MIKROELEKTRONIK #### Dresden, 0037-51-588464 ITALY INTER-REP S.P.A. Torino, 11-2165901 # ASAHI GLASS CO. LTD. #### Tokyo, 03-3218-5854 TOKYO FLECTRON. LTD. # Toiyo, 03-3340-8111 NETHERLANDS # Aa Heeswijk-Dinther, 4139-8895 PUERTO RICO ISLA CARIBE ELECTRO SALES Guaynabo, 809-720-4430 #### SWEDEN TRACO AB # Farsta, 8-930000 SPAIN AND PORTUGAL SEMICONDUCTORES s.a. Barcelona, 3-21723 40 #### SWITZERLAND DECTRO SWISS ELECTRONIC DESIGN AG Zurich, 0041-1-3868-600 038502 / % All other brands, product names, and company names are trademarks or registerd trademarks of their respective owners The information contained in this document has been carefully checked and is believed to be reliable. However, VLSI Technology, Inc. (VLSI) makes no guarantee or warranty con cerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon it. VLSI does not guarantee that the use of any information contained herein will not infringe upon the patent, trademark, copyright, mask work right or other rights of third parties, and no patent or other license is implied hereby. This document does not in any way extend VLSI's warranty on any product beyond that set forth in its standard terms and conditions of sale. VLSI Technology, Inc. reserves the right to make changes in the products or specifications, or both, presented in this publica tion at any time and without notice. LIFE SUPPORT APPLICATIONS: VLSI's products are not intended for use as critical components in life support appliances, devices, or systems in which the failure of a VLSI product to perform could be expected to result in personal injury. © 1993 VLSI Technology, Inc. Printed in U.S.A. 05-VL82C481-011 8350-195481-001 2/93