

This product is obsolete.

This information is available for your convenience only.

For more information on Zarlink's obsolete products and replacement product lists, please visit

http://products.zarlink.com/obsolete\_products/

# KESTX01



# 400MHz - 460MHz ASK Transmitter

Preliminary Information

Supersedes September 1996 version, DS4548 - 2.0

DS3969 - 3.8 August 1998

The KESTX01 is a single chip ASK (Amplitude Shift Key) transmitter IC. It is designed to operate in a variety of low power radio applications including keyless entry, general domestic and industrial remote control, RF tagging and local paging systems.

The transmitter offers a high level of integration and performance, which enables the harmonic rejection and fundamental power requirements of the ESTI 300 220, and other governing bodies, to be met.

The basic architecture utilises a crystal reference oscillator, an integrated frequency multiplying PLL and a power output stage. The design is centred around the popular 433.92MHz operating frequency and particular emphasis has been placed on low current drain, including a power-down feature which greatly increases battery life.

#### **FEATURES**

- Low supply Current
- Power down feature
- Adjustable output power level
- Low external part count
- Fully integrated VCO, PLL and Power Amplifier



Figure.1 Pin connections - top view

#### **ABSOLUTE MAXIMUM RATINGS**

| Junction temperature | -55 to +150°C                   |
|----------------------|---------------------------------|
| Storage temperature  | -55 to +150°C                   |
| Supply voltage       | V <sub>FF</sub> -0.5 to +8.0V   |
| Voltage on any pin   | $V_{FF}$ -0.5 to $V_{CC}$ +0.5V |
| Notes:               |                                 |

1. The voltage on pin OUT and OUTB (open collector outputs) can support a higher voltage than this (+14V)

#### **ORDERING INFORMATION**

KESTX01/IG/MPAD (Tape and Reel) KESTX01/IG/MPAS (Tubes)



Figure.2 block diagram

# KESTX01

#### ELECTRICAL CHARACTERISTICS Operating conditions

T amb =  $-40^{\circ}$ C to + 85°C, V<sub>cc</sub> = 3.5V to 6.5V. These characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Parameter            | Symbol          | Value |     |     | Units | Conditions |
|----------------------|-----------------|-------|-----|-----|-------|------------|
|                      |                 | Min   | Тур | Max |       |            |
| Power supply voltage | V <sub>cc</sub> | 3.5   |     | 6.5 | V     |            |
| Ambient temperature  | Та              | -40   |     | +85 | °C    |            |

Electro static discharge 2kV all pins - human body model

#### ELECTRICAL CHARACTERISTICS D.C.

T amb =  $-40^{\circ}$ C to + 85°C, V<sub>cc</sub> = 3.5V to 6.5V. These characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Parameter                                                | Symbol            |                      | Value |                      | Units | Condition                                                                                       |
|----------------------------------------------------------|-------------------|----------------------|-------|----------------------|-------|-------------------------------------------------------------------------------------------------|
|                                                          |                   | Min                  | Тур   | Max                  |       | •                                                                                               |
| Supply current stand by mode                             | I <sub>cc</sub> 1 |                      |       | 0.7                  | μA    | $V_{TXEN} = 0V; V_{DATA} = 0V;Ta = 25^{\circ}C$<br>$V_{CC} = 7V$                                |
| Supply current<br>PLL enable/transmit space              | I <sub>cc</sub> 2 | 1.6                  | 2.8   | 4                    | mA    | I mod =0 $\mu$ A; V <sub>CC</sub> =V TXEN 3.5V<br>V DATA =LOW; 434MHz                           |
| Supply current<br>PLL enable/transmit mark               | I <sub>cc</sub> 3 | 6.4                  | 8.5   | 10.1                 | mA    | I $_{mod}$ =150 $\mu$ A; V $_{cc}$ =V $_{TXEN}$ =3.5V V $_{DATA}$ =HIGH; 434MHz                 |
| Supply current<br>PLL enable/transmit space              | I <sub>cc</sub> 4 | 1.6                  | 3.17  | 5.0                  | mA    | I mod =0 $\mu$ A; V <sub>CC</sub> =V TXEN =6.5V<br>V DATA =LOW; 434MHz                          |
| Supply current<br>PLL enable/transmit mark<br>see note 1 | I <sub>cc</sub> 5 | 6.4                  | 9.8   | 12.5                 | mA    | I mod =150 $\mu$ A; V <sub>CC</sub> =V <sub>TXEN</sub> =6.5V<br>V <sub>DATA</sub> =HIGH; 434MHz |
| TXEN – transmit enable                                   | Ven               | 3.5                  |       | V <sub>cc</sub> +0.2 | V     |                                                                                                 |
| TXEN – transmit<br>disable/stand by                      | $V_{dis}$         | V <sub>EE</sub> -0.2 |       | 0.5                  | V     |                                                                                                 |
| Input bias current TXEN                                  | l <sub>txen</sub> |                      |       | 150                  | μA    | TXEN = V <sub>cc</sub> transmit enable                                                          |
| Bias voltage pin PWRC                                    |                   | 1.0                  | 1.20  | 1.5                  | V     | I <sub>mod</sub> =150 A V <sub>cc</sub> = 3.5V                                                  |
| Data pin input logic high                                | V <sub>ih</sub>   | 0.7V <sub>cc</sub>   |       | V <sub>cc</sub> +0.5 | V     |                                                                                                 |
| Data pin input logic low                                 | V <sub>il</sub>   | V <sub>EE</sub> -0.5 |       | 0.3V <sub>cc</sub>   | V     |                                                                                                 |
| Data pin input current –<br>logic low                    | l <sub>inl</sub>  | -100                 |       |                      | μΑ    | $V_{cc} = 7V$<br>$V_{DATA} = 2.1V$                                                              |
| Data pin input current –<br>logic high                   | l <sub>inh</sub>  |                      |       | +100                 | μA    | $V_{cc} = 7V$<br>$V_{DATA} = 4.9V$                                                              |

Notes:- 1. The maximum supply current is directly related to Imod and hence the output power level. (Figure 4)

#### ELECTRICAL CHARACTERISTICS A.C.

T amb =  $-40^{\circ}$ C to + 85°C, V <sub>cc</sub> = 3.5V to 6.5V. These characteristics are guaranteed by either production test, characterisation or design. They apply within the specified ambient temperature and supply voltage ranges unless otherwise stated.

| Parameter                                                             | Symbol           |     | Value |     | Units       | Conditions                                                |
|-----------------------------------------------------------------------|------------------|-----|-------|-----|-------------|-----------------------------------------------------------|
|                                                                       |                  | Min | Тур   | Max |             |                                                           |
| Output current at fundamental, V <sub>cc</sub> =3.5V                  | IF75             | 1.4 | 2.1   | 2.8 | pk–pk<br>mA | Ι <sub>mod</sub> =75μΑ, F <sub>o</sub> =434MHz            |
| Output current at<br>Fundamental, V <sub>cc</sub> = 3.5V              | IF150            | 2.4 | 3.8   | 4.9 | pk-pk<br>mA | Ι <sub>mod</sub> =150μΑ, F <sub>o</sub> =434MHz           |
| Output current<br>fundamental V <sub>cc</sub> = 6.5V                  | IF150(6V5)       | 3.0 | 4.6   | 5.6 | pk–pk<br>mA | Ι <sub>mod</sub> =150μΑ, F <sub>o</sub> =434MHz           |
| Output level at 2 x<br>fundamental see note 1                         |                  |     |       | -32 | dBc         | Ι <sub>mod</sub> =150μΑ, F <sub>o</sub> =434MHz<br>(1)    |
| Output level at 3 x<br>fundamental and all other<br>spurii see note 1 |                  |     |       | -11 | dBc         | I <sub>mod</sub> =150μΑ, F <sub>o</sub> =434MHz (1)       |
| Phase detector gain                                                   | PDG              | 4.7 | 8     | 9.5 | μA/rad      | $V_{cc} = 3.5V$                                           |
| Extinction ratio see note 2                                           | ER               | 40  |       |     | dB          |                                                           |
| VCO gain                                                              | G <sub>vco</sub> |     | 110   |     | MHz/V       |                                                           |
| TXEN settling time see note 3                                         | Txe              |     | 5.0   |     | ms          |                                                           |
| Output sidebands due to<br>reference frequency<br>see note 4          | SB               |     | -40   |     | dBc         | I <sub>mod</sub> =150μA, F <sub>o</sub> =434MHz<br>(1, 4) |
| 30dB rise timeRF envelope of Data pulse                               | T30R             |     | 380   |     | ns          |                                                           |
| 30dB fall timeRF envelope of Data pulse                               | T30F             |     | 430   |     | ns          |                                                           |
| VCO operating frequency                                               |                  | 400 | 434   | 460 | MHz         | V <sub>cc</sub> = 3.5                                     |

Notes:

1. The spurii are specified relative to the fundamental, measured in a 300KHz resolution bandwidth.

2. Extinction ratio is defined as the ratio of the output power SPACE to output power MARK measured at the output operating fequency.

 Regulatory issues demand that transmission does not take place until the PLL has acquired lock and the VCO is operating at its final output frequency. This requirement demands that pin TXEN is set high at least Txe ms prior to the transmission of any data. This value is dependent on the PLL loop bandwidth and hence on the value of the external loop filter component values. The specification value above is for the loop filter components shown in the applications diagram (Figure. 6)

4. Sidebands on the output due to the PLL reference are a function of the PLL loop bandwidth and the application. Reducing the closed loop bandwidth of the PLL loop will aid in reducing the level of the PLL reference spurii.

#### **PIN LISTING**

| Signal | Description                                                     |
|--------|-----------------------------------------------------------------|
| XTAL1  | Crystal oscillator                                              |
| XTAL2  | Crystal oscillator                                              |
| DATA   | Input data                                                      |
| TXEN   | Transmit enable/stand by                                        |
| OUT    | Power amplifier output/antenna interface                        |
| OUTB   | Power amplifier output/antenna interface (complementary output) |
| LF     | Phase detector output                                           |

#### FUNCTION

When the IC is enabled (TXEN high) a phase locked loop locks the output of the VCO to a multiple of a crystal defined reference input. The output of the VCO operates at the final output frequency and is the input to a power amplifier stage. The power amplifier directly drives the antenna.

#### Phase locked loop

#### Dividers

A divide by 64 prescaler is present in the PLL feedback loop. The final output frequency is then Fo = 64xFref.

#### **Phase detector**

The phase detector used is a phase frequency detector (PFD) with a current (charge pump) output. This phase detector has a triangular characteristic for an input phase error in the range  $-2\pi < \theta e < 2\pi$ . The charge pump provides an output current in the range  $\pm 50\mu$ A and hence gives a phase detector gain of  $(50/2\pi) \mu$ A/rad ( $\approx 8\mu$ A/rad).

The advantage of the PFD over a pure phase detector is that it is also a frequency discriminator and will always lock the loop irrespective of the initial frequency offset. The PLL loop characteristics such as lock–up time, capture range, loop bandwidth and VCO reference sideband suppression are controlled by the external loop filter.

For certain applications spurious sidebands at the reference frequency must be adequately suppressed and a 3rd order loop is recommended.

#### VCO

To minimize external component cost,s the VCO is fully integrated. The frequency of the VCO is controlled by the voltage on pin LF.

#### **Reference crystal oscillator**

A single transistor Collpits crystal oscillator provides a reference clock for the PLL. The oscillator is configured for parallel resonant operation in the fundamental mode (typical operating frequency of 3–7MHz). The crystal is connected between pins XTAL2 and VEE1 with external components as shown in Figure 6.

Alternatively, a reference clock can be provided by an external source connected to pin XTAL2 Figure 7.

| Signal | Description                     |
|--------|---------------------------------|
| LF1    | VCO control input               |
| PWRC   | Output power control            |
| VCCPA  | Power amplifier positive supply |
| VEE2   | Power amplifier ground          |
| VEE1   | PLL ground                      |
| VCC    | Positive supply                 |
| VCOTST | VCO test control input          |

#### **Output stage (PA)**

The input signal at pin DATA produces amplitude shift key (ASK) modulation of the VCO output. This is achieved by on-off keying of the bias current in the output power amplifier stage. The output of the PA is a balanced output (pin OUT and OUTB) and is current source driven (open collector outputs). The outputs of which should be D.C. referenced to a positive supply voltage (anticipated to be VCc in most applications). The current source outputs can drive a PCB antenna directly (Figure 6) or if a higher output power is required on limited supply headroom via a simple impedance transforming network. A balanced output stage is used as it automatically suppresses the even order harmonics of the fundamental. In order to obtain the benefits of this output stage it is essential to use a balanced antenna.

#### Power up

In the intended application, it is expected that the transmitter will spend a large proportion of time in "stand by" not transmitting data. To maximise battery life it is important that very little quiescent current is taken in this mode.

The "stand by mode" is selected by setting pin TXEN low and similarly the transmitter is enabled by setting TXEN high. To minimize stand-by current TXEN is used to bias an onchip npn transistor connected in a common collector configuration (Figure 3 below). This transistor is used to provide the supply to large portions of the IC. Collapsing the supply when TXEN is set low results in a very low stand by current. The voltage on TXEN should not exceed Vcc by more than 0.2Volts.

From an application standpoint the TXEN pin must be able to source the bias current for the input transistor and should also be decoupled if possible to prevent high frequency noise directly coupling into the IC power supply. The value of the decoupling capacitors and the drive capability of the TXEN source will affect power up delay. Since TXEN enables the PLL it is therefore essential that it is set high prior to any data transmission and that it remains high during the transmission.Therefore three different power drain modes are possible

(i) Stand by (TXEN low, DATA low)(ii) PLL Mode/Transmit SPACE (TXEN high, DATA low)(iii) Transmit MARK (TXEN high, DATA high)

### KESTX01



Figure 3 TXEN power-up operation

#### APPLICATIONS INFORMATION Power control

The bias current for the power amplifier directly controls the output current (and hence the output power). The bias current is set by the external resistor connected between PWRC and ground. The bias voltage on pin PWRC is nominally 1.20V and hence the modulation current Imod is given by 1.20/R.

To a first order neither the linearity (harmonic spurii relative to fundamental) nor the amplifier efficiency are affected by Imod. The graph below shows typical simulation results for the amplifier current output with Imod variation.



Figure 4 PWRC power output control

#### **Frequency accuracy**

The stability of the output frequency is equal to that of the crystal referenced oscillator and shift in the VCO frequency during data modulation. To operate with a final output accuracy of  $\pm$  66KHz at 433.92MHz (as required for use with the receiver KESRX01) would require a crystal with a tolerance specification of  $\pm$  150ppm. This tolerance should encompass e.g. initial accuracy, temperature stability and ageing.

Operation at a final output frequency of 433.92MHz requires a crystal specified for operation at 6.78MHz.

#### Antenna interface

The IC is capable of directly interfacing to a PCB loop antenna as shown in the applications diagram.

Figure 4 is an equivalent circuit for a PCB loop

antenna. The inductance of the loop is Lant and this is in series with two resistors. These represent Rr the radiation resistance and Rs the series resistance of the antenna.

The Q of the antenna is defined as  $(\omega o^*Lant/(Rs+Rr))$ where  $\omega o$  is the resonant frequency (rad/s) of the antenna. At resonance the antenna can be transformed to the equivalent circuit on the right hand side. Here the equivalent parallel resistance Rp is given by

#### $Rp = (Rs + Rr)(Q^{2} + 1)$

For example, Ls=40nH, fo=433MHz, (Rs+Rr)= $2.2\Omega$ , Q=50, gives an equivalent parallel resistance of 5.4k $\Omega$ .

Typically the antenna will be d.c. referenced to V<sub>CC</sub> as shown in the applications diagram. The maximum voltage swing across the antenna is therefore limited by the RF saturation voltage of the output PA stage. This is of the order of 0.5V and hence the peak to peak voltage across the antenna will be 2\*(V<sub>CC</sub>-0.5V) e.g. 9V for V<sub>CC</sub>=5V. This means that the maximum current that can be driven into the load is 1.7mA (peak-peak at the fundamental) and the external power control resistor should be set accordingly.

If it is necessary to drive more power into the antenna a possible way to accomplish this is to perform an impedance transformation to the antenna.

The antenna also acts as a filter for unwanted, out of band, harmonic spurii. The use of a balanced output suppresses the 2nd harmonic (and other even order harmonics). The 3rd harmonic of the fundamental is not automatically suppressed. However even a Q as low as 10 will reduce the 3rd harmonic by a further 32dB relative to the fundamental.



Figure 5 Loop antenna



Figure 6 Application diagram

Note: The above application diagram is provided to assist the customer in using the IC and no guarantee can be made as to its correctness.

#### **COMPONENT LIST at 433.92MHz**

| COMPONENTS | FUNCTION                  | VALUE       | UNITS |
|------------|---------------------------|-------------|-------|
| R1         | OUTPUT POWER CONTROL      | 2.0         | kΩ    |
| R2         | PLL LOOP FILTER           | 4.7         | kΩ    |
| C1         | ANTENNA TUNING            | APPLICATION | pF    |
|            |                           | DEPENDENT   |       |
| L1 and L2  | ANTENNA TUNING            | APPLICATION | nH    |
|            |                           | DEPENDENT   |       |
| C2         | PLL LOOP FILTER           | 220         | pF    |
| C3         | PLL LOOP FILTER           | 10          | nF    |
| X1         | PARALLEL RESONANT CRYSTAL | 6.78        | MHz   |
| C4         | CRYSTAL OSCILLATOR        | 18          | pF    |
| C5         | CRYSTAL OSCILLATOR        | 18          | pF    |

Note: The value of C1 is split between two capacitors to aid in balancing the antenna loop reducing the level of the second harmonic

#### **TESTABILITY REQUIREMENTS**

This section is a summary of the observability and controllability requirements identified to simplify the production test requirements of the device. 1. Ability to directly drive the XTAL oscillator from the tester (no crystal). The XTAL2 pin allows direct drive of the oscillator with an external clock source as shown in Figure 7. Typically a 200mVpk clock signal is AC coupled to produce differential output on OP and OPb. (C=10nF, R s (Source) <5k $\Omega$ )



Figure 7 Direct drive of crystal oscillator

2. Control of the VCO frequency is obtained via the LF1 signal pin. The output of the dividers is tested by measuring the DC current output of the charge pump (with XTAL2 held at  $\rm V_{\rm CC}$ ).

3. DC operation of the power amplifier is observed by measuring the current through the open collector outputs OUT and OUTB. The VCO input to the power amplifier is disabled with VCOTST tied to  $V_{\rm CC}$  and the bias current being measured with DATA tied to  $V_{\rm CC}$ . Toggling DATA input will modulate the bias current in the power amplifier.



|                                   | Min          | Max  | Min       | Max   |  |  |
|-----------------------------------|--------------|------|-----------|-------|--|--|
|                                   | mm           | mm   | inch      | inch  |  |  |
| A                                 | 1.35         | 1.75 | 0.053     | 0.069 |  |  |
| A1                                | 0.10         | 0.25 | 0.004     | 0.010 |  |  |
| D                                 | 8.55         | 8.75 | 0.337     | 0.344 |  |  |
| <u> </u>                          | 5.80         | 6.20 | 0.228     | 0.244 |  |  |
| E                                 | 3.80         | 4.00 | 0.150     | 0.157 |  |  |
| L                                 | 0.40         | 1.27 | 0.016     | 0.050 |  |  |
| е                                 | 1.27         | BSC  | 0.050 BSC |       |  |  |
| b                                 | 0.33         | 0.51 | 0.013     | 0.020 |  |  |
| С                                 | 0.19         | 0.25 | 0.008     | 0.010 |  |  |
| 0                                 | ٥°           | රී   | °()       | 8°    |  |  |
| h                                 | 0.25         | 0.50 | 0.010     | 0.020 |  |  |
|                                   | Pin Features |      |           |       |  |  |
| N                                 | 14 14        |      |           |       |  |  |
| Conforms to JEDEC MS-012AB Iss. C |              |      |           |       |  |  |

# Notes:

- 1. The chamfer on the body is optional. If not present, a visual index feature, e.g. a dot, must be located within the cross-hatched area.
- 2. Controlling dimensions are in inches.
- 3. Dimension D do not include mould flash, protusion or gate burrs. These shall not exceed 0.006" per side.
- 4. Dimension E1 do not include inter-lead flash or protusion. These shall not exceed 0.010" per side.
- 5. Dimension b does not include dambar protusion / intrusion. Allowable dambar protusion shall be 0.004" total in excess of b dimension.

| © Zarlink Semiconductor 2003 All rights reserved. |        |         |         |        | Package Code |                          |                        |                                     |
|---------------------------------------------------|--------|---------|---------|--------|--------------|--------------------------|------------------------|-------------------------------------|
| ISSUE                                             | 6      | 2       | 3       | 4      | 5            |                          | Previous package codes | Package Outline for                 |
| ACN                                               | 214220 | 201937  | 202596  | 203707 | 212430       | ZARLINK<br>SEMICONDUCTOR | MP / S                 | 14 lead SOIC<br>(0.150" Body Width) |
| DATE                                              | 7Apr03 | 27Feb97 | 12Jun97 | 9Dec97 | 25Mar02      |                          |                        |                                     |
| APPRD.                                            |        |         |         |        |              |                          |                        | GPD00011                            |



# For more information about all Zarlink products visit our Web Site at

# www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE